

# DS1250YL/BL 4096K Nonvolatile SRAM

#### NOT RECOMMENDED FOR NEW DESIGNS. SEE DS1250Y/AB DATA SHEET.

#### **FEATURES**

- 10 years minimum data retention in the absence of external power
- Data is automatically protected during power loss
- Unlimited write cycles
- Low-power CMOS
- Read and write access times as fast as 70 ns
- Lithium energy source is electrically disconnected to retain freshness until power is applied for the first time.
- Full ±10% V<sub>CC</sub> operating range (DS1250YL)
- $\bullet$  Optional ±5%  $V_{CC}$  operating range (DS1250BL)
- Optional industrial temperature range of -40°C to +85°C, designated IND
- JEDEC standard 32-pin DIP package
- Low Profile Module (LPM) package
  - Fits into standard 68-pin PLCC surface-mountable sockets
  - 250 mil package height

### DESCRIPTION

The DS1250 4096K Nonvolatile SRAMs are 4,194,304—bit, fully static, nonvolatile SRAMs organized as 524,288 words by 8 bits. Each NV SRAM has a self—contained lithium energy source and control circuitry which constantly monitors  $V_{\rm CC}$  for an out—of—tolerance condition. When such a condition occurs, the

### **PIN ASSIGNMENT**



34-PIN LOW PROFILE MODULE (LPM)

#### **PIN DESCRIPTION**

 A0 - A18
 - Address Inputs

 DQ0 - DQ7
 - Data In/Data Out

 CE
 - Chip Enable

 WE
 - Write Enable

 OE
 - Output Enable

 V<sub>CC</sub>
 - Power (+5V)

 GND
 - Ground

lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. There is no limit on the number of write cycles which can be executed and no additional support circuitry is required for microprocessor interfacing.

#### **READ MODE**

The DS1250 devices execute a read cycle whenever  $\overline{\text{WE}}$  (Write Enable) is inactive (high) and  $\overline{\text{CE}}$  (Chip Enable) and  $\overline{\text{OE}}$  (Output Enable) are active (low). The unique address specified by the 17 address inputs (A $_0$  – A $_{16}$ ) defines which of the 131,072 bytes of data is accessed. Valid data will be available to the eight data output drivers within tacc (Access Time) after the last address input signal is stable, providing that  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  access times are also satisfied. If  $\overline{\text{OE}}$  and  $\overline{\text{CE}}$  access times are not satisfied, then data access must be measured from the later occurring signal ( $\overline{\text{CE}}$  or  $\overline{\text{OE}}$ ) and the limiting parameter is either tag for  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$  for  $\overline{\text{OE}}$  rather than address access.

#### WRITE MODE

The DS1250 devices excute a write cycle whenever the  $\overline{WE}$  and  $\overline{CE}$  signals are active (low) after address inputs are stable. The later occurring falling edge of  $\overline{CE}$  or  $\overline{WE}$  will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of  $\overline{CE}$  or  $\overline{WE}$ . All address inputs must be kept valid throughout the write cycle.  $\overline{WE}$  must return to the high state for a minimum recovery time ( $t_{WR}$ ) before another cycle can be initiated. The  $\overline{OE}$  control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( $\overline{CE}$  and  $\overline{OE}$  active) then  $\overline{WE}$  will disable the outputs in  $t_{ODW}$  from its falling edge.

#### **DATA RETENTION MODE**

The DS1250BL provides full functional capability for V<sub>CC</sub> greater than 4.75 volts and write protects by 4.5 volts. The DS1250YL provides full functional capability for V<sub>CC</sub> greater than 4.5 volts and write protects by 4.25 volts. Data is maintained in the absence of  $V_{\mbox{\footnotesize CC}}$ without any additional support circuitry. The nonvolatile static RAMs constantly monitor V<sub>CC</sub>. Should the supply voltage decay, the NV SRAMs automatically write protect themselves, all inputs become "don't care," and all outputs become high impedance. As V<sub>CC</sub> falls below approximately 3.0 volts, a power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when V<sub>CC</sub> rises above approximately 3.0 volts, the power switching circuit connects external V<sub>CC</sub> to RAM and disconnects the lithium energy source. Normal RAM operation can resume after V<sub>CC</sub> exceeds 4.75 volts for the DS1250BL and 4.5 volts for the DS1250YL.

#### **FRESHNESS SEAL**

Each DS1250 device is shipped from Dallas Semiconductor with its lithium energy source disconnected, guaranteeing full energy capacity. When  $V_{CC}$  is first applied at a level greater than  $V_{TP}$ , the lithium energy source is enabled for battery backup operation.

### **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature

-0.3V to +7.0V 0°C to 70°C, -40°C to +85°C for Ind parts -40°C to +70°C, -40°C to +85°C for Ind parts 260°C for 10 seconds

### RECOMMENDED DC OPERATING CONDITIONS

(t<sub>A</sub>: See Note 10)

| PARAMETER                     | SYMBOL          | MIN  | TYP | MAX             | UNITS | NOTES |
|-------------------------------|-----------------|------|-----|-----------------|-------|-------|
| DS1250BL Power Supply Voltage | $V_{\rm CC}$    | 4.75 | 5.0 | 5.25            | ٧     |       |
| DS1250YL Power Supply Voltage | $v_{\rm cc}$    | 4.5  | 5.0 | 5.5             | ٧     |       |
| Logic 1                       | V <sub>IH</sub> | 2.2  |     | V <sub>CC</sub> | ٧     |       |
| Logic 0                       | V <sub>IL</sub> | 0.0  |     | +0.8            | ٧     |       |

#### DC ELECTRICAL CHARACTERISTICS

(V<sub>CC</sub>=5V  $\pm$  5% for DS1250BL) (t<sub>A</sub>: See Note 10) (V<sub>CC</sub>=5V  $\pm$  10% for DS1250YL)

| PARAMETER                                                                                           | SYMBOL            | MIN  | TYP  | MAX  | UNITS | NOTES |
|-----------------------------------------------------------------------------------------------------|-------------------|------|------|------|-------|-------|
| Input Leakage Current                                                                               | Ι <sub>Ι</sub> L  | -1.0 |      | +1.0 | μΑ    |       |
| $ \frac{\text{I/O Leakage Current}}{\text{CE} \ge \text{V}_{\text{IH}} \le \text{V}_{\text{CC}} } $ | _io               | -1.0 |      | +1.0 | μΑ    |       |
| Output Current @ 2.4V                                                                               | l <sub>OH</sub>   | -1.0 |      |      | mA    |       |
| Output Current @ 0.4V                                                                               | l <sub>OL</sub>   | 2.0  |      |      | mA    |       |
| Standby Current CE=2.2V                                                                             | l <sub>CCS1</sub> |      | 5.0  | 10.0 | mA    |       |
| Standby Current CE=V <sub>CC</sub> -0.5V                                                            | I <sub>CCS2</sub> |      | 3.0  | 5.0  | mA    |       |
| Operating Current                                                                                   | l <sub>CCO1</sub> |      |      | 85   | mA    |       |
| Write Protection Voltage (DS1250BL)                                                                 | V <sub>TP</sub>   | 4.50 | 4.62 | 4.75 | ٧     |       |
| Write Protection Voltage (DS1250YL)                                                                 | V <sub>TP</sub>   | 4.25 | 4.37 | 4.5  | ٧     |       |

#### $(t_A = 25^{\circ}C)$ **CAPACITANCE**

| PARAMETER                | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|--------------------------|------------------|-----|-----|-----|-------|-------|
| Input Capacitance        | CIN              |     | 5   | 10  | pF    |       |
| Input/Output Capacitance | C <sub>I/O</sub> |     | 5   | 10  | pF    |       |

<sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

## **AC ELECTRICAL CHARACTERISTICS**

(V<sub>CC</sub>=5V  $\pm$  5% for DS1250BL) (t<sub>A</sub>: See Note 10) (V<sub>CC</sub>=5V  $\pm$  10% for DS1250YL)

|                                    | (tA: 000 110t0 10) (100-01) |                            |     |                              | = 1070101 DOTEOUT |          |          |
|------------------------------------|-----------------------------|----------------------------|-----|------------------------------|-------------------|----------|----------|
| PARAMETER                          | SYMBOL                      | DS1250BL-70<br>DS1250YL-70 |     | DS1250BL-100<br>DS1250YL-100 |                   | UNITS    | NOTES    |
|                                    |                             | MIN                        | MAX | MIN                          | MAX               |          |          |
| Read Cycle Time                    | t <sub>RC</sub>             | 70                         |     | 100                          |                   | ns       |          |
| Access Time                        | tacc                        |                            | 70  |                              | 100               | ns       |          |
| OE to Output Valid                 | t <sub>OE</sub>             |                            | 35  |                              | 50                | ns       |          |
| CE to Output Valid                 | tco                         |                            | 70  |                              | 100               | ns       |          |
| OE or CE to Output Active          | tcoe                        | 5                          |     | 5                            |                   | ns       | 5        |
| Output High–Z from Deselection     | t <sub>OD</sub>             |                            | 25  |                              | 35                | ns       | 5        |
| Output Hold from Address<br>Change | toH                         | 5                          |     | 5                            |                   | ns       |          |
| Write Cycle Time                   | twc                         | 70                         |     | 100                          |                   | ns       |          |
| Write Pulse Width                  | t <sub>WP</sub>             | 55                         |     | 75                           |                   | ns       | 3        |
| Address Setup Time                 | t <sub>AW</sub>             | 0                          |     | 0                            |                   | ns       |          |
| Write Recovery Time                | t <sub>WR1</sub>            | 5<br>15                    |     | 5<br>15                      |                   | ns<br>ns | 12<br>13 |
| Output High–Z from WE              | t <sub>ODW</sub>            |                            | 25  |                              | 35                | ns       | 5        |
| Output Active from WE              | t <sub>OEW</sub>            | 5                          |     | 5                            |                   | ns       | 5        |
| Data Setup Time                    | t <sub>DS</sub>             | 30                         |     | 40                           |                   | ns       | 4        |
| Data Hold Time                     | t <sub>DH1</sub>            | 0<br>10                    |     | 0<br>10                      |                   | ns<br>ns | 12<br>13 |

### **READ CYCLE**



## WRITE CYCLE 1



SEE NOTES 2, 3, 4, 6, 7, 8, AND 12

## WRITE CYCLE 2



SEE NOTES 2, 3, 4, 6, 7, 8 AND 13

## POWER-DOWN/POWER-UP CONDITION



#### POWER-DOWN/POWER-UP TIMING

(t<sub>A</sub>: See Note 10)

| PARAMETER                                       | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|-------------------------------------------------|------------------|-----|-----|-----|-------|-------|
| CE, WE at V <sub>IH</sub> before<br>Power–Down  | t <sub>PD</sub>  | 0   |     |     | μs    | 11    |
| V <sub>CC</sub> Slew from V <sub>TP</sub> to 0V | t <sub>F</sub>   | 300 |     |     | μs    |       |
| V <sub>CC</sub> Slew from 0V to V <sub>TP</sub> | t <sub>R</sub>   | 300 |     |     | μs    |       |
| CE, WE at V <sub>IH</sub> after Power–Up        | t <sub>REC</sub> | 2   |     | 125 | ms    |       |

 $(t_A = 25^{\circ}C)$ 

| PARAMETER                    | SYMBOL          | MIN | TYP | MAX | UNITS | NOTES |
|------------------------------|-----------------|-----|-----|-----|-------|-------|
| Expected Data Retention Time | t <sub>DR</sub> | 10  |     |     | years | 9     |

#### **WARNING:**

Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode.

#### NOTES:

- 1. WE is high for a read cycle.
- 2.  $\overline{OE} = V_{IH}$  or  $V_{IL}$ . If  $\overline{OE} = V_{IH}$  during write cycle, the output buffers remain in a high impedance state.
- 3.  $t_{WP}$  is specified as the logical AND of  $\overline{CE}$  and  $\overline{WE}$ .  $t_{WP}$  is measured from the later of  $\overline{CE}$  or  $\overline{WE}$  going low to the earlier of  $\overline{CE}$  or  $\overline{WE}$  going high.
- 4.  $t_{DS}$  is measured from the earlier of  $\overline{CE}$  or  $\overline{WE}$  going high.
- 5. These parameters are sampled with a 5 pF load and are not 100% tested.
- 6. If the  $\overline{\text{CE}}$  low transition occurs simultaneously with or later than the  $\overline{\text{WE}}$  low transition, the output buffers remain in a high impedance state during this period.
- 7. If the  $\overline{\text{CE}}$  high transition occurs prior to or simultaneously with the  $\overline{\text{WE}}$  high transition, the output buffers remain in high impedance state during this period.
- 8. If WE is low or the WE low transition occurs prior to or simultaneously with the CE low transition, the output buffers remain in a high impedance state during this period.
- Each DS1250 has a built-in switch that disconnects the lithium source until V<sub>CC</sub> is first applied by the user. The
  expected t<sub>DR</sub> is defined as accumulative time in the absence of V<sub>CC</sub> starting from the time power is first applied
  by the user.
- 10. All AC and DC electrical characteristics are valid over the full operating temperature range. For standard products, this range is 0°C to 70°C. For industrial products (IND), this range is -40°C to +85°C.
- 11. In a power down condition the voltage on any pin may not exceed the voltage on  $V_{\rm CC}$ .
- 12. twR1, tDH1 are measured from WE going high.
- 13. t<sub>WR2</sub>, t<sub>DH2</sub> are measured from  $\overline{\text{CE}}$  going high.

### **DC TEST CONDITIONS**

Outputs Open Cycle = 200 ns for operating current All voltages are referenced to ground

### **AC TEST CONDITIONS**

Output Load: 100 pF + 1TTL Gate Input Pulse Levels: 0 – 3.0V Timing Measurement Reference Levels

Input: 1.5V Output: 1.5V

Input pulse Rise and Fall Times: 5 ns

#### **ORDERING INFORMATION**



## DS1250YL/BL 34-PIN LOW PROFILE MODULE (LPM)



| PKG | INCHES |       |  |  |  |  |
|-----|--------|-------|--|--|--|--|
| DIM | MIN    | MAX   |  |  |  |  |
| Α   | 0.955  | 0.980 |  |  |  |  |
| В   | 0.840  | 0.855 |  |  |  |  |
| С   | 0.230  | 0.250 |  |  |  |  |
| D   | 0.975  | 0.995 |  |  |  |  |
| D   | 0.047  | 0.053 |  |  |  |  |
| F   | 0.015  | 0.025 |  |  |  |  |



Dallas Semiconductor Low Profile Modules <u>must</u> be inserted into 68—pin PLCC sockets for proper operation. Direct surface—mounting of these products by reflow soldering will destroy internal lithium batteries.

For recommended PLCC sockets, contact the Dallas Semiconductor factory.