# CK100Frequency Clock Generator for BX Chipset (3-DIMM) #### **FEATURES** - Supports Pentium™ II CPU with I<sup>2</sup>C - 2 CPU Clocks (One Free-Running CPU Clock) - 13 SDRAM Clocks for 3 DIMMs - 6 PCI Synchronous Clocks - One IOAPIC Clock for Multiprocessor Support - Optional Single or Mixed Supply: (Vddq1=Vddq2 = Vddq3 = Vddq4 = VddL1 =VddL2= 3.3V) or (Vddq1= Vddq2 = Vddq3=Vddq4 = 3.3V, VddL1 = VdqL2 = 2.5V) - < 250ps Skew Among CPU and SDRAM Clocks - < 250ps Skew Among PCI Clocks</li> - < 5ns Propagation Delay SDRAM from Buffer Input - Skew from CPU (Earlier) to PCI Clock -1 to 4ns, Center 2.6ns - Smooth Frequency Switch with Selections from 50 MHz to 133 MHz Clocks - I<sup>2</sup>C 2-Wire Serial Interface and I<sup>2</sup>C Read Back - ±0.25% or ±0.5% Spread Spectrum Function to Reduce EMI - Programmable Registers to Enable/Stop Each Output and Select Modes (Mode as Tri-state or Normal) - 2ms Power Up Clock Stable Time - MODE Pin for Power Management - One 48 MHz for USB & One 24 MHz for Super I/O - 48 Pin SSOP Package #### **GENERAL DESCRIPTION** The CLK19W439/440 are Clock Synthesizers which provide all clocks required for high-speed RISC or CISC microprocessors such as Intel's Pentium II. The CLK19W439 provides eight different frequencies of CPU and PCI clocks and the CLK19W440 provides sixteen CPU/PCI frequencies which are externally selectable with smooth transitions. The CLK19W439/440 also provide 13 SDRAM clocks controlled by the none-delay buffer\_in pin. The CLK19W439/440 accept a 14.318 MHz reference crystal as their input and run on a 3.3V power supply. Spread spectrum is built in at $\pm 0.5\%$ or $\pm 0.25\%$ to reduce EMI. The CLK19W439/440 provide programmable individual clock outputs and frequency selection through the $l^2C$ enable interface. The device meets the Pentium power-up stabilization, which requires CPU and PCI clocks be stable within 2 ms after power-up. It is not recommend to use the dual function pin for the slots (ISA, PCI, CPU, DIMM). The add-on cards may have a pull up or pull down resistor. The six PCI and thirteen SDRAM CLOCK outputs typically provide greater than 1 V /ns slew rate into 30 pF loads the two CPU CLOCK outputs typically provide better than 1 V /ns slew rate into 20 pF loads while maintaining $50\pm5\%$ duty cycle. The fixed frequency outputs: REF, 24MHz, and 48 MHz provide better than 0.5V /ns slew rate. Standard Microsystems is a registered trademark and SMSC is a trademark of Standard Microsystems Corporation. Other product and company names are trademarks or registered trademarks of their respective holders. ### **TABLE OF CONTENTS** | FEATURES | | |-------------------------------------------|-----| | GENERAL DESCRIPTION | . 1 | | TABLE OF CONTENTS | . 3 | | PIN CONFIGURATION | . 4 | | CLK19W439 BLOCK DIAGRAM | . 5 | | CLK19W440 BLOCK DIAGRAM | . 5 | | PIN DESCRIPTION | . 6 | | CRYSTAL I/O | . 6 | | CPU, SDRAM, PCI, IOAPIC CLOCK OUTPUTS | . 6 | | I <sup>2</sup> C CONTROL INTERFACE | . 7 | | FIXED FREQUENCY OUTPUTS | . 7 | | Power Pins | | | FREQUENCY SELECTION | . 8 | | Frequency table of CLK19W439 | . 8 | | Frequency table of CLK19W440 | | | MODE PIN -POWER MANAGEMENT INPUT CONTROL | . 8 | | FUNCTION DESCRIPTION | | | POWER MANAGEMENT FUNCTIONS | | | 2-WIRE I <sup>2</sup> C CONTROL INTERFACE | . 9 | | SERIAL CONTROL REGISTERS | 10 | | FUNCTION TABLE | 12 | | SPECIFICATIONS | 14 | | ABSOLUTE MAXIMUM RATINGS | | | AC CHARACTERISTICS | | | DC CHARACTERISTICS | | | BUFFER CHARACTERISTICS | | | POWER MANAGEMENT TIMING | | | nCPU_STOP TIMING DIAGRAM | | | nPCI_STOP TIMING DIAGRAM | | | OPERATION OF DUAL FUNCTION PINS | 19 | | PACKAGE DRAWING AND DIMENSIONS | 21 | 80 Arkay Drive Hauppauge, NY 11788 (516) 435-6000 FAX (516) 273-3123 ### **PIN CONFIGURATION** **CLK19W439 BLOCK DIAGRAM** **CLK19W440 BLOCK DIAGRAM** PIN DESCRIPTION IN - Input OUT - Output I/O - Bi-directional Pin n - Active Low \* - Internal 250k $\Omega$ pull-up ### Crystal I/O | SYMBOL | PIN | I/O | FUNCTION | | | |--------|-----|-----|------------------------------------------------|--|--| | Xin | 4 | IN | Crystal input with internal loading capacitors | | | | | | | and feedback resistors. | | | | Xout | 5 | OUT | Crystal output at 14.318MHz nominally. | | | CPU, SDRAM, PCI, IOAPIC Clock Outputs | | <u>l, IOAPIC Clock Outpu</u> | | | |-------------------------------|---------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | PIN | I/O | FUNCTION | | CPUCLK_F | 44 | OUT | Free running CPU clock. Not affected by nCPU_STOP | | CPUCLK1 | 43 | OUT | Low skew (< 250ps) clock outputs for host frequencies such as CPU, Chipset and Cache. Powered by VddL2. Low if nCPU_STOP is low. | | nCPU_STOP | 41 | IN | This asynchronous input halts CPUCLK1,IOAPIC & SDRAM(0:12) at logic "0" level when driven low. | | IOAPIC | 47 | OUT | High drive buffered output of the crystal, and is powered by VddL1. | | SDRAM [ 0:12] | 17,18,20,21,28,29,31<br>,32,34, 35,37,38,40 | OUT | SDRAM clock outputs. Fanout buffer outputs from BUFFER IN pin.(Controlled by chipset) | | PCICLK_F/<br>*MODE | 7 | I/O | Free running PCI clock during normal operation.<br>Latched Input. Mode=1, Pin 2 is REF0; Mode=0,<br>Pin2 is nPCI_STOP | | PCICLK0/*FS3<br>(CLK19W440) | 8 | I/O | Low skew (< 250ps) PCI clock outputs. Latched input for FS3 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks. | | PCICLK [ 0:4 ]<br>(CLK19W439) | 8,10,11,12,13 | OUT | Low skew (< 250ps) PCI clock outputs. Synchronous to CPU clocks with 1-48ns skew (CPU early). | | BUFFER IN | 15 | IN | Inputs to fanout for SDRAM outputs. | | SDRAM [ 0: 11 ] | 17,18,20,21,<br>28,29,31,32,<br>34,35,37,38 | 0 | Synchronous DRAM DIMs clocks which have the same frequency as CPU clocks | # I<sup>2</sup>C Control Interface | SYMBOL | PIN | I/O | FUNCTION | |--------|-----|-----|-------------------------------------------------------------------------------------------| | SDATA | 23 | I/O | Serial data of I <sup>2</sup> C 2-wire control interface with internal pull-up resistor. | | SDCLK | 24 | IN | Serial clock of I <sup>2</sup> C 2-wire control interface with internal pull-up resistor. | **Fixed Frequency Outputs** | Tixed Frequency Of | atputs | | | |--------------------|--------|-----|--------------------------------------------------------------| | SYMBOL | PIN | I/O | FUNCTION | | REF0 / nPCI_STOP | 2 | I/O | 14.318MHz reference clock. This REF output is the stronger | | | | | buffer for ISA bus loads. | | | | | Halt PCICLK(0:4) clocks at logic 0 level, when input low (In | | | | | mobile mode. MODE=0) | | REF1 / *FS2 | 46 | I/O | 14.318MHz reference clock. | | | | | Latched input for FS2 at initial power up for H/W selecting | | | | | the output frequency of CPU, SDRAM and PCI clocks. | | 24MHz / *FS1 | 25 | I/O | 24MHz output clock. | | | | | Latched input for FS1 at initial power up for H/W selecting | | | | | the output frequency of CPU, SDRAM and PCI clocks. | | 48MHz / *FS0 | 26 | I/O | 48MHz output for USB during normal operation. | | | | | Latched input for FS0 at initial power up for H/W selecting | | | | | the output frequency of CPU, SDRAM and PCI clocks. | # **Power Pins** | SYMBOL | PIN | FUNCTION | |--------|------------|----------------------------------------------------------------| | Vddq1 | 1 | Power supply for Ref [0:1] crystal and core logic. | | VddL1 | 48 | Power supply for IOAPIC output, either 2.5V or 3.3V. | | VddL2 | 42 | Power supply for CPUCLK [0:3], either 2.5V or 3.3V. | | Vddq2 | 6, 14 | Power supply for PCICLK_F, PCICLK [0:4], 3.3V. | | Vddq3 | 19,30,36 | Power supply for SDRAM [0:12], and CPU PLL core, nominal 3.3V. | | Vddq4 | 27 | Power for 24 & 48MHz output buffers and fixed PLL core. | | Vss | 3,9,16,22, | Circuit Ground. | | | 33,39,45 | | # FREQUENCY SELECTION Frequency table of CLK19W439 | FS2 | FS1 | FS0 | CPU, SDRAM (MHz) | PCI (MHz) | REF,IOAPIC (MHz) | |-----|-----|-----|------------------|--------------|------------------| | 0 | 0 | 0 | 50 | 25(CPU/2) | 14.318 | | 0 | 0 | 1 | 75 | 37.5(CPU/2) | 14.318 | | 0 | 1 | 0 | 83.3 | 41.65(CPU/2) | 14.318 | | 0 | 1 | 1 | 66.8 | 33.4(CPU/2) | 14.318 | | 1 | 0 | 0 | 103 | 34.3(CPU/3) | 14.318 | | 1 | 0 | 1 | 112 | 37.33(CPU/3) | 14.318 | | 1 | 1 | 0 | 133 | 33.25(CPU/4) | 14.318 | | 1 | 1 | 1 | 100.2 | 33.3(CPU/3) | 14.318 | Frequency table of CLK19W440 | | FS3=0 | | | | REF,IOAPIC | |--------------|-------------------------|-------------|---------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------| | FS2 | FS1 | FS0 | CPU,SDRAM (MHz) | PCI (MHz) | (MHz) | | 0 | 0 | 0 | 124 | 41.33(CPU/3) | 14.318 | | 0 | 0 | 1 | 75 | 37.5(CPU/2) | 14.318 | | 0 | 1 | 0 | 83.3 | 41.65(CPU/2) | 14.318 | | 0 | 1 | 1 | 66.8 | 33.4(CPU/2) | 14.318 | | 1 | 0 | 0 | 103 | 34.3(CPU/3) | 14.318 | | 1 | 0 | 1 | 112 | 37.33(CPU/3) | 14.318 | | 1 | 1 | 0 | 133 | 44.33(CPU/3) | 14.318 | | 1 | 1 | 1 | 100.3 | 33.3(CPU/3) | 14.318 | | | | | | | | | | | | | | | | | FS3=1 | | | | REF,IOAPIC | | FS2 | FS3=1<br>FS1 | FS0 | CPU,SDRAM (MHz) | PCI (MHz) | REF,IOAPIC<br>(MHz) | | <b>FS2</b> 0 | | <b>FS0</b> | CPU,SDRAM (MHz) | <b>PCI (MHz)</b><br>40.00(CPU/3) | • | | | FS1 | | | | (MHz) | | 0 | <b>FS1</b> | | 120 | 40.00(CPU/3) | <b>(MHz)</b><br>14.318 | | 0 | <b>FS1</b> | 0<br>1 | 120<br>115 | 40.00(CPU/3)<br>38.33(CPU/3) | (MHz)<br>14.318<br>14.318 | | 0<br>0<br>0 | <b>FS1</b> | 0<br>1 | 120<br>115<br>110 | 40.00(CPU/3)<br>38.33(CPU/3)<br>36.67(CPU/3) | (MHz)<br>14.318<br>14.318<br>14.318 | | 0<br>0<br>0 | FS1<br>0<br>0<br>1 | 0<br>1<br>0 | 120<br>115<br>110<br>105 | 40.00(CPU/3)<br>38.33(CPU/3)<br>36.67(CPU/3)<br>35.00(CPU/3) | (MHz)<br>14.318<br>14.318<br>14.318<br>14.318 | | 0<br>0<br>0 | FS1<br>0<br>0<br>1<br>1 | 0<br>1<br>0 | 120<br>115<br>110<br>105<br>140 | 40.00(CPU/3)<br>38.33(CPU/3)<br>36.67(CPU/3)<br>35.00(CPU/3)<br>35.00(CPU/4) | (MHz)<br>14.318<br>14.318<br>14.318<br>14.318<br>14.318 | # MODE PIN -POWER MANAGEMENT INPUT CONTROL | MODE, PIN7 (LATCHED INPUT) | PIN 2 | | | |----------------------------|-------------------|--|--| | 0 | nPCI_STOP (Input) | | | | 1 | REF0 (Output) | | | #### **FUNCTION DESCRIPTION** #### POWER MANAGEMENT FUNCTIONS All clocks can be individually enabled or disabled via the 2-wire control interface. On power up, external circuitry should allow 3 ms for the VCO's to stabilize prior to enabling clock outputs to assure correct pulse widths. When MODE=0, pins 15 and 46 are inputs (nPCI\_STOP), (nCPU\_STOP), when MODE=1, these functions are not available. A particular clock could be enabled as both the 2-wire serial control interface and one of these pins indicate that it should be enable. The CLK19W439/440 may be disabled in the low state according to the following table in order to reduce power consumption. All clocks are stopped in the low state, but maintain a valid high period on transitions from running to stop. The CPU and PCI clocks transform between running and stop by waiting for one positive edge on PCICLK\_F followed by negative edge on the clock of interest, after which high levels of the output are either enabled or disabled. | | | CPUCLK1, IOAPIC | | | XTAL & | |-----------|-----------|-----------------|---------|------------|---------| | nCPU_STOP | nPCI_STOP | & SDRAM 0:12 | PCI | OTHER CLKs | VCOs | | 0 | 0 | LOW | LOW | RUNNING | RUNNING | | 0 | 1 | LOW | RUNNING | RUNNING | RUNNING | | 1 | 0 | RUNNING | LOW | RUNNING | RUNNING | | 1 | 1 | RUNNING | RUNNING | RUNNING | RUNNING | ### 2-WIRE I<sup>2</sup>C CONTROL INTERFACE The clock generator is a slave I<sup>2</sup>C component which can be "read back" the data stored in the latches for verification. All proceeding bytes must be sent to change one of the control bytes. The 2-wire control interface allows each clock output individually enabled or disabled. On power up, the CLK19W439/440 initializes with default register settings, and then it's optional to use the 2-wire control interface. The SDATA signal only changes when the SDCLK signal is low, and is stable when SDCLK is high during normal data transfer. There are only two exceptions. One is a high-to-low transition on SDATA while SDCLK is high used to indicate the beginning of a data transfer cycle. The other is a low-to-high transition on SDATA while SDCLK is high used to indicate the end of a data transfer cycle. Data is always sent as complete 8-bit bytes followed by an acknowledge generated. Byte writing starts with a "start" condition followed by 7-bit slave address and a write command bit [1101 0010], command code checking [0000 0000], and byte count checking. After successful reception of each byte, an "acknowledge" (low) on the SDATA wire will be generated by the clock chip. Controller can start to write to internal I<sup>2</sup>C registers after the string of data. The sequence order is as follows: Bytes sequence order for I<sup>2</sup>C controller: | Clock Address<br>A(6:0) & R/W | Ack | 8 bits dummy<br>Command code | Ack | 8 bits dummy<br>Byte count | Ack | Byte0,1,2<br>until Stop | | |-------------------------------|-----|------------------------------|-----|----------------------------|-----|-------------------------|---| | | | | | | | | 1 | Set R/W to 1 when "read back", the data sequence is as follows: | Clock Address<br>A(6:0) & R/W | Ack | Byte 0 | Ack | Byte 1 | Ack | Byte2, 3, 4<br>until Stop | |-------------------------------|-----|--------|-----|--------|-----|---------------------------| |-------------------------------|-----|--------|-----|--------|-----|---------------------------| #### **SERIAL CONTROL REGISTERS** The Pin column lists the affected pin number and the @PowerUp column gives the default state at true power up. "Command Code" byte and "Byte Count" byte must be sent following the acknowledge of the Address Byte. Although the data (bits) in these two bytes are considered "don't care", they must be sent and will be acknowledge. After that, the below described sequence (Register 0, Register 1, Register 2, ....) will be valid and acknowledged. Register 0: CPU Frequency Select Register (default = 0) | BIT | @POWERUP | PIN | DESCRIPTION | |-----|----------|-----|------------------------------------------------------------------------| | 7 | 0 | - | 0 = ±0.25% Spread Spectrum Modulation | | | | | 1 = ±0.5% Spread Spectrum Modulation | | 6 | 0 | - | SSEL2 (for frequency table selection by software via I <sup>2</sup> C) | | 5 | 0 | - | SSEL1 (for frequency table selection by software via I <sup>2</sup> C) | | 4 | 0 | - | SSEL0 (for frequency table selection by software via I <sup>2</sup> C) | | 3 | 0 | - | 0 = Selection by hardware | | | | | 1 = Selection by software I <sup>2</sup> C - Bit 6:4 | | 2 | 0 | - | SSEL3 (for frequency table selection by software via I <sup>2</sup> C) | | 1 | 0 | - | 0 = Normal | | | | | 1 = Spread Spectrum enabled | | 0 | 0 | - | 0 = Running | | | | | 1 = Tristate all outputs | Note: The frequency table selected by software via $I^2C$ is the same as the hardware setting frequency table. ### **Function Table** | FUNCTION | OUTPUTS | | | | | | | | | | |-------------|-----------|-----------|-------|--------|--------|--|--|--|--|--| | Description | CPU | PCI | SDRAM | REF | IOAPIC | | | | | | | Tri-State | Hi-Z | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | | | | | | Normal | see table | see table | CPU | 14.318 | 14.318 | | | | | | Register 1: CPU, 48/24 MHz Clock Register (1 = enable, 0 = Stopped) | BIT | @POWERUP | PIN | DESCRIPTION | | | | |-----|----------|-----|------------------------------|--|--|--| | 7 | 1 | - | Latched nFS2 | | | | | 6 | 1 | - | Reserved | | | | | 5 | 1 | - | Reserved | | | | | 4 | 1 | - | Reserved | | | | | 3 | 1 | 40 | SDRAM12 (Active / Inactive) | | | | | 2 | 1 | - | Reserved | | | | | 1 | 1 | 43 | CPUCLK1 (Active / Inactive) | | | | | 0 | 1 | 44 | CPUCLK_F (Active / Inactive) | | | | Register 2: PCI Clock Register (1 = enable, 0 = Stopped) | BIT | @POWERUP | PIN | DESCRIPTION | | | | | |-----|----------|-----|------------------------------|--|--|--|--| | 7 | 1 | - | Reserved | | | | | | 6 | 1 | 7 | PCICLK_F (Active / Inactive) | | | | | | 5 | 1 | - | Reserved | | | | | | 4 | 1 | 14 | PCICLK4 (Active / Inactive) | | | | | | 3 | 1 | 12 | PCICLK3 (Active / Inactive) | | | | | | 2 | 1 | 11 | PCICLK2 (Active / Inactive) | | | | | | 1 | 1 | 10 | PCICLk1 (Active / Inactive) | | | | | | 0 | 1 | 8 | PCICLK0 (Active / Inactive) | | | | | Register 3: SDRAM Clock Register (1 = enable, 0 = Stopped) | negistei | negister 3. 3DhAir Clock negister (1 = eliable, 0 = Stopped) | | | | | | | | | | |----------|--------------------------------------------------------------|-------------|---------------------------------|--|--|--|--|--|--|--| | BIT | @POWERUP | PIN | DESCRIPTION | | | | | | | | | 7 | 1 | - | Reserved | | | | | | | | | 6 | 1 | - | Reserved | | | | | | | | | 5 | 1 | 26 | 48MHz (Active / Inactive) | | | | | | | | | 4 | 1 | 25 | 24MHz (Active / Inactive) | | | | | | | | | 3 | 1 | • | Reserved | | | | | | | | | 2 | 1 | 21,20,18,17 | SDRAM(8:11) (Active / Inactive) | | | | | | | | | 1 | 1 | 32,31,29,28 | SDRAM(4:7) (Active / Inactive) | | | | | | | | | 0 | 1 | 38.37.35.34 | SDRAM(0:3) (Active / Inactive) | | | | | | | | Register 4: Reserved Register (1 = enable, 0 = Stopped) | | regiote: in resource regioter (1 = sheste, 0 = stoppes) | | | | | | | |-----|---------------------------------------------------------|-----|--------------|--|--|--|--| | BIT | @POWERUP | PIN | DESCRIPTION | | | | | | 7 | 1 | - | Reserved | | | | | | 6 | 1 | - | Reserved | | | | | | 5 | 1 | - | Reserved | | | | | | 4 | 1 | - | Reserved | | | | | | 3 | 1 | - | Latched nFS1 | | | | | | 2 | 1 | - | Reserved | | | | | | 1 | 1 | - | Reserved | | | | | | 0 | 1 | - | Reserved | | | | | Register 5: Peripheral Control (1 = enable, 0 = Stopped) | BIT | @POWERUP | PIN | DESCRIPTION | | | | |-----|----------|-----|----------------------------|--|--|--| | 7 | 1 | - | Reserved | | | | | 6 | 1 | - | Reserved | | | | | 5 | 1 | - | Reserved | | | | | 4 | 1 | 47 | IOAPIC (Active / Inactive) | | | | | 3 | 1 | - | Reserved | | | | | 2 | 1 | - | Reserved | | | | | 1 | 1 | 46 | REF1 (Active / Inactive) | | | | | 0 | 1 | 2 | REF0 (Active / Inactive) | | | | #### NOTE: - 1. Inactive means outputs are held LOW and are disabled from switching. - 2.Latched Frequency Selects (nFS) will be inverted logic load of the input frequency select pin conditions. ### **SPECIFICATIONS** ### **ABSOLUTE MAXIMUM RATINGS** Stresses greater than those listed in this table may cause permanent damage to the device. Precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. Maximum conditions for extended periods may affect reliability. Unused inputs must always be tied to an appropriate logic voltage level (Ground or Vdd). | SYMBOL | PARAMETER | RATING | |----------------------|----------------------------------------|--------------------| | Vdd, V <sub>IN</sub> | Voltage on any pin with respect to GND | - 0.5 V to + 7.0 V | | T <sub>STG</sub> | Storage Temperature | - 65°C to + 150°C | | T <sub>B</sub> | Ambient Temperature | - 55°C to + 125°C | | T <sub>A</sub> | Operating Temperature | 0°C to + 70°C | ### **AC CHARACTERISTICS** | Vdd = Vddq3 = 3.3V - 5 %, Vddq2 = VddL1=VddL2 = 2.375V~2.9V, T <sub>A</sub> = 0 C to +70 C | | | | | | | |--------------------------------------------------------------------------------------------|--------------------------------------|-----|-----|------|-------|-------------------------------------------------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | TEST CONDITIONS | | Output Duty Cycle | | 45 | 50 | 55 | % | Measured at 1.5V | | CPU/SDRAM to PCI Offset | toff | 1 | | 4 | ns | 15 pF Load<br>Measured at 1.5V | | Skew (CPU-CPU), (PCI-PCI), (SDRAM-SDRAM) | <sup>t</sup> skew | | | 250 | ps | 15 pF Load<br>Measured at 1.5V | | CPU/SDRAM Cycle to Cycle Jitter | tccJ | | | ±250 | ps | | | CPU/SDRAM<br>Absolute Jitter | ţJA | | | 500 | ps | | | Jitter Spectrum 20 dB Bandwidth from Center | BWJ | | | 500 | kHz | | | Output Rise (0.4V ~ 2.0V)<br>& Fall (2.0V ~0.4V) Time | t <sub>TLH</sub><br>t <sub>THL</sub> | 0.4 | | 1.6 | ns | 15 pF Load on CPU<br>and PCI outputs | | Overshoot/Undershoot<br>Beyond Power Rails | Vover | 0.7 | | 1.5 | V | 22 $\Omega$ at source of 8 inch PCB run to 15 pF load | | Ring Back Exclusion | VRBE | 0.7 | | 2.1 | ٧ | Ring Back must not enter this range. | ### DC CHARACTERISTICS | DC CHARACTERISTICS | | | | | | | | | |------------------------------------------------------------------------------------------------|--------------------|-----|-----|-----|-----------------|-----------------------------------------------|--|--| | $Vdd = Vddq3 = 3.3V - 5\%$ , $Vddq2 = VddL1 = VddL2 = 2.375V \sim 2.9V$ , $T_A = 0$ C to +70 C | | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | TEST CONDITIONS | | | | Input Low Voltage | V <sub>IL</sub> | | | 0.8 | V <sub>dc</sub> | | | | | Input High Voltage | V <sub>IH</sub> | 2.0 | | | V <sub>dc</sub> | | | | | Input Low Current | I <sub>IL</sub> | | | -66 | μΑ | | | | | Input High Current | lін | | | 5 | μΑ | | | | | Output Low Voltage | V <sub>OL</sub> | | | 0.4 | V <sub>dc</sub> | All outputs | | | | I <sub>OL</sub> = 4 mA | | | | | | | | | | Output High Voltage | V <sub>OH</sub> | 2.4 | | | V <sub>dc</sub> | All outputs using 3.3V | | | | I <sub>OH</sub> = 4mA | | | | | | power | | | | Tri-State leakage Current | loz | | | 10 | μΑ | | | | | Dynamic Supply Current<br>for Vdd + Vddq3 | I <sub>dd3</sub> | | | | mA | CPU = 66.6 MHz<br>PCI = 33.3 MHz with<br>load | | | | Dynamic Supply Current<br>for Vddq2 + Vddq2b | I <sub>dd2</sub> | | | | mA | Same as above | | | | CPU Stop Current<br>for Vdd + Vddq3 | I <sub>CPUS3</sub> | | | | mA | Same as above | | | | CPU Stop Current<br>for Vddq2 + Vddq2b | I <sub>CPUS2</sub> | | | | mA | Same as above | | | | PCI Stop Current<br>for Vdd + Vddq3 | I <sub>PD3</sub> | | | | mA | | | | # **BUFFER CHARACTERISTICS** ### **TYPE 1 BUFFER FOR CPU CLOCK** | THE FBOTTER OR OF COLCOR | | | | | | | | |--------------------------------------------|----------------------|-----|-----|-----|-------|-----------------|--| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | TEST CONDITIONS | | | Pull-Up Current Min | I <sub>OH(min)</sub> | -27 | | | mA | Vout = 1.0 V | | | Pull-Up Current Max | I <sub>OH(max)</sub> | | | -27 | mA | Vout = 2.0V | | | Pull-Down Current Min | I <sub>OL(min)</sub> | | | | mA | Vout = 1.2 V | | | Pull-Down Current Max | I <sub>OL(max)</sub> | | | 27 | mA | Vout = 0.3 V | | | Rise/Fall Time Min Between 0.4 V and 2.0 V | T <sub>RF(min)</sub> | 0.4 | | | ns | 10pF Load | | | Rise/Fall Time Max Between 0.4 V and 2.0 V | T <sub>RF(max)</sub> | | | 1.6 | ns | 20pF Load | | ### **TYPE 2 BUFFER FOR IOAPIC** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | TEST CONDITIONS | | |--------------------------------------------|----------------------|-----|-----|-----|-------|-----------------|--| | Pull-Up Current Min | I <sub>OH(min)</sub> | | | | mA | Vout = 1.4 V | | | Pull-Up Current Max | I <sub>OH(max)</sub> | | | -29 | mA | Vout = 2.7 V | | | Pull-Down Current Min | I <sub>OL(min)</sub> | | | | mA | Vout = 1.0 V | | | Pull-Down Current Max | I <sub>OL(max)</sub> | | | 28 | mA | Vout = 0.2 V | | | Rise/Fall Time Min Between 0.7 V and 1.7 V | T <sub>RF(min)</sub> | 0.4 | | | ns | 10pF Load | | | Rise/Fall Time Max Between 0.7 V and 1.7 V | T <sub>RF(max)</sub> | | | 1.8 | ns | 20pF Load | | ### TYPE 3 BUFFER FOR REF1, 24MHZ, 48MHZ | TIPE 3 BOTTER TORRETT, 24WITZ, 40WITZ | | | | | | | | |-----------------------------------------------|----------------------|-----|-----|-----|-------|-----------------|--| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | TEST CONDITIONS | | | Pull-Up Current Min | I <sub>OH(min)</sub> | -29 | | | mA | Vout = 1.0 V | | | Pull-Up Current Max | I <sub>OH(max)</sub> | | | -23 | mA | Vout = 3.135V | | | Pull-Down Current Min | I <sub>OL(min)</sub> | 29 | | | mA | Vout = 1.95 V | | | Pull-Down Current Max | I <sub>OL(max)</sub> | | | | mA | Vout = 0.4 V | | | Rise/Fall Time Min Between 0.8 V and 2.0 V | T <sub>RF(min)</sub> | 1.0 | | | ns | 10pF Load | | | Rise/Fall Time Max<br>Between 0.8 V and 2.0 V | T <sub>RF(max)</sub> | | | 4.0 | ns | 20pF Load | | TYPE 4 BUFFER FOR SDRAM (0:12) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | TEST CONDITIONS | |-----------------------------------------------|----------------------|-----|-----|-----|-------|-----------------| | Pull-Up Current Min | I <sub>OH(min)</sub> | | | | mA | Vout = 1.65 V | | Pull-Up Current Max | I <sub>OH(max)</sub> | | | -46 | mA | Vout = 3.135 V | | Pull-Down Current Min | I <sub>OL(min)</sub> | | | | mA | Vout = 1.65 V | | Pull-Down Current Max | I <sub>OL(max)</sub> | | | 53 | mA | Vout = 0.4 V | | Rise/Fall Time Min Between 0.8 V and 2.0 V | T <sub>RF(min)</sub> | 0.5 | | | ns | 20pF Load | | Rise/Fall Time Max<br>Between 0.8 V and 2.0 V | T <sub>RF(max)</sub> | | | 1.3 | ns | 30pF Load | TYPE 5 BUFFER FOR PCICLK (0:4.F) | TIPE 3 BUFFER FOR POICER (0.4,F) | | | | | | | | |-----------------------------------------------|----------------------|-----|-----|-----|-------|-----------------|--| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | TEST CONDITIONS | | | Pull-Up Current Min | I <sub>OH(min)</sub> | -33 | | | mA | Vout = 1.0 V | | | Pull-Up Current Max | I <sub>OH(max)</sub> | | | -33 | mA | Vout = 3.135 V | | | Pull-Down Current Min | I <sub>OL(min)</sub> | 30 | | | mA | Vout = 1.95 V | | | Pull-Down Current Max | I <sub>OL(max)</sub> | | | 38 | mA | Vout = 0.4 V | | | Rise/Fall Time Min Between 0.8 V and 2.0 V | T <sub>RF(min)</sub> | 0.5 | | | ns | 15pF Load | | | Rise/Fall Time Max<br>Between 0.8 V and 2.0 V | T <sub>RF(max)</sub> | | | 2.0 | ns | 30pF Load | | #### **POWER MANAGEMENT TIMING** #### nCPU\_STOP Timing Diagram For synchronous Chipset, nCPU\_STOP pin is an asynchronous "active low" input pin used to stop the CPU clocks for low power operation. This pin is asserted synchronously by the external control logic at the rising edge of free running PCI clock (PCICLK\_F). All other clocks will continue to run while the CPU clocks are stopped. The CPU clocks will always be stopped in a low state and resume output with full pulse width. In this case, CPU "clocks on latency" is less than 4 CPU clocks and "clocks off latency" is less then 4 CPU clocks. For synchronous Chipset, nPCI\_STOP pin is an asynchronous "active low" input pin used to stop the PCICLK [0:4] for low power operation. This pin is asserted synchronously by the external control logic at the rising edge of free running PCI clock (PCICLK\_F). All other clocks will continue to run while the PCI clocks are stopped. The PCI clocks will always be stopped in a low state and resume output with full pulse width. In this case, PCI "clocks on latency" is less than 2 PCI clocks and "clocks off latency" is less then 2 PCI clocks. #### **OPERATION OF DUAL FUNCTION PINS** Pins 2, 7, 8, 25, and 26 are dual function pins and are used for selecting different functions in this device (see Pin description). During power up, these pins are in input mode (see Fig 1), therefore, and are considered input select pins. When Vdd reaches 2.5V, the logic level that is present on these pins are latched into their appropriate internal registers. Once the correct information are properly latched, these pins will change into output pins and will be pulled low by default. At the end of the power up timer (within 3 ms) outputs starts to toggle at the specified frequency. Each of these pins are a large pull-up resistor (250 k $\Omega$ @3.3V) inside. The default state will be logic 1, but the internal pull-up resistor may be too large when long traces or heavy load appear on these dual function pins. Under these conditions, an external 10 k $\Omega$ resistor is recommended to be connected to Vdd if logic 1 is expected. Otherwise, the direct connection to ground if a logic 0 is desired. The 10 k $\Omega$ resistor should be place before the serious terminating resistor. Note that these logic will only be latched at initial power on. If optional EMI reducing capacitor are needed, they should be placed as close to the series terminating resistor as possible and after the series terminating resistor. These capacitor has typical values ranging from 4.7pF to 22pF. # PACKAGE DRAWING AND DIMENSIONS | 48 PIN SSOP OUTLINE DIMENSIONS | | | | | | | | | |--------------------------------|----------------|-----------|-------|----------------|------------|-------|--|--| | | INCHES | | | 3,40 | MILUMETERS | | | | | SYMBOL | 5/88% | NOM | 36AX | 748N | NOM | MAX | | | | A | | , | 0.110 | C | C | 2.79 | | | | A, | 9.008 | 0.012 | 0.016 | 0.20 | 0.30 | 0.41 | | | | A2 | 0.085 | 0.090 | 0.098 | 2.16 | 2.29 | 2.41 | | | | ğ | 0.008 | 6.010 | 5.013 | 6.20 | 0.25 | 0.33 | | | | 0 | 0.006 | 0.008 | 0.010 | 0.35 | 0.20 | 0.25 | | | | D | - | 0.626 | 0.637 | - | 16,88 | 36,38 | | | | Æ | 0.291 | 0.295 | 0.299 | 7.39 | 7.49 | 7.59 | | | | e | | 5.028 830 | | | 0.64 BSC | | | | | Ħ | 0.395 | 0,408 | 0.483 | 10.03 | 10.36 | 10.67 | | | | 1. | 9.026 | 0.030 | 0.640 | 0.84 | 0.76 | 1.02 | | | | à | O <sub>0</sub> | 5° | 86 | G <sub>0</sub> | 55 | 8% | | | © 1998 STANDARD MICROSYSTEMS CORPORATION (SMSC) Circuit diagrams utilizing SMSC products are included as a means of illustrating typical applications; consequently complete information sufficient for construction purposes is not necessarily given. The information has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any licenses under the patent rights of SMSC or others. SMSC reserves the right to make changes at any time in order to improve design and supply the best product possible. SMSC products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. CLK19W439 Rev. 8/27/98