# Supertex inc. Preliminary ## 275V 40-Channel Row Driver with SCR Outputs ## **Ordering Information** | | | Package | Options | | |--------|-----------------------------------------------------------|---------|---------|---------------------------------------------------------| | Device | 80-Lead 64-Lead 3-Sided Ceramic Gullwing Plastic Gullwing | | Die | 80-Lead<br>Ceramic Gullwing<br>(MIL-STD-883 Processed)* | | HV506 | HV506DG | HV506PG | HV506X | RBHV506DG | <sup>\*</sup> For Hi-Rel process flows, refer to page 5-3 of the Databook. #### **Features** | | Processed | with | <b>HVDI®</b> | technology | |--|-----------|------|--------------|------------| |--|-----------|------|--------------|------------| ☐ Symmetric row drive ☐ Output voltage up to 275V ☐ Source/Sink current 300mA (min.) ☐ Shift Register Speed 3MHz ☐ Pin-programmable shift direction (DIR) ☐ Hi-Rel processing available ### **Absolute Maximum Ratings** | Logic supply voltage, $LV_{DD}^{-1}$ | | -0.5V to +15V | |-------------------------------------------------------------|--------------------|-----------------------------------| | Output supply voltage, V <sub>DD</sub> <sup>1</sup> | | -0.5V to +15V | | Substrate bias voltage, V <sub>sub</sub> | | See Note 3 | | Output voltage, HV <sub>OUT</sub> | | ±300V | | Logic input levels | -0 | 0.5V to V <sub>DD</sub> +0.5V | | Continuous total power dissipation <sup>2</sup> | Ceramic<br>Plastic | 1900mW<br>1200mW | | Operating temperature range | Plastic<br>Ceramic | -40°C to +85°C<br>-55°C to +125°C | | Storage temperature range | | -65°C to +150°C | | Lead temperature 1.6mm (1/16 inch) from case for 10 seconds | ) | 260°C | #### Notes - 1. All voltages are referenced to V<sub>ss</sub>. - For operation above 25°C ambient derate linearly to maximum operating temperture at 20mW/°C for plasitc and at 19mW/°C for ceramic. - 3. $V_{sub}$ must be the most positive with respect to $V_{ss}$ . ### **General Description** The HV506 is a low-voltage serial to high-voltage parallel converter with push-pull outputs. It is especially suitable for use as a symmetric row driver in AC thin-film electroluminescent (ACTFEL) displays. When the data reset pin (DR<sub>10</sub>) is at logic high, it will reset all the outputs of the internal shift register to zero. At the same time, the output of the shift register will start shifting a logic high from the least significant bit to the most significant bit. The $\mathrm{DR}_{\mathrm{IO}}$ can be triggered at any time. The DIR pin controls the direction of data through the device. When DIR is at logic high, $\mathrm{DR}_{\mathrm{IOA}}$ is the input and $DR_{IOB}$ is the output. When DIR is grounded, $DR_{IOB}$ is the input and the $DR_{IOA}$ is the output. See the Output Sequence Operation Table for output sequence. The POL and OE pins perform the polarity select and output enable function respectively. Data is clocked through the shift register loaded on the low to high transition of the clock. A logic high in the shift register will cause the other corresponding output to swing to $V_{\tiny DD}$ if POL is high, or to V<sub>ss</sub> if POL is low. All other outputs will be in the High-Z state. If OE is at logic high all outputs will be in the High-Z state. An output in the High-Z state may block up to 275V above $V_{ss}$ or 275V below $V_{\rm DD}$ . The $D_{\rm p}/D_{\rm N}$ pins are for the positive/negative discharge of the high voltage output HV $_{\rm OUT}$ . Data output buffers are provided for cascading devices. $\rm LV_{DD}$ requires low current for the HV506 logic section. $\rm V_{DD}$ requires high current for the output section . Typically these two pins are at the same potential. The same current and potential conditions apply to the $\rm LV_{SS}$ , logic, and $\rm V_{SS}$ , output pins. $\rm V_{sub}$ must always be equal or greater than the most positive supply. ## **Electrical Characteristics** (over recommended operating conditions of $V_{DD}$ = 12V, $LV_{DD}$ = 12V, and $T_A$ = 25°C unless noted) #### **DC Characteristics** | Symbol | Parameter | | Min | Max | Units | Conditions | |------------------|-------------------------------------|-------------------|---------------------|---------------------|-------|-----------------------------------------------------------------------------------| | I <sub>DD</sub> | V <sub>DD</sub> supply current | | | 10 | mA | f <sub>CLK</sub> = 3MHz | | I <sub>DDQ</sub> | Quiescent V <sub>DD</sub> supply cu | ırrent | | 100 | μΑ | All $V_{IN} = V_{SS}$ or $V_{DD}$ | | $V_{OH}$ | High-level output | HV <sub>OUT</sub> | V <sub>DD</sub> -10 | | V | I <sub>O</sub> = -300mA | | | | Data out | 10.8 | | V | l <sub>O</sub> = -100μA | | $V_{OL}$ | Low-level output | HV <sub>OUT</sub> | | V <sub>SS</sub> +10 | V | I <sub>O</sub> = 300mA | | | | Data out | | 1.2 | V | Ι <sub>Ο</sub> = 100μΑ | | I <sub>IH</sub> | High-level logic input cur | rent | | 1 | μΑ | $V_{IH} = V_{DD}$ | | $I_IL$ | Low-level logic input curi | rent | | -1 | μΑ | $V_{IL} = V_{SS}$ | | l <sub>OFF</sub> | Output OFF leakage current (High-Z) | | | 10 | μА | $\begin{aligned} HV_{OUT} - V_{SS} &= 275V, \\ V_{sub} &= HV_{OUT} \end{aligned}$ | | | | | | 10 | μА | $V_{DD}$ - $HV_{OUT}$ = 275 $V$ ,<br>$V_{sub}$ = $V_{DD}$ | #### Notes: ## **SCR Characteristics** | Symbol | Parameter | Min | Max | Units | Conditions | |------------------|-------------------------------------|---------------------|---------------------|-------|-----------------------------------------------------------| | V <sub>OH</sub> | High-level output | V <sub>DD</sub> -10 | | V | I <sub>O</sub> = -300mA | | V <sub>OL</sub> | Low-level output | | V <sub>SS</sub> +10 | ٧ | I <sub>O</sub> = 300mA | | IL | Latching Current | | 15 | mA | | | V <sub>L</sub> | Latching Voltage | | 100 | V | | | I <sub>H</sub> | Holding Current | 10 | | mA | | | V <sub>H</sub> | Holding Voltage | 10 | | ٧ | | | l <sub>OFF</sub> | Output OFF leakage current (High-Z) | | 10 | μΑ | $HV_{OUT} - V_{SS} = 275V,$<br>$V_{sub} = HV_{OUT}$ | | | | | 10 | μА | $V_{DD}$ - $HV_{OUT}$ = 275 $V$ ,<br>$V_{sub}$ = $V_{DD}$ | <sup>1.</sup> Only one output can be turned on at a time. ## **AC Characteristics** | Symbol | Parameter | Min | Max | Units | Conditions | |-----------------------|-----------------------------------------------------------|-----|-----|-------|------------------------------------------------| | f <sub>CLK</sub> | Clock frequency | | 3 | MHz | | | t <sub>w (H/L)</sub> | Pulse width - clock high or low | 150 | | ns | | | t <sub>SUD</sub> | Data set-up time before clock rises | 50 | | ns | | | t <sub>HD</sub> | Data hold time after clock rises | 50 | | ns | | | t <sub>suc</sub> | HV <sub>OUT</sub> delay from clock rises (Hi-Z to H or L) | | 1 | μs | C <sub>L</sub> = 10nF | | t <sub>SUE</sub> | HV <sub>OUT</sub> delay from Output Enable rises | | 600 | ns | C <sub>L</sub> = 10nF | | t <sub>HC</sub> | HV <sub>OUT</sub> delay from clock rises (H or L to Hi-Z) | | 2 | μs | C <sub>L</sub> = 10nF | | t <sub>HE</sub> | HV <sub>OUT</sub> delay from Output Enable rises | | 600 | ns | C <sub>L</sub> = 10nF | | t <sub>DHL</sub> * | Delay time clock to data output falls | | 250 | ns | C <sub>L</sub> = 15pF | | t <sub>DLH</sub> * | Delay time clock to data output rises | | 250 | ns | C <sub>L</sub> = 15pF | | t <sub>OFF(SCR)</sub> | Turn off time of output SCR | | 4 | μs | Time after $I_{OUT} \le 2mA$ , $C_L = 10nF$ | | t <sub>OFF(D)</sub> | Turn off time of output diode | | 2 | μs | Time after $I_{OUT} \le 2mA$ ,<br>$C_L = 10nF$ | | t <sub>POW</sub> | POL pulse width | 3 | | μs | | | t <sub>OEW</sub> | Output Enable pulse width | 3 | | μs | | | SR | Slew rate of HV <sub>OUT</sub> | | 200 | V/μs | | <sup>\*</sup> The delay is measured from the trailing edge of the clock but the data is triggered by the rising edge of the clock. There is an internal delay for the data output which is equal to t<sub>wh</sub>. Therefore the delay is measured from the trailing edge of the clock. ## **Recommended Operating Conditions** | Symbol | Parameter | Min | Max | Units | | |------------------|----------------------------------------|-----------------------------|---------------------|-------|-----| | LV <sub>DD</sub> | Logic supply voltage | | 10.8 | 13.2 | V | | $V_{DD}$ | Output supply voltage | | 10.8 | 13.2 | V | | V <sub>IH</sub> | High-level input voltage | 0.8LV <sub>DD</sub> | LV <sub>DD</sub> | V | | | V <sub>IL</sub> | Low-level input voltage | 0 | 0.2LV <sub>DD</sub> | V | | | f <sub>CLK</sub> | Clock frequency | Clock frequency | | | MHz | | Io | High voltage output current | High voltage output current | | ±300 | mA | | T <sub>A</sub> | Operating free-air temperature | Plastic | -40 | +85 | ô | | | Ceramic | | -55 | +125 | °C | | l <sub>od</sub> | Allowable pulse current through diodes | | | ±500 | mA | ## **Input and Output Equivalent Circuits** ## **SCR Characteristics** Notes: The substrate pin $V_{sub}$ (pin 39) must be biased for proper output breakdown voltage. $V_{sub} \ge V_{DD}$ or $HV_{OUT}$ whichever is higher. $LV_{DD}/V_{DD}$ are measured with respect to $LV_{SS}/V_{SS}$ . ## **Switching Waveforms** ## **Functional Block Diagram** ## **Function Table** | I/O Relations | Inputs | | | | | | |---------------|--------|-----|----------|-----|---------|----------------| | 70 Helations | CLK | DIR | S/R Data | POL | le<br>I | HV Outputs | | O/P HIGH | Х | Х | Н | Н | L | Н | | O/P OFF | Х | Х | L | Х | L | HIGH-Z | | O/P LOW | Х | Х | Н | L | L | L | | O/P OFF | Х | X | X | Х | Н | All O/P HIGH-Z | H = logic high level, L = logic low level, X = irrelevant ## **Output Sequence Operation Table** | | DIR | Data Reset In Data Reset Out | | HV <sub>OUT</sub> # Sequence | Direction <sup>3</sup> | |---|-----|------------------------------|--------------------------------|------------------------------|------------------------| | | L | DR <sub>IOB</sub> | DR <sub>IOA</sub> 1 | 40 → 1 | | | ĺ | Н | DR <sub>IOA</sub> | DR <sub>IOB</sub> <sup>2</sup> | 1 → 40 | | - 1. $\mathrm{DR}_{\mathrm{IOA}}$ is $\mathrm{DR}_{\mathrm{IOB}}$ delayed by 40 clock pulses. - 2. DR<sub>IOB</sub> is DR<sub>IOA</sub> delayed by 40 clock pulses. 3. Reference to chip layout drawing. ## **Typical Output Circuit Connections** **Note:** The voltage potential between $LV_{\rm DD}/V_{\rm DD}$ and $LV_{\rm SS}/V_{\rm SS}$ must not exceed recommended operating conditions of 10.8V - 13.2V (12V typical) #### **Substrate Bias Operation** In order to achieve the desired output breakdown voltage, the substrate must be biased to the most positive potential of any circuit node. For this condition, $V_{\text{sub}} \geq V_{\text{DD}}$ or $HV_{\text{OUT}}$ whichever is higher. Refer to Typical Output Circuit Connections for wiring. A typical $\rm V_{sub}$ signal is shown below. Note: In general, when driving the outputs positive, $V_{SUB} = +HV$ . And when driving outputs negative, $V_{SUB}$ equals most positive voltage; e.g. GND or >0V. #### **HV Switching Waveforms and Operation** To drive a TFEL row with a negative pulse: The desired sink SCR is enabled and $V_{\rm SS}$ is connected to -HV via a current limited switch. After holding the output at the -HV level, the switch is opened in order to set the sink SCR current to zero. The row is then discharged through a discharge diode when $D_2$ is switched to GND. The application of a positive pulse to a row operates in a similar manner using the selected source SCR and $D_1$ . <sup>\*</sup> Notes internal device handling current flow. Refer to Typical Output Circuit Connections for schematic. # **Pin Configurations** #### HV506 Option A: | Pin | Function | Pin | Function | |------------|----------------------|----------|----------------------| | 1 | HV <sub>OUT</sub> 1 | 33 | ŌĒ | | 2 | HV <sub>OUT</sub> 2 | 34 | POL | | 3 | HV <sub>out</sub> 3 | 35 | $LV_{DD}$ | | 4 | HV <sub>OUT</sub> 4 | 36 | V <sub>ss</sub> | | 5 | HV <sub>OUT</sub> 5 | 37 | $V_{DD}$ | | 6 | HV <sub>OUT</sub> 6 | 38 | LV | | 7 | HV <sub>OUT</sub> 7 | 39 | V <sub>sub</sub> | | 8 | HV <sub>OUT</sub> 8 | 40 | N/C | | 9 | HV <sub>OUT</sub> 9 | 41 | N/C | | 10 | HV <sub>OUT</sub> 10 | 42 | $D_N$ | | 11 | HV <sub>OUT</sub> 11 | 43 | $D_{P}$ | | 12 | HV <sub>OUT</sub> 12 | 44 | N/C | | 13 | HV <sub>OUT</sub> 13 | 45 | $HV_{OUT}$ 21 | | 14 | HV <sub>OUT</sub> 14 | 46 | HV <sub>OUT</sub> 22 | | 15 | HV <sub>OUT</sub> 15 | 47 | HV <sub>OUT</sub> 23 | | 16 | HV <sub>OUT</sub> 16 | 48 | $HV_{OUT}$ 24 | | 17 | HV <sub>OUT</sub> 17 | 49 | HV <sub>OUT</sub> 25 | | 18 | HV <sub>OUT</sub> 18 | 50 | HV <sub>OUT</sub> 26 | | 19 | HV <sub>OUT</sub> 19 | 51 | HV <sub>OUT</sub> 27 | | 20 | HV <sub>OUT</sub> 20 | 52 | HV <sub>OUT</sub> 28 | | 21 | N/C | 53 | HV <sub>OUT</sub> 29 | | 22 | D <sub>P</sub> | 54 | HV <sub>OUT</sub> 30 | | 23 | D <sub>N</sub> | 55 | HV <sub>OUT</sub> 31 | | 24 | N/C | 56 | HV <sub>OUT</sub> 32 | | 25 | N/C | 57 | HV <sub>OUT</sub> 33 | | 26 | LV <sub>ss</sub> | 58 | HV <sub>OUT</sub> 34 | | 27 | V <sub>DD</sub> | 59 | HV <sub>OUT</sub> 35 | | 28 | DIR | 60 | HV <sub>OUT</sub> 36 | | 29 | V <sub>ss</sub> | 61 | HV <sub>OUT</sub> 37 | | 30<br>31 | CLOCK | 62<br>63 | HV <sub>OUT</sub> 38 | | 32 | DR <sub>IOA</sub> | 63<br>64 | HV <sub>OUT</sub> 39 | | <b>5</b> 2 | DR <sub>IOB</sub> | 04 | HV <sub>OUT</sub> 40 | Note: Pins 65-80 are NC. # **Package Outline** 3-sided Plastic 64-pin Gullwing Package