# 12-Bit Serial Daisy-Chain **CMOS D/A Converter** **FEATURES** - Fast, Flexible, Microprocessor Interfacing in Serially-**Controlled Systems** - Buffered Digital Output-Pin for Daisy-Chaining Multiple - Minimizes Address-Decoding in Multiple DAC Systems -Three Wire Interface for Any Number of DACs One Data Line One CLK Line One Load Line - Improved Resistance to ESD - -40°C to +85°C for the Extended Industrial Temperature Range - Available in Die Form #### **APPLICATIONS** - Multiple-Channel Data Acquisition Systems - **Process Control and Industrial Automation** - **Test Equipment** - Remote Microprocessor-Controlled Systems ## **ORDERING INFORMATION <sup>†</sup>** | | - | PACKAGE: 16-PIN | | | | |-------------------|---------------|---------------------------------------------|---------------------------------------------------------|--|--| | NON-<br>LINEARITY | GAIN<br>ERROR | MILITARY*<br>TEMPERATURE<br>-55°C to +125°C | EXTENDED<br>INDUSTRIAL<br>TEMPERATURE<br>-40°C to +85°C | | | | ±1/2 LSB | ±1 LSB | DAC8143AQ | DAC8143EQ | | | | ±1/2 LSB | ±1 LSB | DAC8143AQ/883 | DA00140EQ | | | | ±1 LSB | ±2 LSB | | DAC8143FP | | | | ±1 LSB | ±2 LSB | - | DAC8143FS <sup>11</sup> | | | - For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. - Burn-in is available on commercial and industrial temperature range parts in CerDIP and plastic DIP. - $tt\_For availability and burn-in information on SO and PLCC packages, contact your$ local sales office # **FUNCTIONAL BLOCK DIAGRAM** #### **GENERAL INFORMATION** T-51-09-12 DAC-8143 The DAC-8143 is a 12-bit serial-input daisy-chain CMOS D/A converter, which features serial data input and buffered serial data output. It was designed for multiple serial DAC systems, where serially daisy-chaining one DAC after another is greatly The DAC-8143 also minimizes address decoding lines enabling simpler logic interfacing. It allows 3-wire interface for any number of DACs: one data line, one CLK line, and one load line. Serial data in the input register (MSB first) is sequentially clocked out to the SRO pin as the new data word (MSB first) is simultaneously clocked in from the SRI pin. The strobe inputs are used to clock in/out data on the rising or falling (user selected) strobe edges (STB<sub>1</sub>, STB<sub>2</sub>, STB<sub>3</sub>, STB<sub>4</sub>). When the shift register's data has been updated, the new data word is transferred to the DAC register with use of LD, and LD, inputs. Continued #### **PIN CONNECTIONS** # **MULTIPLE DAC-8143s WITH 3-WIRE INTERFACE** REV, A DIGITAL-TO-ANALOG CONVERTERS 2-987 # T-51-09-12 #### **GENERAL INFORMATION Continued** Separate LOAD control inputs allow simultaneous output updating of multiple DACs. An asynchronous CLEAR input resets the DAC register without altering data in the input register. Improved linearity and gain error performance permits reduced circuit parts count through the elimination of trimming components. Also, fast interface timing reduces timing design consideration while minimizing microprocessor wait states. The DAC-8143 is available in standard cerdip and plastic packages that are compatible with auto-insertion equipment. Cerdip and plastic packages devices come in the extended industrial temperature range of -40°C to +85°C. #### **ABSOLUTE MAXIMUM RATINGS** | $(T_A = +25^{\circ}C, unless otherwise noted.)$ | | |----------------------------------------------------------------------------|--------------------------| | V <sub>DD</sub> to DGND | +17V | | Vaca to DGND | ±25V | | (T <sub>A</sub> = +25°C, unless otherwise noted.) V <sub>DD</sub> to DGND | ±25V | | A(INI) to D(INI) | V+U.JV | | DGND to AGND Digital Input Voltage Range Output Voltage (Pin 1, Pin 2) | V <sub>DD</sub> +0.3V | | Digital Input Voltage Range | –0.3V to V <sub>nn</sub> | | Output Voltage (Pin 1, Pin 2) | 0.3V to V | | Operating Temperature Range | 55 | | AQ Version | 55°C to +125°C | | EQ/FP/FS Versions | -40°C to +85°C | | | | | Junction Temperature | +150C | |--------------------------------------|-------| | Storage Temperature | | | Lead Temperature (Soldering, 60 sec) | | | PACKAGE TYPE | Θ <sub>JA</sub> (NOTE 1) | Θ <sub>jC</sub> | UNITS | | |-------------------------|--------------------------|-----------------|-------|--| | 16-Pin Hermetic DIP (Q) | 94 | 12 | °C/W | | | 16-Pin Plastic DIP (P) | 76 | 33 | °C/W | | | 16-Pin SOL (S) | 92 | 27 | °C/W | | Θ<sub>|A</sub> is specified for worst case mounting conditions, i.e., Θ<sub>|A</sub> is specified for device in socket for CerDIP and P-DIP packages; Θ<sub>|A</sub> is specified for device exidence the existed specified (as SOL sockets). soldered to printed circuit board for SOL package. #### **CAUTION:** - Do not apply voltage higher than V<sub>DD</sub> or less than DGND potential on any terminal except V<sub>REF</sub> (Pin 15) and R<sub>FB</sub> (Pin 16). The digital control inputs are zener-protected; however, permanent damage may occur on unprotected units from high-energy electrostatic fields. Keep units in conductive foam at all times until ready to use. - 3. Use proper anti-static handling procedures. - Absolute Maximum Ratings apply to both packaged devices and DICE. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. **ELECTRICAL CHARACTERISTICS** at $V_{DD}$ = +5V; $V_{REF}$ = +10V; $V_{OUT1}$ = $V_{OUT2}$ = $V_{AGND}$ = $V_{DGND}$ = 0V; $T_A$ = Full Temperature Range specified under Absolute Maximum Ratings, unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | MIN | DAC-8143<br>TYP | MAX | UNITS | |--------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------|--------------|--------------------------|-------------------------|--------| | STATIC ACCURACY | | | | | | | | Resolution | N | | 12 | - | | Bits | | Nonlinearity<br>(Note 1) | INL | DAC-8143A/E<br>DAC-8143F | <del>-</del> | - | ±1/2<br>±1 | LSB | | Differential Nonlinearity<br>(Note 2) | DNL | DAC-8143A/E<br>DAC-8143F | _ | <u>-</u><br>- | ±1/2<br>±1 | LSB | | Gain Error<br>(Note 3) | G <sub>FSE</sub> | T <sub>A</sub> = +25°C<br>DAC-8143A/E<br>DAC-8143F<br>T <sub>A</sub> = Full Temp. Range<br>All Grades | -<br>- | - | ±1<br>±2<br>±2 | LSB | | Gain Tempco<br>(ΔGain/Δ Temp)<br>(Note 5) | TC <sub>GFS</sub> | | _ | _ | ±5 | ppm/°C | | Power Supply<br>Rejection Ratio<br>(ΔGain/ΔV <sub>DD</sub> ) | PSRR | ΔV <sub>DD</sub> = ±5% | - | ±0.0006 | ±0.002 | %/% | | Output Leakage Current<br>(Note 4) | l <sub>LKG</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range<br>DAC-8143A<br>DAC-8143E/F | -<br>-<br>- | - | ±5<br>±100<br>±25 | nA | | Zero Scale Error<br>(Note 7, 12) | ZSE | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range<br>DAC-8143A<br>DAC-8143E/F | -<br>-<br>- | ±0.002<br>±0.05<br>±0.01 | ±0.03<br>±0.61<br>±0.15 | LSE | | Input Resistance<br>(Note 8) | R <sub>IN</sub> | V <sub>REF</sub> pin | 7 | - 11 | 15 | kΩ | **DAC-8143** **ELECTRICAL CHARACTERISTICS** at $V_{DD} = +5V$ ; $V_{REF} = +10V$ ; $V_{OUT1} = V_{OUT2} = V_{AGND} = V_{DGND} = 0V$ ; $T_A = Full Temperature Range specified under Absolute Maximum Ratings, unless otherwise noted.$ *Continued* | PARAMETER | SYMBOL | CONDITIONS | | DAC-8143 | | | |-----------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------|--------------|----------------|--------------|----------------------------------------| | AC PERFORMANCE | - CTINEGE | COMMITIONS | MIN | TYP | MAX | UNITS | | Output Current | | | | | | | | Settling Time<br>(Notes 5, 6) | t <sub>s</sub> | | - | 0.380 | 1 | με | | AC Feedthrough Error<br>(V <sub>REF</sub> to I <sub>OUT1</sub> )<br>(Notes 5, 11) | FT | V <sub>REF</sub> = 20V <sub>p·p</sub> @ f = 10kHz<br>T <sub>A</sub> = 25°C | _ | - | 2.0 | mV <sub>p.p</sub> | | Digital to Analog<br>Glitch Energy<br>(Notes 5, 10) | Q | $V_{REF} = 0V$ $I_{OUT} Load = 100\Omega$ $C_{EXT} = 13pF$ | - | _ | 20 | nVs | | Total Harmonic<br>Distortion (Note 5) | THD | V <sub>REF</sub> = 6V RMS @ 1kHz<br>DAC register loaded with all 1s | - | _ | -92 | dB | | Output Noise<br>Voltage Density<br>(Notes 5, 13) | e <sub>n</sub> | 10Hz to 100kHz<br>between R <sub>FB</sub> and I <sub>OUT</sub> | _ | _ | 13 | nV/√Hz | | DIGITAL INPUTS/OUTPUT | r | | | | | | | Digital Input HIGH | V <sub>IH</sub> | | 2.4 | | | v | | Digital Input LOW | V <sub>IL</sub> | | | _ | 0.8 | v | | Input Leakage<br>Current (Note 9) | l <sub>IN</sub> | V <sub>IN</sub> = 0V to +5V | _ | | ±1 | ————<br>ДД | | Input Capacitance<br>(Note 5) | C <sup>IM</sup> | V <sub>IN</sub> = 0V | | | 8 | ρF | | Digital Output<br>High | V <sub>он</sub> | I <sub>OH</sub> = -200µA | 4 | | | | | Digital Output<br>Low | V <sub>OL</sub> | I <sub>OL</sub> = 1.6mA | <del>-</del> | | 0.4 | v | | ANALOG OUTPUTS | | | | <del></del> | | | | Output Capacitance<br>(Note 5) | C <sub>OUT1</sub><br>C <sub>OUT2</sub> | Digital Inputs = all 1s<br>Digital Inputs = all 0s | <u></u> - | <del>-</del> | 90 | pF | | Output Capacitance<br>(Note 5) | C <sub>OUT1</sub><br>C <sub>OUT2</sub> | Digital Inputs = all 0s<br>Digital Inputs = all 1s | - | | 60<br>60 | pF | | TIMING CHARACTERISTIC | | | | <del></del> | | | | | t <sub>os1</sub> | STB <sub>1</sub> used as the strobe | 50 | <del>-</del> | | <del></del> | | Serial Input to<br>Strobe Setup Times | t <sub>os2</sub> | STB <sub>2</sub> used as the strobe | 20 | _ | | | | (t <sub>STB</sub> = 80ns) | t <sub>os3</sub> | STB <sub>3</sub> used $T_A = +25^{\circ}C$<br>as the strobe $T_A = Full Temp. Range$ | 10<br>20 | <del>-</del> - | | ns | | | t <sub>os4</sub> | STB <sub>4</sub> used as the strobe | 20 | - | | | | | t <sub>OH1</sub> | STB <sub>1</sub> used $T_A = +25^{\circ}C$<br>as the strobe $T_A = Full Temp. Range$ | 40<br>50 | - | <del>-</del> | ······································ | | erial Input to<br>Strobe Hold Times | t <sub>DH2</sub> | STB <sub>2</sub> used T <sub>A</sub> = +25°C as the strobe T <sub>A</sub> = Full Temp. Range | 50<br>60 | | | | | (t <sub>STB</sub> = 80ns) | t <sub>онз</sub> | STB <sub>3</sub> used as the strobe | 80 | | | ns | | | t <sub>DH4</sub> | STB <sub>4</sub> used as the strobe | 80 | <del></del> | | | T-51-09-12 **ELECTRICAL CHARACTERISTICS** at $V_{DD} = +5V$ ; $V_{REF} = +10V$ ; $V_{OUT1} = V_{OUT2} = V_{AGND} = 0V$ ; $T_{A} = Full Temperature$ Range specified under Absolute Maximum Ratings, unless otherwise noted. *Continued* | | | | | DAC-8143 | | | |-------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------|------------|------------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | STB to SRO<br>Propagation Delay<br>(Note 15) | t <sub>PD</sub> | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = Full Temp. Range | <del>-</del> | - | 220<br>300 | ns | | SRI Data Pulse Width | İSRI | | 100 | - | | กร | | STB <sub>1</sub> Pulse Width<br>(STB <sub>1</sub> = 80ns)<br>(Note 14) | t <sub>STB1</sub> | | 80 | | - | ns | | STB <sub>2</sub> Pulse Width<br>(STB <sub>2</sub> = 100ns)<br>(Note 14) | t <sub>STB2</sub> | | 80 | - | - | ns | | STB <sub>3</sub> Pulse Width<br>(STB <sub>3</sub> = 80ns)<br>(Note 14) | t <sub>STB3</sub> | | 80 | <u>-</u> | - | ns | | STB <sub>4</sub> Pulse Width (STB <sub>4</sub> = 60ns) (Note 14) | t <sub>STB4</sub> | | - 80 | - | _ | ns | | Load Pulse Width | t <sub>LD1</sub> ,t <sub>LD2</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 140<br>180 | - | - | ns | | LSB Strobe into Input Register to Load DAC Register Time | t <sub>ASB</sub> | | 0 | - | | ns | | CLR Pulse Width | t <sub>CLR</sub> | | 80 | <u>-</u> · | - | ns | | POWER SUPPLY | | | | | | | | Supply Voltage | V <sub>DD</sub> | | 4.75 | 5 | 5.25 | ٧ | | Supply Current | l <sub>DD</sub> | All Digital Inputs = V <sub>IH</sub> or V <sub>IL</sub><br>All Digital Inputs = 0V or V <sub>DD</sub> | _ | - | 2<br>0.1 | mA | | Power<br>Dissipation | P <sub>D</sub> | Digital Inputs = 0V or V <sub>DD</sub><br>5V x 0.1 mA<br>Digital Inputs = V <sub>IH</sub> or V <sub>IL</sub> | - | _ | 0.5 | mW | | | | 5V x 2mA | | | 10 | | #### NOTES: - 1. ±1/2 LSB = ±0.012% of Full Scale. 2. All grades are monotonic to 12-bits over temperature. 3. Using internal feedback resistor. - Using internal feedback resistor. Applies to I<sub>OUT1</sub>; all digital inputs = V<sub>IL</sub>, V<sub>REF</sub> = +10V; Specification also applies for I<sub>OUT2</sub> when all digital inputs = V<sub>IH</sub>. Guaranteed by design and not lested. I<sub>OUT1</sub> Load = 100Ω, C<sub>RXT</sub> = 13PF, digital input = 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V. Extrapolated to 1/2 LSB: is = propagation delay (t<sub>PD</sub>) +9τ, where τ equals measured time constant of the final RC decay. V<sub>REF</sub> = +10V, all digital inputs = 0V. Absolute temperature coefficient is less than +300ppm/\*C. - 9. Digital inputs are CMOS gates; I<sub>IN</sub> is typically 1nA at +25°C. 10. V<sub>REF</sub> = 0V, all digital inputs = 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V. 11. All digital inputs = 0V. 12. Calculated from worst case R<sub>REF</sub>: I<sub>ZSE</sub> (In LSBs) = (R<sub>REF</sub> × I<sub>LKG</sub> × 4096) /V<sub>REF</sub>. 13. Calculations from e<sub>n</sub> = √4KTRB where: K = Boltzmann constant, J'\*KR = resistance Ω T = resistant remostante 2K B = handwidth Mark - T = resistor temperature, °K B = bandwidth, Hz - Minimum low time pulse width for STB<sub>4</sub>, STB<sub>2</sub>, and STB<sub>4</sub>, and minimum high time pulse width for STB<sub>3</sub>. Measured from active strobe edge (STB) to new data output at SRO; C<sub>L</sub> #### DICE CHARACTERISTICS T-51-09-12 DIE SIZE 0.099 x 0.107 inch, 10,543 sq. mils (2.51 x 2.72 mm, 6.83 sq. mm) 9. LD<sub>2</sub> 10. STB<sub>3</sub> 1. l<sub>OUT1</sub> 2. I<sub>OUT2</sub> 3. AGND 11. STB 4. STB 12. DGND 5. LD. 13. CLR 6. SRO V<sub>DD</sub> (Substrate) V<sub>REF</sub> R<sub>FB</sub> 7. SRI Substrate (die backside) is Internally connected to V<sub>DD</sub>. 8. STB<sub>2</sub> For additional DICE information, refer to 1990/91 Data Book, Section 2. WAFER TEST LIMITS at $V_{DD}$ = +5V; $V_{REF}$ = +10V; $V_{OUT1}$ = $V_{OUT2}$ = $V_{AGND}$ = $V_{DGND}$ = 0V, $T_A$ = +25°C. | PARAMETER | SYMBOL | CONDITIONS | DAC-8143G | | |------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|------------|--------------------| | STATIC ACCURACY | | | LIMITS | UNITS | | Resolution | N | | 12 | | | Integral Nonlinearity | INL | | ±1 | Bits MIN | | Differential Nonlinearity | DNL | | | LSB MAX | | Gain Error | G <sub>FSE</sub> | Using Internal feedback resistor | ±1<br>±2 | LSB MAX | | Power Supply<br>Rejection Ratio | PSRR | ΔV <sub>DD</sub> = ±5% | ±0.002 | LSB MAX<br>%/% MAX | | Output Leakage<br>Current (I <sub>OUT1</sub> ) | I <sub>LKG</sub> | Digital Inputs = V <sub>IL</sub> | ±5 | nA MAX | | REFERENCE INPUT | | | | · | | Input Resistance | P <sub>IN</sub> | V <sub>REF</sub> pad | 7/15 | LO MINIMAN | | DIGITAL INPUTS/OUTPUT | | | 7/10 | ko Min/Max | | Digital Input HIGH | V <sub>IH</sub> | | 2.4 | L'ami | | Digital Input LOW | VIL | | 0.8 | V MIN | | Input Leakage Current | I <sub>IL</sub> | V <sub>IN</sub> = 0V to V <sub>DD</sub> | ±1 | V MAX | | Digital Output HIGH | V <sub>он</sub> | I <sub>OH</sub> = -200µA | | хАМ Ац | | Digital Output LOW | V <sub>OL</sub> | i <sub>OL</sub> = 1.6mA | 4 | V MIN | | POWER SUPPLY | | OL | 0.4 | V MAX | | Supply Current | I <sub>DD</sub> | Digital Inputs = V <sub>IH</sub> or V <sub>IL</sub><br>Digital Inputs = 0V or V <sub>DD</sub> | 2.0<br>0.1 | mA MAX | Telectrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualifications through sample lot assembly and testing. TYPICAL PERFORMANCE CHARACTERISTICS T-51-09-12 DAC-8143 #### SPECIFICATION DEFINITIONS #### RESOLUTION The resolution of a DAC is the number of states (2<sup>n</sup>) that the fullscale range (FSR) is divided (or resolved) into, where "n" is equal to the number of bits. #### **SETTLING TIME** Time required for the analog output of the DAC to settle to within 1/2 LSB of its final value for a given digital input stimulus; i.e., zero to full-scale. Ratio of the DAC's external operational amplifier output voltage to the V<sub>REF</sub> input voltage when all digital inputs are HIGH. # FEEDTHROUGH ERROR Error caused by capacitive coupling from $V_{\rm REF}$ to output. Feedthrough error limits are specified with all switches off. ## **OUTPUT CAPACITANCE** Capacitance from IOUT1 to ground. #### **OUTPUT LEAKAGE CURRENT** Current appearing at $I_{OUT1}$ when all digital inputs are LOW, or at $I_{OUT2}$ terminal when all inputs are HIGH. Refer to PMI 1988 Data Book, Section 11, for additional digitalto-analog converter definitions. # **GENERAL CIRCUIT INFORMATION** The DAC-8143 is a 12-bit serial-input, buffered serial-output, multiplying CMOS D/A converter. It has an R-2R resistor ladder network, a 12-bit input shift register, 12-bit DAC register, control logic circuitry, and a buffered digital output stage. The control logic forms an interface in which serial data is loaded, under microprocessor control, into the input shift register and then transferred, in parallel, to the DAC register. In addition, buffered serial output data is present at the SRO pin when input data is loaded into the input register. This buffered data follows the digital input data (SRI) by 12 clock cycles and is available for daisy-chaining additional DACs. An asynchronous CLEAR function allows resetting the DAC register to a zero code (0000 0000 0000) without altering data stored in the registers. A simplified circuit of the DAC-8143 is shown in Figure 1. An inverted R-2R ladder network consisting of silicon-chrome, thinfilm resistors, and twelve pairs of NMOS current-steering switches. These switches steer binarily weighted currents into either $I_{OUT1}$ or $I_{OUT2}$ . Switching current to $I_{OUT1}$ or $I_{OUT2}$ yields a constant current in each ladder leg, regardless of digital input code. This constant current results in a constant input resistance at $V_{REF}$ equal to R (typically 11k $\Omega$ ). The $V_{REF}$ input may be driven by any reference voltage or current, AC or DC, that is within the limits stated in the Absolute Maximum Ratings chart. The twelve output current-steering switches are in series with the R-2R resistor ladder, and therefore, can introduce bit errors. It was essential to design these switches such that the switch "ON" resistance be binarily scaled so that the voltage drop across each switch remains constant. If, for example, switch 1 of Figure 1 was designed with an "ON" resistance of $10\Omega$ , switch 2 for $20\Omega$ , etc., a constant 5mV drop would then be maintained across each switch. To further insure accuracy across the full temperature range, permanently "ON" MOS switches were included in series with the feedback resistor and the R-2R ladder's terminating resistor. The Simplified DAC Circuit, Figure 1, shows the location of these switches. These series switches are equivalently scaled to two times switch 1 (MSB) and top switch 12 (LSB) to maintain constant relative voltage drops with varying temperature. During any testing of the resistor ladder or $R_{\text{FEEDBACK}}$ (such as incoming inspection), $V_{\text{DD}}$ must be present to turn "ON" these series switches. FIGURE 1: Simplified DAC Circuit #### **ESD PROTECTION** The DAC-8143 digital inputs have been designed with ESD resistance incorporated through careful layout and the inclusion of input protection circuitry. Figure 2 shows the input protection diodes. High voltage static charges applied to the digital inputs are shunted to the supply and ground rails through forward biased diodes. These protection diodes were designed to clamp the inputs well below dangerous levels during static discharge conditions. FIGURE 2: Digital Input Protection #### **EQUIVALENT CIRCUIT ANALYSIS** Figures 3 and 4 show equivalent circuits for the DAC-8143's internal DAC with all bits LOW and HIGH, respectively. The reference current is switched to I<sub>OUT2</sub> when all data bits are LOW, and to I<sub>OUT1</sub> when all bits are HiGH. The I<sub>LEAKAGE</sub> current source is the combination of surface and junction leakages to the substrate. The 1/4096 current source represents the constant 1-bit current drain through the ladder's terminating resistor. Output capacitance is dependent upon the digital input code. This is because the capacitance of a MOS transistor changes with applied gate voltage. This output capacitance varies between the low and high values. #### DYNAMIC PERFORMANCE #### ANALOG OUTPUT IMPEDANCE The output resistance, as in the case of the output capacitance, varies with the digital input code. This resistance, looking back into the $I_{OUT1}$ terminal, varies between 11k $\Omega$ (the feedback resistor alone when all digital input are LOW) and 7.5k $\Omega$ (the feedback resistor in parallel with approximately 30kΩ of the R-2R ladder network resistance when any single bit logic is HIGH). Static accuracy and dynamic performance will be affected by these variations. ANA 🎟 4 8JEPSOO OO8JIBO 🚥 T-51-09-12 FIGURE 3: DAC-8143 Equivalent Circuit (All Inputs LOW) FIGURE 4: DAC-8143 Equivalent Circuit (All Inputs HIGH) The gain and phase stability of the output amplifier, board layout, and power supply decoupling will all affect the dynamic performance of the DAC-8143. The use of a small compensation capacitor may be required when high-speed operational amplifiers are used. It may be connected across the amplifiers feedback resistor to provide the necessary phase compensation to critically damp the output. The considerations when using high-speed amplifiers are: - 1. Phase compensation (see Figures 7 and 8). - 2. Power supply decoupling at the device socket and use of proper grounding techniques. #### **OUTPUT AMPLIFIER CONSIDERATIONS** When using high speed op amps, a small feedback capacitor (typically 5-30pF) should be used across the amplifiers to minimize overshoot and ringing. For low speed or static applications, **DAC-8143** AC specifications of the amplifier are not very critical. In highspeed applications, slew rate, settling time, open-loop gain, and gain/phase margin specifications of the amplifier should be selected for the desired performance. It has already been noted that an offset can be caused by including the usual bias current compensation resistor in the amplifier's noninverting input terminal. This resistor should not be used. Instead, the amplifier should have a bias current which is low over the temperature range of interest. Static accuracy is affected by the variation in the DAC's output resistance. This variation is best illustrated by using the circuit of Figure 5 and the equation: $$V_{ERROR} = V_{OS} \left( 1 + \frac{R_{FB}}{R_O} \right)$$ FIGURE 5: Simplified Circuit Where RO is a function of the digital code, and: $R_{\Omega} = 10k\Omega$ for more than four bits of logic 1, $R_0 = 30k\Omega$ for any single bit of logic 1. Therefore, the offset gain varies as follows: at code 0011 1111 1111, $$V_{\text{ERROR}_1} = V_{\text{OS}} \left( 1 + \frac{10 \text{k}\Omega}{10 \text{k}\Omega} \right) = 2 \text{V}_{\text{OS}}$$ at code 0100 0000 0000 $$V_{ERROR_2} = V_{OS} \left( 1 + \frac{10k\Omega}{30k\Omega} \right) = 4/3 V_{OS}$$ The error difference is 2/3 Vos Since one LSB has a weight (for $V_{REF}$ = +10V) of 2.4mV for the DAC-8143, it is clearly important that $V_{OS}$ be minimized, using either the amplifier's nulling pins, an external nulling network, or by selection of an amplifier with inherently low V<sub>OS</sub>. Amplifiers with sufficiently low V<sub>OS</sub> include PMI's OP-77, OP-97, OP-07, OP-07 OP-27, and OP-42. # INTERFACE LOGIC OPERATION The microprocessor interface of the DAC-8143 has been designed with multiple STROBE and LOAD inputs to maximize interfacing options. Control signals decoding may be done onchip or with the use of external decoding circuitry (see Figure 12). FIGURE 6: Timing Diagram # DAC-8143 Serial data is clocked into the input register and buffered output stage with ${\rm STB_1}$ , ${\rm STB_2}$ , or ${\rm STB_4}$ . The strobe inputs are active on the rising edge. ${\rm STB_3}$ may be used with a falling edge clock data. Serial data output (SRO) follows the serial data input (SRI) by 12 clocked bits. Holding any STROBE input at its selected state (i.e., STB, STB, or STB, at logic HIGH or STB, at logic LOW) will act to prevent any further data input. When a new data word has been entered into the input register, it is transferred to the DAC register by asserting both LOAD inputs. The CLR input allows asynchronous resetting of the DAC register to 0000 0000 0000. This reset does not affect data held in the input registers. While in unipolar mode, a CLEAR will result in the analog output going to 0V. In bipolar mode, the output will go #### INTERFACE INPUT DESCRIPTION ${\rm STB}_1~({\rm Pin}~4), {\rm STB}_2~({\rm Pin}~8), {\rm STB}_4~({\rm Pin}~11) - {\rm Input}~{\rm Register}~{\rm and}~{\rm Buffered}~{\rm Output}~{\rm Strobe.}~{\rm Inputs}~{\rm Active}~{\rm on}~{\rm Rising}~{\rm Edge}.~{\rm Section}~{\rm Strobe}~{\rm Color of}~{\rm of}~$ lected to load serial data into input register and buffered output stage. See Table 1 for details. STB<sub>a</sub> (Pin 10) - Input Register and Buffered Output Strobe Input. Active on Falling Edge. Selected to load serial data into input register and buffered output stage. See Table 1 for details. $\overline{\text{LD}}_1$ (Pin 5), $\overline{\text{LD}}_2$ (Pin9) - Load DAC Register Inputs. Active Low. Selected together to load contents of input register into DAC register. CLR (Pin 13) - Clear Input. Active Low. Asynchronous. When LOW, 12-bit DAC register is forced to a zero code (0000 0000 0000) regardless of other interface inputs. TABLE 1: DAC-8143 Truth Table | | | DAC-8143 Logic Inputs | | | | | | | | |-------|---------------------------------------------------------------------------------------------------------|-----------------------------|-----------------|----------------|----------|-----------------------------------|------------------|------------------|--| | Notes | DAC-8143 Operation | DAC Register Control Inputs | | Control Inputs | | Input Register/<br>Digital Output | | | | | | | LD <sub>1</sub> | LD <sub>2</sub> | CLR | STB, | STB <sub>2</sub> | STB <sub>3</sub> | STB <sub>4</sub> | | | | Serial Data Bit Loaded from SRI into Input Register and Digital Output (SRO pin) after 12 clocked bits. | Х | X | Х | <u> </u> | 0 | 1 | 0 | | | 2,3 | | X | X | X | 0 | ₹ | 1 | 0 | | | | | Х | Х | X | 0 | 0 | Ł | 0 | | | | | X | X | X | 0 | 0 | 1 | <u>_</u> | | | | No Operation (Input Register and SRO) | | | | Х | X | X | 1 | | | 3 | | | | <b></b> | X | Х | 0 | Х | | | 3 | | | | _ | X | 1 | Х | X | | | | | | | <del></del> | 1 | Х | Х | Х | | | 1,3 | Reset DAC Register to Zero Code<br>(Code: 0000 0000 0000)<br>(Asynchronous Operation) | х | х | 0 | | | | | | | 3 | No Operation (DAC Register and SBO) | Х | 1 | 1 | | | | | | | 3 | - No Operation (DAC Register and SRO) | 1 | Х | 1 | | | | | | | 3 | Load DAC Register with the Contents of Input Register | 0 | 0 | 1 | | | | | | <sup>1.</sup> CLR = 0 asynchronously resets DAC Register to 0000 0000 0000, but has no effect on Input Register. <sup>2.</sup> Serial data is loaded into Input Register MSB first, on edges shown. ∮ is positive **DAC-8143** # **APPLICATIONS INFORMATION** # UNIPOLAR OPERATON (2-QUADRANT) The circuit shown in Figures 7 and 8 may be used with an AC or DC reference voltage. The circuit's output will range between 0V and +10(4095/4096)V depending upon the digital input code. The relationship between the digital input and the analog output is shown in Table 2. The $V_{\rm REF}$ voltage range is the maximum input voltage range of the op amp or $\pm 25$ V, whichever is lowest. FIGURE 7: Unipolar Operation with High Accuracy Op Amp (2-Quadrant) FIGURE 8: Unipolar Operation with Fast Op Amp and Gain Error Trimming (2-Quadrant) In many applications, the DAC-8143's zero scale error and low gain error, permit the elimination of external trimming components without adverse effects on circuit performance. For applications requiring a tighter gain error than 0.024% at 25°C for the top grade part, or 0.048% for the lower grade part, the circuit in Figure 8 may be used. Gain error may be trimmed by adjusting R. The DAC register must first be loaded with all 1s. $R_1$ is then adjusted until $V_{OUT} = -V_{REF}$ (4095/4096). In the case of an adjustable $V_{REF}$ , $R_1$ and $R_{FEEDBACK}$ may be omitted, with $V_{REF}$ adjusted to yield the desired full-scale output. TABLE 2: Unipolar Code Table | SITAL INPU | T | NOMINAL ANALOG OUTPUT | |------------|--------------------------------------|---------------------------------------------------------------| | | LSB | (V <sub>OUT</sub> as shown<br>in Figures 7 and 8) | | 1111 | 1111 | - V <sub>REF</sub> (4095) | | 0000 | 0001 | - V <sub>REF</sub> (2049) | | 0000 | 0000 | $-V_{REF}\left(\frac{2048}{4096}\right) = -\frac{V_{REF}}{2}$ | | 1111 | 1111 | - V <sub>REF</sub> (2047) | | 0000 | 0001 | $-V_{REF}\left(\frac{1}{4096}\right)$ | | 0000 | 0000 | $-V_{REF}\left(\frac{0}{4096}\right) \approx 0$ | | | 1111<br>0000<br>0000<br>1111<br>0000 | 1111 1111<br>0000 0001<br>0000 0000<br>1111 1111<br>0000 0001 | - 1. Nominal full scale for the circuits of Figures 7 and 8 is given by FS=-VREF (4095) - 2. Nominal LSB magnitude for the circuits of Figures 7 and 8 is given by LSB= $V_{REF}\left(\frac{1}{4096}\right)$ or $V_{REF}\left(2^{-n}\right)$ FIGURE 9: Bipolar Operation (4-Quadrant, Offset Binary) #### **BIPOLAR OPERATION (4-QUADRANT)** Figure 9 details a suggested circuit for bipolar, or offset binary operation. Table 3 shows the digital input-to-analog output relationship. The circuit uses offset binary coding. Two's complement code can be converted to offset binary by software inversion of the MSB or by the addition of an external inverter to the MSB intput. Resistor $\rm R_3$ , $\rm R_4$ , and $\rm R_5$ must be selected to match within 0.01% and must all be of the same (preferably metal foil) type to assure temperature coefficient match. Mismatching between $\rm R_3$ and $\rm R_4$ causes offset and full-scale error. Calibration is performed by loading the DAC register with 1000 0000 0000 and adjusting $\rm R_1$ until $\rm V_{OUT}$ = 0V. $\rm R_1$ and $\rm R_2$ may be omitted by adjusting the ratio of $\rm R_3$ to $\rm R_4$ to yield $\rm V_{OUT}$ = 0V. Full scale can be adjusted by loading the DAC register with 1111 1111 1111 and adjusting either the amplitude of $\rm V_{REF}$ or the value of $\rm R_5$ until the desired $\rm V_{OUT}$ is achieved. ## **DAISY-CHAINING DAC-8143s** Many applications use multiple serial-input DACs that use numerous inter-connecting lines for address decoding and data TABLE 3: Bipolar (Offset Binary) Code Table | DIG | ITAL INPU | T | NOMINAL ANALOG OUTPUT | |------|-----------|------|---------------------------------------------| | MSB | | LSB | (V <sub>OUT</sub> as shown in Figure 9) | | 1111 | 1111 | 1111 | + V <sub>REF</sub> (2047)<br>2048) | | 1000 | 0000 | 0001 | + V <sub>REF</sub> (1/2048) | | 1000 | 0000 | 0000 | 0 | | 0111 | 1111 | 1111 | $-V_{REF}\left(\frac{1}{2048}\right)$ | | 0000 | 0000 | 0001 | - V <sub>REF</sub> ( <u>2047)</u><br>2048) | | 0000 | 0000 | 0000 | – V <sub>REF</sub> ( <u>2048</u> )<br>2048) | #### NOTES: - 1. Nominal full scale for the circuits of Figure 9 is given by $FS=V_{REF}\left(\frac{2047}{2042}\right)$ . - Nominal LSB magnitude for the circuits of Figure 9 is given by LSB=V<sub>REF</sub> (1/2048). DAC-8143 lines. In addition, they use some type of buffering to reduce loading on the bus. The DAC-8143 is ideal for just such an application. It not only reduces the number of inter-connecting lines, but also reduces bus loading. The DAC-8143 can be daisychained with only three lines: one data line, one CLK line, and one Load line, see Figure 10. #### ANALOG/DIGITAL DIVISION The transfer function for the DAC-8143 connect in the multiplying mode as shown in Figures 7 and 8 is: $$V_0 = -V_{IN} \left( \frac{A_1}{2^1} + \frac{A_2}{2^2} + \frac{A_3}{2^3} + \dots + \frac{A_{12}}{2^{12}} \right)$$ where A<sub>x</sub> assumes a value of 1 for an "ON" bit and 0 for an "OFF" The transfer function is modified when the DAC is connected in the feedback of an operational amplifier as shown in Figure 11 and is: $$V_{O} = \left(\frac{-V_{IN}}{\frac{A_{1}}{2^{1}} + \frac{A_{2}}{2^{2}} + \frac{A_{3}}{2^{3}} + \dots + \frac{A_{12}}{2^{12}}}\right)$$ The above transfer function is the division of an analog voltage (V<sub>REF</sub>) by a digital word. The amplifier goes to the rails with all bits "OFF" since division by zero is infinity. With all bits "ON" the gain is 1 (±1 LSB). The gain becomes 4096 with the LSB, bit 12, "ON". # **APPLICATION TIPS** In most applications, linearity depends upon the potential of I out 1, I out 2, and AGND (pins 1, 2 and 3) being exactly equal to each other. In most applications, the DAC is connected to an external op amp with its noninverting input tied to ground (see Figures 7 and 8). The amplifier selected should have a low input bias current and low drift over temperature. The amplifier's input offset voltage should be nulled to less than $\pm 200 \mu V$ (less than 10% of 1 LSB). The operational amplifier's noninverting input should have a minimum resistance connection to ground; the usual bias current compensation resistor should not be used. This resistor can cause a variable offset voltage appearing as a varying output error. All grounded pins should tie to a single common ground point, avoiding ground loops. The $V_{\rm DD}$ power supply should have a low noise level with no transients greater than +17V. It is recommended that the digital inputs be taken to ground or $V_{DD}$ via a high value (1M $\Omega$ ) resistor; this will prevent the accumulation of static charge if the PC card is disconnected from the system. Peak supply current flows as the digital input pass through the transition region (see the Supply Current vs. Logic Input Voltage graph under the Typical Performance Characteristics). The supply current decreases as the input voltage approaches the supply rails (V<sub>DD</sub> or DGND), i.e., rapidly slewing logic signals that settle very near the supply rails will minimize supply current. FIGURE 10: Multiple DAC-8143s with 3-Wire Interface FIGURE 11: Analog/Digital Divider # **DAC-8143** # **INTERFACING TO THE MC6800** As shown in Figure 12, the DAC-8143 may be interfaced to the 6800 by successively executing memory WRITE instruction while manipulating the data between WRITEs, so that each WRITE presents the next bit. In this example, the most significant bits are found in memory locations 0000 and 0001. The four MSBs are found in the lower half of 0000, the eight LSBs in 0001. The data is taken from the DB<sub>2</sub> line. The serial data loading is triggered by ${\rm STB_4}$ which is asserted by a decoded memory WRITE to a memory location, ${\rm R/W}$ , and $\Phi 2$ . A WRITE to another address location transfers data from input register to DAC register. FIGURE 12: DAC-8143 - MC6800 Interface # DAC-8143 INTERFACE TO THE 8085 The DAC-8143's interface to the 8085 microprocessor is shown in Figure 13. Note that the microprocessor's SOD line is used to present data serially to the DAC. Data is strobed into the DAC-8143 by executing memory write instructions. The strobe 2 input is generated by decoding an address location and $\overline{WR}$ . Data is loaded into the DAC register with a memory write instruction to another address location. Serial data supplied to the DAC-8143 must be present in the right-justified format in registers H and L of the microprocessor. FIGURE 13: DAC-8143 - 8085 Interface #### **DAC-8143 INTERFACE TO THE 68000** Figure 14 shows the DAC-8143 configured to the 68000 microprocessor. Serial data input is similar to that of the 6800 in Figure 12. FIGURE 14: DAC-8143 to 68000µP Interface