

# DP8482A 100k ECL to TTL Level Translator with Latch

#### General Description

This circuit translates ECL input levels to TTL output levels and provides a fall-through latch. The TRI-STATE® outputs are designed to drive standard 50 pF loads. The strobe and chip select inputs operate at ECL levels.

#### **Features**

- 16-pin DIP or S.O.
- TRI-STATE outputs
- ECL control inputs
- 8 ns typical propagation delay with 50 pF load
- Outputs are TRI-STATE during power up/down for glitch free operation
- 100k ECL input compatible

## **Logic and Connection Diagram**

**Dual-In-Line Package** 

# 16 Vcc VEE DO -<u>14 aī</u> D1 -13 02 D2 -12 03 D3 D4 • <u>10</u> cs STR

Top View

GND -

### **Truth Table**

| D | Q    | STR | CS |
|---|------|-----|----|
| Н | L    | L   | L  |
| L | н    | L   | L  |
| × | ā    | Н   | L  |
| × | Hi-Z | х   | Н  |

H= high level (most positive)

L=low level (most negative)

X = don't care

Order Number DP8482AJ, DP8482AM or DP8482AN

See NS Package Number J16A, N16A or M16B

TL/F/5863-1

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

V<sub>EE</sub> Supply Voltage −8V V<sub>CC</sub> Supply Voltage 7V

Output Voltage 5.5V

Maximum Power Dissipation\* at 25°C

Input Voltage

Molded Package 1476 mW

Storage Temperature

-65°C to +150°C

\*Derate molded package 11.8 mW/°C above 25°C.

#### **Recommended Operating Conditions**

 $\begin{array}{lll} \text{V}_{\text{EE}} & \text{Supply Voltage} & -4.5 \text{V} \pm 7\% \\ \text{V}_{\text{CC}} & \text{Supply Voltage} & 5.0 \text{V} \pm 10\% \\ \end{array}$ 

T<sub>A</sub>, Ambient Temperature 0°C to 85°C

#### Electrical Characteristics (TTL Logic) (Notes 2, 3 and 4)

| Symbol          | Parameter                 | Conditions               | Min                 | Тур  | Max  | Units |
|-----------------|---------------------------|--------------------------|---------------------|------|------|-------|
| V <sub>OL</sub> | Output Low Voltage        | I <sub>OL</sub> = 12 mA  |                     |      | 0.5  | V     |
| V <sub>OH</sub> | Output High Voltage       | I <sub>OH</sub> = -10 mA | V <sub>CC</sub> -2V |      |      | V     |
| I <sub>AV</sub> | Output Low Drive Current  | Force 2.5V               | 70                  | 150  |      | mA    |
| los             | Output High Drive Current | Force 0V                 | -70                 | -150 | -350 | mA    |
| loz             | TRI-STATE Output Current  |                          | -50                 | 1    | + 50 | μΑ    |
| lcc             | Supply Current            |                          |                     |      | 35   | mA    |

GND to VEE

#### Electrical Characteristics (ECL Logic) (Notes 2 and 3)

| Symbol          | Parameter          | Conditions                            | TA | Min   | Тур | Max    | Units |
|-----------------|--------------------|---------------------------------------|----|-------|-----|--------|-------|
| V <sub>IL</sub> | Input Low Voltage  | V <sub>EE</sub> = -4.5V               |    | -1810 |     | - 1475 | mV    |
| V <sub>IH</sub> | Input High Voltage | V <sub>EE</sub> = −4.5V               |    | -1165 |     | -880   | m∨    |
| I <sub>IL</sub> | Input Low Current  | V <sub>IN</sub> = V <sub>IL</sub> Max |    |       | 50  | 100    | μΑ    |
| I <sub>IH</sub> | Input High Current | V <sub>IN</sub> = V <sub>IH</sub> Max |    |       | 75  | 750    | μΑ    |
| I <sub>EE</sub> | Supply Current     |                                       |    |       |     | -55    | mA    |

#### Switching Characteristics (Notes 2 and 5)

| Symbol           | Parameter                                                 | Conditions             | Min | Тур | Max | Units |
|------------------|-----------------------------------------------------------|------------------------|-----|-----|-----|-------|
| t <sub>PD1</sub> | Strobe to Output Delay                                    | C <sub>L</sub> = 50 pF | 4   | 9   | 15  | ns    |
| t <sub>PD2</sub> | Data to Output Delay                                      | C <sub>L</sub> = 50 pF | 3.5 | 8   | 15  | ns    |
| ts               | Data Set-Up Time                                          | (Note 6)               | 3.0 | 1.0 |     | ns    |
| t <sub>H</sub>   | Data Hold Time                                            | (Note 6)               | 3.0 | 1.0 |     | ns    |
| tpw              | Strobe Pulse Width                                        | (Note 6)               | 5.0 | 3.0 |     | ns    |
| tzE              | Delay from Chip Select to<br>Active State from Hi-Z State | C <sub>L</sub> = 50 pF | 6   | 15  | 25  | ns    |
| t <sub>EZ</sub>  | Delay from Chip Select to Hi-Z<br>State from Active State | C <sub>L</sub> = 50 pF | 4.5 | 12  | 22  | ns    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Unless otherwise specified, min/max limits apply across the 0°C to 85°C ambient temperature range in still air and across the specified supply variations. All typical values are for T<sub>A</sub> = 25°C and nominal supply. Maximum propagation delays are specified with all outputs switching simultaneously.

Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative. All voltages are referenced to ground, unless otherwise specified.

Note 4: When DC testing IAV or IOS, only one output should be tested at a time and the current limited to 120 mA max.

Note 5: Unless otherwise specified, all AC measurements are referenced from the 50% level of the ECL input to the 0.8V level on negative transitions or the 2.4V level on positive transitions of the output. ECL input rise and fall times are 0.7 ns ± 0.1 ns from 20% to 80%.

Note 6: Caution should be used when latching data while the outputs are switching. TTL outputs generate severe ground noise when switching. This noise can be sufficient to cause the ECL latch to lose data. Board mounting and good supply decoupling are desirable. The worst case conditions are with all outputs switching low simultaneously, the maximum capacitive loading on the outputs and the maximum V<sub>CC</sub> supply voltage applied.

