# Symbios<sup>®</sup> SYM53C180 Ultra3 SCSI Bus Expander

# **Technical Manual**

February 2000



Order Number S14041

This document contains proprietary information of LSI Logic Corporation. The information contained herein is not to be used by or disclosed to third parties without the express written permission of an officer of LSI Logic Corporation.

LSI Logic products are not intended for use in life-support appliances, devices, or systems. Use of any LSI Logic product in such applications without written consent of the appropriate LSI Logic officer is prohibited.

Document DB14-000118-00, First Edition (February 2000)

This document describes version 1.0 of LSI Logic Corporation's Symbios SYM53C180 Ultra3 SCSI Bus Expander and will remain the official reference source for all revisions/releases of this product until rescinded by an update.

#### To receive product literature, visit us at http://www.lsilogic.com.

LSI Logic Corporation reserves the right to make changes to any products herein at any time without notice. LSI Logic does not assume any responsibility or liability arising out of the application or use of any product described herein, except as expressly agreed to in writing by LSI Logic; nor does the purchase or use of a product from LSI Logic convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of LSI Logic or third parties.

Copyright © 2000 by LSI Logic Corporation. All rights reserved.

#### TRADEMARK ACKNOWLEDGMENT

The LSI Logic logo design, LVD Link, Symbios, and TolerANT are trademarks or registered trademarks of LSI Logic Corporation. All other brand and product names may be trademarks of their respective companies.

MH

# Preface

This manual provides a description of the SYM53C180 Ultra3 SCSI Bus Expander chip that supports all combinations of Single-Ended and Low-Voltage Differential SCSI bus conversions.

Currently the SYM53C140 is offered in a 192-BGA package so that customers who are designing Ultra2 can easily upgrade to Ultra3. Refer to System Engineering Note S11006 for design considerations using the SYM53C140 and SYM53C180.

#### Audience

This manual assumes some prior knowledge of current and proposed SCSI standards. For background information, please contact:

#### ANSI

11 West 42nd Street New York, NY 10036 (212) 642-4900 Ask for document number X3.131-199X (SCSI-2)

#### **Global Engineering Documents**

15 Inverness Way East Englewood, CO 80112 (800) 854-7179 or (303) 397-7956 (outside U.S.) FAX (303) 397-2740 Ask for document number X3.131-1994 (SCSI-2) or X3.253 (*SCSI Parallel Interface-3 (SPI-3)*)

#### **ENDL** Publications

14426 Black Walnut Court
Saratoga, CA 95070
(408) 867-6642
Document names: SCSI Bench Reference, SCSI Encyclopedia, SCSI Tutor

#### Prentice Hall

113 Sylvan Avenue
Englewood Cliffs, NJ 07632
(800) 947-7700
Ask for document number ISBN 0-13-796855-8,
SCSI: Understanding the Small Computer System Interface

#### LSI Logic (Storage Components) Electronic Bulletin Board

(719) 533-7235

#### **SCSI Electronic Bulletin Board**

(719) 533-7950

# LSI Logic World Wide Web Home Page

www.lsil.com

#### LSI Logic Internet Anonymous FTP Site

ftp.symbios.com (204.131.200.1) Directory: /pub/symchips/scsi

#### Organization

This document has the following chapters and appendixes:

- Chapter 1, Introduction, contains the general information about the SYM53C180 product.
- Chapter 2, Functional Descriptions, describes the main functional areas of the chip in more detail, including the interfaces to the SCSI bus and external memory.
- Chapter 3, **Specifications**, contains the pin diagram, signal descriptions, electrical characteristics, AC timing diagrams, and mechanical drawing of the SYM53C180.

- Appendix A, **Wiring Diagrams**, contain wiring diagrams that show typical SYM53C180 usage.
- Appendix B, **Glossary**, contains commonly used terms and their definitions.

#### **Revision Record**

| Page No. | Date | Version | Remarks     |
|----------|------|---------|-------------|
| All      | 2/00 | 1.0     | Version 1.0 |

# **Contents**

| Chapter 1 | Introduction            |          |                                       |      |
|-----------|-------------------------|----------|---------------------------------------|------|
|           | 1.1                     | Genera   | al Description                        | 1-1  |
|           |                         | 1.1.1    | Applications                          | 1-3  |
|           |                         | 1.1.2    | Features                              | 1-5  |
|           |                         | 1.1.3    | Specifications                        | 1-6  |
|           | 1.2                     | Ultra3   | SCSI                                  | 1-6  |
|           |                         | 1.2.1    | Double Transition Clocking            | 1-6  |
|           |                         | 1.2.2    | Cyclic Redundancy Check (CRC)         | 1-6  |
|           |                         | 1.2.3    | Domain Validation                     | 1-7  |
|           |                         | 1.2.4    | Parallel Protocol Request             | 1-7  |
|           |                         | 1.2.5    | Benefits of LVD Link                  | 1-7  |
| Chapter 2 | Functional Descriptions |          |                                       |      |
|           | 2.1                     | Interfac | ce Signal Descriptions                | 2-1  |
|           |                         | 2.1.1    | SCSI A Side and B Side Control Blocks | 2-2  |
|           |                         | 2.1.2    | Retiming Logic                        | 2-4  |
|           |                         | 2.1.3    | Precision Delay Control               | 2-4  |
|           |                         | 2.1.4    | State Machine Control                 | 2-5  |
|           |                         | 2.1.5    | DIFFSENS Receiver                     | 2-5  |
|           |                         | 2.1.6    | Dynamic Transmission Mode Changes     | 2-5  |
|           |                         | 2.1.7    | SCSI Signal Descriptions              | 2-6  |
|           |                         | 2.1.8    | Control Signals                       | 2-11 |
|           |                         | 2.1.9    | SCSI Termination                      | 2-13 |
|           | 2.2                     | Interna  | I Control Descriptions                | 2-14 |
|           |                         | 2.2.1    | Self-Calibration                      | 2-14 |
|           |                         | 2.2.2    | Delay Line Structures                 | 2-14 |
|           |                         | 2.2.3    | Busy Filters                          | 2-15 |

| Chapter 3  | Specifications              |                                                      |      |  |  |
|------------|-----------------------------|------------------------------------------------------|------|--|--|
|            | 3.1 Signal Descriptions 3-1 |                                                      |      |  |  |
|            | 3.2                         |                                                      |      |  |  |
|            |                             | 3.2.1 DC Characteristics                             | 3-8  |  |  |
|            |                             | 3.2.2 TolerANT Technology Electrical Characteristics | 3-12 |  |  |
|            |                             | 3.2.3 AC Characteristics                             | 3-16 |  |  |
|            |                             | 3.2.4 SCSI Interface Timing                          | 3-16 |  |  |
|            | 3.3                         | Mechanical Drawings                                  | 3-19 |  |  |
|            |                             | 3.3.1 SYM53C180 192-Pin BGA Mechanical Drawing       | 3-20 |  |  |
| Appendix A | Wirin                       | g Diagrams                                           |      |  |  |
|            | A.1                         | SYM53C180 Wiring Diagrams                            | A-1  |  |  |
| Appendix B | Gloss                       | sary                                                 |      |  |  |
|            | Index                       |                                                      |      |  |  |
|            | Custo                       | omer Feedback                                        |      |  |  |
| Figures    |                             |                                                      |      |  |  |
|            | 1.1                         | SYM53C180 SCSI Bus Modes                             | 1-2  |  |  |
|            | 1.2                         | SYM53C180 Server Clustering                          | 1-3  |  |  |
|            | 1.3                         | SYM53C180 SCSI Bus Device                            | 1-4  |  |  |
|            | 2.1                         | SYM53C180 Block Diagram                              | 2-2  |  |  |
|            | 2.2                         | SYM53C180 Signal Grouping                            | 2-6  |  |  |
|            | 3.1                         | Left Half of SYM53C180 192-Pin BGA Top View          | 3-2  |  |  |
|            | 3.2                         | Right Half of SYM53C180 192-Pin BGA Top View         | 3-3  |  |  |
|            | 3.3                         | SYM53C180 Functional Signal Grouping                 | 3-4  |  |  |
|            | 3.4                         | LVD Driver                                           | 3-9  |  |  |
|            | 3.5                         | LVD Receiver                                         | 3-10 |  |  |
|            | 3.6                         | External Reset Circuit                               | 3-12 |  |  |
|            | 3.7                         | Rise and Fall Time Test Conditions                   | 3-14 |  |  |
|            | 3.8                         | SCSI Input Filtering                                 | 3-14 |  |  |
|            | 3.9                         | Hysteresis of SCSI Receivers                         | 3-14 |  |  |
|            | 3.10                        | Input Current as a Function of Input Voltage         | 3-15 |  |  |

| 3.11 | Output Current as a Function of Output Voltage | 3-15 |
|------|------------------------------------------------|------|
| 3.12 | Clock Timing                                   | 3-16 |
| 3.13 | Input/Output Timing - Single Transition        | 3-17 |
| 3.14 | Input/Output Timing - Double Transition        | 3-18 |
| 3.15 | 192-Pin PBGA (IJ, I2) Mechanical Drawing       | 3-20 |
| A.1  | SYM53C180 Wiring Diagram 1 of 4                | A-2  |
| A.2  | SYM53C180 Wiring Diagram 2 of 4                | A-3  |
| A.3  | SYM53C180 Wiring Diagram 3 of 4                | A-4  |
| A.4  | SYM53C180 Wiring Diagram 4 of 4                | A-5  |
|      |                                                |      |

#### Tables

| 1.1  | Types of Operation                                     | 1-2  |
|------|--------------------------------------------------------|------|
| 1.2  | SCSI Bus Distance Requirements                         | 1-4  |
| 1.3  | Transmission Mode Distance Requirements                | 1-4  |
| 2.1  | DIFFSENS Voltage Levels                                | 2-5  |
| 2.2  | Mode Sense Control Voltage Levels                      | 2-11 |
| 2.3  | RESET/ Control Signal Polarity                         | 2-12 |
| 2.4  | WS_ENABLE Signal Polarity                              | 2-12 |
| 2.5  | XFER_ACTIVE Signal Polarity                            | 2-13 |
| 3.1  | SCSI A Side Interface Pins                             | 3-5  |
| 3.2  | SCSI B Side Interface Pins                             | 3-6  |
| 3.3  | Chip Interface Control Pins                            | 3-6  |
| 3.4  | Power and Ground Pins                                  | 3-7  |
| 3.5  | Absolute Maximum Stress Ratings                        | 3-8  |
| 3.6  | Operating Conditions                                   | 3-8  |
| 3.7  | LVD Driver SCSI Signals — B_SD[15:0]±, B_SDP[1:0]±,    |      |
|      | B_SCD±, B_SIO±, B_SMSG±, B_SREQ±, B_SACK±,             |      |
|      | B_SBSY±, B_SATN±, B_SSEL±, B_SRST±                     | 3-9  |
| 3.8  | LVD Receiver SCSI Signals — B_SD[15:0]±, B_SDP[1:0]±,  |      |
|      | B_SCD±, B_SIO±, B_SMSG±, B_SREQ±, B_SACK±,             |      |
|      | B_SBSY±, B_SATN±, B_SSEL±, B_SRST±                     | 3-9  |
| 3.9  | DIFFSENS SCSI Signal                                   | 3-10 |
| 3.10 | Input Capacitance                                      | 3-10 |
| 3.11 | Bidirectional SCSI Signals — A_SD[15:0]/, A_SDP[1:0]/, |      |
|      | A_SREQ/, A_SACK/, B_SD[15:0]±, B_SDP[1:0]±,            | 0.44 |
|      | B_SREQ±, B_SACK±                                       | 3-11 |

| 3.12 | Bidirectional SCSI Signals — A_SCD/, A_SIO/, A_SMSG/, |      |
|------|-------------------------------------------------------|------|
|      | A_SBSY/, A_SATN/, A_SSEL/, A_SRST/, B_SCD±, B_SIO     | )±,  |
|      | B_SMSG±, B_SBSY±, B_SATN±, B_SSEL±, B_SRST±           | 3-11 |
| 3.13 | Input Control Signals — CLOCK, RESET/, WS_ENABLE      | 3-11 |
| 3.14 | Output Control Signals — BSY_LED, XFER_ACTIVE         | 3-12 |
| 3.15 | TolerANT Technology Electrical Characteristics        | 3-12 |
| 3.16 | Clock Timing                                          | 3-16 |
| 3.17 | Input Timing - Single Transition                      | 3-16 |
| 3.18 | Output Timing - Single Transition                     | 3-17 |
| 3.19 | Input Timing - Double Transition                      | 3-17 |
| 3.20 | Output Timing - Double Transition                     | 3-18 |

# Chapter 1 Introduction

This chapter describes the SYM53C180 Ultra3 SCSI Bus Expander and its applications. It includes these sections:

- Section 1.1, "General Description," page 1-1
- Section 1.2, "Ultra3 SCSI," page 1-6

# 1.1 General Description

The SYM53C180 Ultra3 SCSI Bus Expander is a single chip solution allowing the extension of SCSI device connectivity and/or cable length limits. A SCSI bus expander couples bus segments together without any impact to the SCSI protocol, software, or firmware. The SYM53C180 Ultra3 SCSI Bus Expander connects Single-Ended (SE) Ultra and Low-Voltage Differential (LVD) Ultra3 peripherals together in any combination. The SYM53C180 does not support High Voltage Differential (HVD) mode.

The SYM53C180 is capable of supporting any combination of SE or LVD bus mode on either the A or B Side port. This provides the system designer with maximum flexibility in designing SCSI backplanes to accommodate any SCSI bus mode. The SYM53C180 has independent RBIAS pins allowing margining for each bus. A 10 k $\Omega$  pull-up resistor on RBIAS is required to provide the correct LVD levels.



Figure 1.1 SYM53C180 SCSI Bus Modes

Figure 1.1 shows the two SCSI bus modes available on the A or B Side. LVD Link<sup>™</sup> transceivers provide the multimode LVD or SE capability. The SYM53C180 operates as both an expander and converter. In both SCSI Bus Expander and Converter modes, cable segments are isolated from each other. This feature maintains the signal integrity of each cable segment.

Table 1.1 shows the types of operational modes for the SYM53C180.

| Speed  |
|--------|
| Ultra3 |
|        |

Ultra

Ultra

Ultra

SE to SE

LVD to SE

SE to LVD

Table 1.1Types of Operation

The SYM53C180 provides additional control capability through the pin level isolation mode (Warm Swap Enable). This feature permits logical disconnection of both the A Side bus and the B Side bus without disrupting SCSI transfers currently in progress. For example, devices on the logically disconnected B Side can be swapped out while the A Side bus remains active.

The SYM53C180 is based on previous bus expander technology, which includes signal filtering along with retiming to maintain skew budgets. The SYM53C180 is independent of software.

## 1.1.1 Applications

- Server clustering environments
- Expanders creating distinct SCSI cable segments that are isolated from each other



Figure 1.2 SYM53C180 Server Clustering

Figure 1.2 demonstrates how SCSI bus expanders are used to couple bus segments together without any impact on the SCSI protocol or software. Configurations that use the SYM53C180 SCSI Bus Expander in the Ultra3 mode (LVD to LVD) allow the system designer to take advantage of the inherent cable distance, device connectivity, data reliability, and increased transfer rate benefits of LVD signaling with Ultra3 SCSI peripherals.

In the Figure 1.2 example, two SYM53C180 expanders are used to configure three segments. This configuration allows segment A to be treated as a point-to-point segment. Segments B and C are treated as a load segments with at least 8 inches between every node. Table 1.2 shows the various distance requirements for each SCSI bus mode.

Shared Disk Subsystem

| Segment                                                                         | Mode         | Length Limit          |
|---------------------------------------------------------------------------------|--------------|-----------------------|
| A                                                                               | LVD (Ultra3) | 25 meters             |
|                                                                                 | SE (Ultra)   | 3 meters <sup>1</sup> |
| В                                                                               | LVD (Ultra3) | 12 meters             |
|                                                                                 | SE (Ultra)   | 1.5 meters            |
| С                                                                               | LVD (Ultra3) | 12 meters             |
|                                                                                 | SE (Ultra)   | 1.5 meters            |
| 1. The length may be more, possibly 6 meters, as no devices are attached to it. |              |                       |

 Table 1.2
 SCSI Bus Distance Requirements

In the second example, Figure 1.3, the SYM53C180 is cascaded to achieve four distinct SCSI segments. Segments A and D can be treated as point-to-point segments. Segments B and C are treated as load segments with at least 8-inch spacing between every node.

Figure 1.3 SYM53C180 SCSI Bus Device





| Segment | Mode         | Length Limit |
|---------|--------------|--------------|
| A, D    | LVD (Ultra3) | 25 meters    |
|         | SE (Ultra)   | 1.5 meters   |
| B, C    | LVD (Ultra3) | 12 meters    |
|         | SE (Ultra)   | 1.5 meters   |

#### 1.1.2 Features

- A flexible SCSI bus expander that supports any combination of Low-Voltage Differential (LVD) or Single-Ended (SE) Transceivers
- Creates distinct SCSI bus segments that are isolated from each other
- Integrated LVD Link transceivers for direct attachment to either LVD or SE bus segments
- Operates as a SCSI Bus Expander
  - LVD to LVD (Ultra3 SCSI)
  - SE to SE (Ultra SCSI)
- Operates as a SCSI Bus Converter
  - LVD to SE (Ultra SCSI)
  - SE to LVD (Ultra SCSI)
- Targets and initiators may be located on either the A or B Side of the device
- Accepts any asynchronous or synchronous transfer speed up to Ultra3 SCSI (for LVD to LVD mode only)
- Supports dynamic addition/removal of SCSI bus segments using the isolation mode
- Does not consume a SCSI ID
- Propagates the RESET/ signal from one side to the other regardless of the SCSI bus state
- Notifies initiator(s) of changes in transmission mode (SE/LVD) on A or B side segments by using the SCSI bus RESET/
- SCSI Busy LED driver for activity indicator
- Up to four SYM53C180s may be cascaded
- Does not require software
- Supports Double Transition (DT) clocking
- Supports Cyclic Redundancy Check (CRC) in DT data phases
- Supports Domain Validation

#### 1.1.3 Specifications

- 40 MHz Input Clock
- 192-pin Plastic Ball Grid Array package (PBGA). This package is a drop in replacement for the SYM53C140 when the design uses the SYM53C180 pin out.
- Compliant with the SCSI Parallel Interface-3 (SPI-3)
- Compliant with SCSI Enhanced Parallel Interface (EPI) Specifications

# 1.2 Ultra3 SCSI

The SYM53C180 SCSI Bus Expander supports Ultra3 SCSI. This interface is an extension of the SCSI-3 standards that expands the bandwidth of the SCSI bus to allow faster synchronous data transfers, up to 160 Mbytes/s. Ultra3 SCSI provides a doubling of the data rate over the Ultra2 SCSI interface. All new speeds after Ultra2 are wide.

## 1.2.1 Double Transition Clocking

Ultra3 provides double transition clocking for LVD transfers where clocking is defined on the rising and falling edges of the clock. The latching of data on both the assertion edge and the negation edge of the REQ/ACK signal represents Double Transition (DT) data phases. DT data phase encompasses both the DT Data In and the DT Data Out phase. DT data phases use only 16-bit, synchronous transfers.

Information unit and data group transfers use DT data phases to transfer data. Information unit transfers transmit all nexus, task management, task attribute, command, data, and protection. Data group transfers transmit all data and protection. The number of bytes transferred for an information unit or data group is always a multiple of four. Refer to the *SCSI Parallel Interface-3* (SPI-3) for more detailed information about double transition clocking.

## 1.2.2 Cyclic Redundancy Check (CRC)

Ultra3 supports Cyclic Redundancy Checking, which represents error checking code to detect the validity of data. CRC increases the reliability of data transfers since four bytes of code are transferred along with data.

All single bit errors, two bits in error, or other error types within a single 32-bit range are detected. Refer to SPI-3 to see how CRC generation and transmission occur during data transfers.

#### 1.2.3 Domain Validation

Domain Validation is a procedure that allows a host computer and target SCSI peripheral to negotiate and find the optimal transfer speed. This procedure improves overall reliability of the system by ensuring integrity of the data transferred.

#### **1.2.4 Parallel Protocol Request**

Parallel Protocol Request (PPR) messages negotiate a synchronous data transfer agreement, a wide data transfer agreement, and set the protocol options between two SCSI devices. This message exchange negotiates limits about data transmission and establishes an agreement between the two SCSI devices. This agreement applies to ST Data In, ST Data Out, DT Data In, and DT Data Out phases.

For example, a SCSI device could initiate a PPR message whenever it is appropriate to negotiate a data transfer agreement. If the target device is capable of supporting any of the PPR options, it will respond with a PPR message. If not, it responds with a Message Reject message and the two SCSI devices use either SDTR or WDTR messages to negotiate an agreement.

#### 1.2.5 Benefits of LVD Link

The SYM53C180 supports Low-Voltage Differential (LVD) technology for SCSI, a signaling technology that increases the reliability of SCSI data transfers over longer distances than those supported by single-ended SCSI technology. The low current output of LVD allows the I/O transceivers to be integrated directly onto the chip. LVD provides the reliability of High-Voltage Differential (HVD) SCSI technology without the added cost of external differential transceivers. LVD allows a longer SCSI cable and more devices on the bus. LVD provides a long-term migration path to even faster SCSI transfer rates without compromising signal integrity, cable length, or connectivity.

For backward compatibility to existing single-ended devices, the SYM53C180 features multimode LVD Link transceivers that can switch between LVD and SE modes.

Some features of integrated LVD Link Multimode transceivers are:

- Supports SE or LVD technology
- Allows greater device connectivity and longer cable length
- LVD Link transceivers save the cost of external differential transceivers
- Supports a long-term performance migration path

# Chapter 2 Functional Descriptions

This chapter describes all signals, their groupings, and their functions. It includes these topics:

- Section 2.1, "Interface Signal Descriptions," page 2-1
- Section 2.2, "Internal Control Descriptions," page 2-14

# 2.1 Interface Signal Descriptions

The SYM53C180 has no programmable registers, and therefore, no software requirements. SCSI control signals control all SYM53C180 functions. Figure 2.1 shows a block diagram of the SYM53C180 device, which is divided into these specific areas:

- A Side SCSI Control Block
  - LVD and SE Drivers and Receivers
- B Side SCSI Control Block
  - LVD and SE Drivers and Receivers
- Retiming Logic
- Precision Delay Control
- State Machine Control

Figure 2.1 SYM53C180 Block Diagram



In its simplest form, the SYM53C180 passes data and parity from a source bus to a load bus. The side asserting, deasserting or releasing the SCSI signals is the source side. The model of the SYM53C180 represents pieces of wire that allow corresponding SCSI signals to flow from one side to the other side. The SYM53C180 monitors arbitration and selection by devices on the bus so it can enable the proper drivers to pass the signals along. In addition, the SYM53C180 does signal retiming to maintain the signal skew budget from the source bus to the load bus.

#### 2.1.1 SCSI A Side and B Side Control Blocks

The SCSI A Side pins are connected internally to the corresponding SCSI B Side pins, forming bidirectional connections to the SCSI bus.

In the LVD/LVD mode, the SCSI A Side and B Side control blocks connect to both targets and initiators and accept any asynchronous or synchronous data transfer rates up to the 160 Mbytes/s rate of Wide Ultra3 SCSI. TolerANT<sup>®</sup> and LVD Link technologies are part of both the A Side and B Side control blocks.

#### 2.1.1.1 SYM53C180 Requirements for Synchronous Negotiation

The SYM53C180 builds a table of information regarding devices on the bus in on-chip RAM. The PPR, SDTR, and WDTR information for each device is taken from the MSG bytes during negotiation. For all devices in the configuration to communicate accurately through the SYM53C180 at Ultra3 (Fast 80) rates, it is necessary for a complete synchronous negotiation to take place between the initiator and target(s) prior to any data transfer. On a 16-bit bus, the SYM53C180 at Ultra3 approaches rates of 160 Mbytes/s. The SYM53C180 defaults to Fast 20 rates when a valid negotiation between the initiator and target has not occurred.

#### 2.1.1.2 TolerANT Technology

In Single-Ended (SE) mode, the SYM53C180 features TolerANT technology, which includes active negation on the SCSI drivers and input signal filtering on the SCSI receivers. Active negation causes the SCSI Request, Acknowledge, Data, and Parity signals to be actively driven HIGH rather than passively pulled up by terminators.

TolerANT receiver technology improves data integrity in unreliable cabling environments, where other devices would be subject to data corruption. TolerANT receivers filter the SCSI bus signals to eliminate unwanted transitions without the long signal delays associated with RCtype input filters. This improved driver and receiver technology helps eliminate double clocking of data, the single biggest reliability issue with SCSI operations.

The benefits of TolerANT technology include increased immunity to noise on the deasserting signal edge, better performance due to balanced duty cycles, and improved SCSI transfer rates. In addition, TolerANT SCSI devices prevent glitches on the SCSI bus at power-up or power-down, so other devices on the bus are also protected from data corruption.

#### 2.1.1.3 LVD Link Technology

To support greater device connectivity and longer SCSI cables, the SYM53C180 features LVD Link technology, the LSI Logic implementation of multimode LVD SCSI. LVD Link transceivers provide the inherent reliability of differential SCSI, and a long-term migration path of faster SCSI transfer rates. LVD Link technology is based on current drive. Its low output current reduces the power needed to drive the SCSI bus. Therefore, the I/O drivers can be integrated directly onto the chip. This reduces the cost and complexity compared to traditional (high power) differential designs. LVD Link lowers the amplitude of noise reflections and allows higher transmission frequencies.

The LVD Link transceivers in side A and side B operate in the LVD or SE modes. The SYM53C180 automatically detects the type of signal connected, based on the voltages detected by A\_DIFFSENS and B\_DIFFSENS.

#### 2.1.2 Retiming Logic

The SCSI signals, as they propagate from one side of the SYM53C180 to the other side, are processed by logic circuits that retime the bus signals, as needed, to guarantee or improve the required SCSI timings. The retiming logic is governed by the State Machine Controls that keep track of SCSI phases, the location of initiator and target devices, and various timing functions. In addition, the retiming logic contains numerous delay elements that are periodically calibrated by the Precision Delay Control block in order to guarantee specified timing such as output pulse widths, setup and hold times, and other elements.

When a synchronous negotiation takes place between devices, a nexus is formed, and the corresponding information on that nexus is stored in the on-chip RAM. This information remains in place until a chip reset, power down, or renegotiation occurs. This enables the chip to make more accurate retiming adjustments.

#### 2.1.3 Precision Delay Control

The Precision Delay Control block provides calibration information to the precision delay elements in the Retiming Logic block. This calibration information provides precise timing as signals propagate through the device. As the SYM53C180 voltage and temperature vary over time, the Precision Delay Control block periodically updates the delay settings in the Retiming Logic. The purpose of these updates is to maintain constant and precise control over bus timing.

#### 2.1.4 State Machine Control

The State Machine Control tracks the SCSI bus phase protocol and other internal operating conditions. This block provides signals to the Retiming Logic that identify how to properly handle SCSI bus signal retiming based on SCSI protocol.

#### 2.1.5 DIFFSENS Receiver

The SYM53C180 contains LVD DIFFSENS receivers that detect the voltage level on the A Side or B Side DIFFSENS lines to inform the SYM53C180 of the transmission mode being used by the SCSI buses. A device does not change its present signal driver or receiver mode based on the DIFFSENS voltage levels unless a new mode is sensed continuously for at least 100 ms.

Transmission mode detection for SE or LVD is accomplished through the use of the DIFFSENS lines. Table 2.1 shows the voltages on the DIFFSENS lines and modes they will cause.

Table 2.1 DIFFSENS Voltage Levels

| Voltage       | Mode |
|---------------|------|
| -0.35 to +0.5 | SE   |
| +0.7 to +1.9  | LVD  |

#### 2.1.6 Dynamic Transmission Mode Changes

Any dynamic mode change (SE/LVD) on a bus segment is considered to be a significant event that requires the initiator to determine whether the mode change meets the requirements for that bus segment.

The SYM53C180 supports dynamic transmission mode changes by notifying the initiator(s) of changes in transmission mode (SE/LVD) on A or B side segments by using the SCSI bus RESET. The DIFFSENS line detects a valid mode switch on the bus segments. After the DIFFSENS state is present for 100 ms, the SYM53C180 generates a SCSI reset on the opposite bus from the one that the transmission mode change occurred on. This reset informs any initiators residing on the opposite segment about the change in the transmission mode. The initiator(s) then renegotiates synchronous transfer rates with each device on that segment.

### 2.1.7 SCSI Signal Descriptions

For a description of a specific signal, see Section 3.1, "Signal Descriptions," in Chapter 3. For signal electrical characteristics, see Section 3.2, "Electrical Characteristics." For SCSI bus signal timing, see Section 3.2.4, "SCSI Interface Timing." Figure 2.2 shows the SYM53C180 signal grouping. A description of the signal groups follows.



Figure 2.2 SYM53C180 Signal Grouping

#### 2.1.7.1 Data and Parity (SD and SDP)

The signals named A\_SD[15:0] and A\_SDP[1:0] are the data and parity signals from the A Side, and B\_SD[15:0] and B\_SDP[1:0] are the data and parity signals from the B Side of the SYM53C180. These signals are sent and received from the SYM53C180 by using SCSI compatible drivers and receiver logic designed into the SYM53C180 interfaces. This logic provides the multimode LVD and SE interfaces in the chip. This

logic also provides the necessary drive, sense thresholds, and input hysteresis to function correctly in a SCSI bus environment.

The SYM53C180 receives data and parity signals and passes them from the source bus to the load bus and provides any necessary edge shifting to guarantee the skew budget for the load bus. Either side of the SYM53C180 may be the source bus or the load bus. The side that is asserting, deasserting, or releasing the SCSI signals is the source side. These steps describe the SYM53C180 data processing:

- 1. Asserted data is accepted by the receiver logic as soon as it is received. Once the clock signal (REQ/ACK) has been received, data is gated from the receiver latch.
- 2. The path is next tested to ensure the signal if being driven by the SYM53C180 is not misinterpreted as an incoming signal.
- 3. The data is then leading edge filtered. The assertion edge is held for a specified time to prevent any signal bounce. The duration is controlled by the input signal.
- 4. The next stage uses a latch to sample the signal. This provides a stable data window for the load bus.
- 5. The final step develops pull-up and pull-down controls for the SCSI I/O logic, including 3-state controls for the pull-up.
- 6. A parallel function ensures that bus (transmission line) recovery occurs for a specified time after the last signal deassertion on each signal line.

#### 2.1.7.2 SCSI Bus Activity LED (BSY\_LED)

Internal logic detects SCSI bus activity and generates a signal that produces an active HIGH output. This output can be used to drive a LED to indicate SCSI activity.

The internal circuitry is a digital one shot that is an active HIGH with a minimum pulse width of 16 ms. The BSY\_LED output current is 8 mA. This output may have an LED attached to it with the other lead of the LED grounded through a suitable resistor.

#### 2.1.7.3 Select Control (SSEL)

A\_SSEL and B\_SSEL are control signals used during bus arbitration and selection. Whichever side asserts, SSEL propagates it to the other side. If both signals are asserted at the same time, the A Side receives SSEL and sends it to the B Side. This output has pull-down control for an open collector driver. The processing steps for the signals are:

- 1. The input signal is blocked if it is being driven by the SYM53C180.
- 2. The next stage is a leading edge filter. This ensures that the output does not switch for a specified time after the leading edge. The duration of the input signal then determines the duration of the output.
- 3. A parallel function ensures that bus (transmission line) recovery occurs for a specified time after the last signal deassertion on each signal line.

#### 2.1.7.4 Busy Control (SBSY)

A\_SBSY and B\_SBSY signals are propagated from the source bus to the load bus. The busy control signals go through this process:

- 1. The bus is tested to ensure the signal if being driven by the SYM53C180 is not misinterpreted as an incoming signal.
- 2. The data is then leading edge filtered. The assertion edge is held for a specified time to prevent any signal bounce. The input signal controls the duration.
- 3. The signal path switches the long and short filters used in the circuit depending upon the current state of the SYM53C180. The current state of the SYM53C180 State Machine that tracks SCSI phases selects the mode. The short filter mode passes data through, while the long filter mode indicates the bus free state. When the Busy (SBSY) and Select (SSEL) sources switch from side to side, the long filter mode is used. This output is then fed to the output driver, which is a pull-down open collector only.
- 4. A parallel function ensures that bus (transmission line) recovery is available for a specified time after the last signal deassertion on each signal line.

#### 2.1.7.5 Reset Control (SRST)

A\_SRST and B\_SRST are also passed from the source to the load bus. This output has pull-down control for an open collector driver. The reset signals are processed in this sequence:

- 1. The input signal is blocked if it is already being driven by the SYM53C180.
- 2. The next stage is a leading edge filter. This ensures that the output will not switch during a specified time after the leading edge. The duration of the input signal then determines the duration of the output.
- 3. A parallel function ensures that bus (transmission line) recovery occurs for a specified time after the last signal deassertion on each signal line.

When the SYM53C180 senses a true mode change on either bus, it generates a SCSI reset to the opposite bus. For example, when LVD mode changes to SE mode, a reset occurs.

#### 2.1.7.6 Request and Acknowledge Control (SREQ and SACK)

A\_SREQ, A\_SACK, B\_SREQ, and B\_SACK are clock and control signals. Their signal paths contain controls to guarantee minimum pulse widths, filter edges, and do some retiming when used as data transfer clocks. In double transition clocking, both leading and trailing edges are filtered, while only the leading edge is filtered in single transition clocking. SREQ and SACK have paths from the A Side to the B Side and from the B Side to the A Side. The received signal goes through these processing steps before being sent to the opposite bus:

- 1. The asserted input signal is sensed and forwarded to the next stage if the direction control permits it. The direction controls are developed from state machines that are driven by the sequence of bus control signals.
- 2. The signal must then pass the test of **not** being regenerated by the SYM53C180.
- 3. The next stage is a leading edge filter. This ensures that the output does not switch during the specified hold time after the leading edge. The duration of the input signal determines the duration of the output after the hold time. The circuit guarantees a minimum pulse rate.

- 4. The next stage passes the signal if it is not a data clock. If SREQ or SACK is a data clock, it delays the leading edge to improve data output setup times. The input signal again controls the duration.
- 5. This stage is a trailing edge signal filter. When the signal deasserts, the filter does not permit any signal bounce. The output signal deasserts at the first deasserted edge of the input signal.
- 6. The last stage develops pull-up and pull-down signals with drive and 3-state control.
- 7. A parallel function ensures that bus (transmission line) recovery occurs for a specified time after the last signal deassertion on each signal line.

# 2.1.7.7 Control/Data, Input/Output, Message, and Attention Controls (SCD, SIO, SMSG, and SATN)

A\_SCD, A\_SIO, A\_SMSG, A\_SATN, B\_SCD, B\_SIO, B\_SMSG, and B\_SATN are control signals that have the following processing steps:

- 1. The input signal is blocked if it is being driven by the SYM53C180.
- 2. The next stage is a leading edge filter. This ensures the output does not switch for a specified time after the leading edge. The duration of the input signal determines the duration of the output.
- 3. The final stage develops pull-up and pull-down controls for the SCSI I/O logic, including 3-state controls for the pull-up.
- 4. A parallel function ensures that bus (transmission line) recovery is for a specified time after the last signal deassertion on each signal line.

#### 2.1.7.8 Multimode Signal Control

A\_SD[15:0], A\_SDP[1:0], A\_SBSY, A\_SSEL, A\_SCD, A\_SIO, A\_SMSG, A\_SREQ, A\_SACK, A\_SATN, A\_SRST, B\_SD[15:0], B\_SDP[1:0], B\_SBSY, B\_SSEL, B\_SCD, B\_SIO, B\_SMSG, B\_SREQ, B\_SACK, B\_SATN, and B\_SRST are all multimode signals. The mode is controlled by the voltage sensed at the DIFFSENS input. The A and B sides are independently controlled.

When the correct DIFFSENS voltage selects SE mode, the plus signal leads are internally tied to ground and the minus SCSI signals are the SE input/outputs.

When the correct DIFFSENS voltage selects LVD mode, the plus and minus signal leads are the differential signal pairs.

A transition from any mode to another mode causes a SCSI RST to be asserted on the opposite SCSI bus as a notification of state change.

#### 2.1.7.9 A and B Differential Sense (A\_DIFFSENS and B\_DIFFSENS)

These control pins determine the mode of SCSI bus signaling that will be expected.

 Table 2.2
 Mode Sense Control Voltage Levels

| Voltage       | Mode |
|---------------|------|
| -0.35 to +0.5 | SE   |
| +0.7 to +1.9  | LVD  |

For example, if a differential source is plugged into the B Side that has been configured to run in the differential mode and if a single-ended source is detected, then the B Side is disabled and no B Side signals are driven. This protection mechanism is for single-ended interfaces that are connected to differential drivers.

#### 2.1.7.10 A and B RBIAS (LVD Current Control)

These control pins require a 10 K 1% resistor connected to  $V_{DD}$ .

#### 2.1.8 Control Signals

This section provides information about the RESET/, WS\_ENABLE, and XFER\_ACTIVE pins. It also describes the function of the CLOCK input.

#### 2.1.8.1 Chip Reset (RESET/)

This general purpose chip reset forces all of the internal elements of the SYM53C180 into a known state. It brings the State Machine to an idle state and forces all controls to a passive state. The minimum RESET/ input asserted pulse width is 100 ns.

The SYM53C180 also contains an internal Power On Reset (POR) function that is ORed with the chip reset pin. This eliminates the need

for an external chip reset if the power supply meets ramp up specifications.

| Signal Level | State      | Effect                                              |
|--------------|------------|-----------------------------------------------------|
| LOW = 0      | Asserted   | Reset is forced to all internal SYM53C180 elements. |
| HIGH = 1     | Deasserted | SYM53C180 is not in a forced reset state.           |

 Table 2.3
 RESET/ Control Signal Polarity

#### 2.1.8.2 Warm Swap Enable (WS\_ENABLE)

This input removes the chip from an active bus without disturbing the current SCSI transaction (for Warm Swap). When Warm Swap Enable is asserted, after detection of the next bus free state, the SCSI signals are 3-stated. This occurs so that the SYM53C180 no longer passes through signals until the WS\_ENABLE pin is deasserted HIGH and both SCSI buses enter the Bus Free state. As an indication that the chip is idle, or ready to be warm swapped, the XFER\_ACTIVE signal deasserts LOW. An LED or some other indicator could be connected to the XFER\_ACTIVE signal. This feature of WS\_ENABLE is to isolate buses in certain situations.

Table 2.4 WS\_ENABLE Signal Polarity

| Signal Level | State      | Effect                                                                              |
|--------------|------------|-------------------------------------------------------------------------------------|
| LOW = 0      | Asserted   | The SYM53C180 is requested to go off-line after detection of a SCSI Bus Free state. |
| HIGH = 1     | Deasserted | The SYM53C180 is enabled to run normally.                                           |

#### 2.1.8.3 Transfer Active (XFER\_ACTIVE)

This output is an indication that the chip has finished its internal testing, the SCSI bus has entered a Bus Free state, and SCSI traffic can now

pass from one bus to the other. The signal is asserted HIGH when the chip is active.

| Signal Level | State      | Effect                                                                                                               |
|--------------|------------|----------------------------------------------------------------------------------------------------------------------|
| HIGH = 1     | Asserted   | Indicates normal operation, and transfers through the SYM53C180 are enabled.                                         |
| LOW = 0      | Deasserted | The SYM53C180 has detected a Bus Free state due to WS_ENABLE being low, thus disabling transfers through the device. |

 Table 2.5
 XFER\_ACTIVE Signal Polarity

#### 2.1.8.4 Clock (CLOCK)

This is the 40 MHz oscillator input to the SYM53C180. It is the clock source for the protocol control state machines and timing generation logic. This clock is not used in any bus signal transfer paths.

## 2.1.9 SCSI Termination

The terminator networks provide the biasing needed to pull signals to an inactive voltage level, and to match the impedance seen at the end of the cable with the characteristic impedance of the cable. Terminators must be installed at the extreme ends of each SCSI segment, and only at the ends. No SCSI segment should ever have more or less than two terminators installed and active. SCSI host adapters should provide a means of accommodating terminators. The terminators should be socketed, so they may be removed if not needed. Otherwise, the terminators should be disabled by software means.

Multimode terminators are required because they provide both LVD and SE termination, depending on what mode of operation is detected by the DIFFSENS pins.

Important: LSI Logic recommends that active termination be used for the bus connections to the SYM53C180. The Unitrode 5630 or Dallas 2108 commonly used for Ultra2 buses can also be used interchangeably for Ultra3. The Unitrode 5628 can be used for Ultra3 and allows use of two devices on the SCSI bus rather than three.

# 2.2 Internal Control Descriptions

This section provides information about self-calibration, delay line structures, and busy filters.

### 2.2.1 Self-Calibration

The SYM53C180 contains internal logic that adjusts the internal timing based on analyzing the time through a long asynchronous inverter logic chain versus a synchronous counter. The timing functions use the resulting self-calibration value to adjust to their nominal values based on the performance of this circuit.

The SYM53C180 has 24 critical timing chains and each has its own calibration circuit and stored calibration value. The counter logic is replicated four times so four calibrations can occur in parallel. This allows the 24 calibration values to be updated by six calibration cycles.

Self-calibration is triggered every 8.1 seconds to account for temperature and voltage changes.

#### 2.2.2 Delay Line Structures

Some fixed delay functions are required within the signal and control interfaces from bus to bus. The SYM53C180 uses programmable delay lines to implement delays. The incremental points in the chain are selected by multiplexers. Self-calibration takes care of process, temperature, and voltage effects.

#### 2.2.2.1 Data Path

The data path through the SYM53C180 includes two levels of latches. One latch is in the receiver and the input clock, REQ or ACK, generates the hold. This level captures the data that may have minimal setup and hold. A second latch occurs to hold the data in order to transmit optimal signals on the isolated bus. This level provides maximum setup and hold along with a regenerated clock. The data path also provides a timer for each data bit that protects reception from a target bus for a nominal 30 ns after the driver is deasserted.

#### 2.2.2.2 REQ/ACK

These input clock signals get edge filtered and stretched to minimum values to avoid glitches. In double transition clocking, both leading and trailing edges are filtered, while only the leading edge is filtered in single transition clocking. These filters provide edge filtering to remove noise within the initial signal transition. The current transmission speed selects the time values.

#### 2.2.3 Busy Filters

The busy control signal passes from source to load bus with filtering selected by the current state of the SCSI bus. This filter provides a synchronized leading edge signal that is not true until the input signal has been stable. The trailing edge occurs within several nanoseconds of the input being deasserted. When the BSY signal is asserted before and after the SEL signal, the filter is on.

# Chapter 3 Specifications

This chapter provides the pin descriptions associated with the SYM53C180 as well as electrical characteristics. It includes these topics:

- Section 3.1, "Signal Descriptions," page 3-1
- Section 3.2, "Electrical Characteristics," page 3-7
- Section 3.3, "Mechanical Drawings," page 3-19

## 3.1 Signal Descriptions

The SYM53C180 is packaged in a 192-pin Ball Grid Array (BGA) shown in Figure 3.1 and Figure 3.2. The SYM53C180 signal grouping is shown in Figure 3.3. Tables 3.1 through 3.4 list the signal descriptions grouped by function:

- SCSI A Side Interface Pins (Table 3.1)
- SCSI B Side Interface Pins (Table 3.2)
- Chip Interface Control Pins (Table 3.3)
- Power and Ground Pins (Table 3.4)

Figure 3.1 and Figure 3.2 display the left and right halves of the SYM53C180 192-pin BGA top view.

| A1            | A2                | A3                        | A4       | A5                  | A6            | A7        | A8                  | A9                  |
|---------------|-------------------|---------------------------|----------|---------------------|---------------|-----------|---------------------|---------------------|
|               |                   |                           |          |                     |               |           |                     |                     |
| NC            | VDD <sub>IO</sub> | NC                        | NC       | NC                  | XFER_ACTIVE   | RESET/    | A_DIFFSENS          | A_SD12-             |
| B1            | B2                | B3                        | B4       | B5                  | B6            | B7        | B8                  | B9                  |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_SD11+<br>C1 | B_SD11-<br>C2     | NC<br>C3                  | NC<br>C4 | WS_ENABLE/<br>C5    | BSY_LED<br>C6 | NC<br>C7  | VDD <sub>CORE</sub> | A_SD12+<br>C9       |
|               | 02                |                           | 04       | 0.5                 | 00            | 01        | 00                  | 03                  |
| B_SD10+       | B_SD10-           | B_DIFFSENS                | NC       | VDD <sub>SCSI</sub> | NC            | VSS       | CLOCK               | VDD <sub>SCSI</sub> |
| D1            | D2                | D3                        |          | 000                 |               | 100       | 020011              | 3031                |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_SD9+        | B_SD9-            | NC                        |          |                     |               |           |                     |                     |
| E1            | E2                | E3                        |          |                     |               |           |                     |                     |
|               |                   | 1/00                      |          |                     |               |           |                     |                     |
| B_SD8+<br>F1  | B_SD8-<br>F2      | VDD <sub>SCSI</sub><br>F3 |          |                     |               |           |                     |                     |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_SIO+        | B_SIO-            | NC                        |          |                     |               |           |                     |                     |
| G1            | G2                | G3                        |          |                     |               | G7        | G8                  | G9                  |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_SREQ+<br>H1 | B_SREQ-<br>H2     | VSS<br>H3                 |          |                     |               | VSS<br>H7 | VSS<br>H8           | VSS<br>H9           |
|               | 112               | 110                       |          |                     |               |           | 110                 | 115                 |
| B_SCD-        | B_SSEL+           | B_SCD+                    |          |                     |               | VSS       | VSS                 | VSS                 |
| J1            | J2                | J3                        |          |                     |               | J7        | J8                  |                     |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_SSEL-       | B_SMSG+           | VDD <sub>SCSI</sub>       |          |                     |               | VSS       | VSS                 |                     |
| К1            | К2                | К3                        |          |                     |               | К7        | К8                  | К9                  |
| D 01400       | D. ODOT.          | VDD                       |          |                     |               | VSS       | 1/00                | VSS                 |
| B_SMSG-<br>L1 | B_SRST+<br>L2     | VDD <sub>CORE</sub>       |          |                     |               | V55<br>L7 | VSS<br>L8           | V55<br>L9           |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_SRST-       | NC                | VSS                       |          |                     |               | VSS       | VSS                 | VSS                 |
| M1            | M2                | M3                        |          |                     |               |           |                     |                     |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_SACK+<br>N1 | B_SACK-<br>N2     | B_SBSY+<br>N3             |          |                     |               |           |                     |                     |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_SBSY-       | B_SATN+           | VDD <sub>SCSI</sub>       |          |                     |               |           |                     |                     |
| P1            | P2                | P3                        |          |                     |               |           |                     |                     |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_SATN-<br>R1 | B_SDP0-<br>R2     | B_SDP0+<br>R3             | R4       | R5                  | R6            | R7        | R8                  | R9                  |
|               |                   |                           |          |                     |               |           |                     |                     |
| B_RBIAS       | B_SD7+            | B_SD7-                    | NC       | VDD <sub>SCSI</sub> | B_SD2+        | VSS       | B_SD0-              | VDD <sub>SCSI</sub> |
| T1            | T2                | T3                        | T4       | T5                  | T6            | T7        | T8                  | T9                  |
|               |                   |                           |          |                     |               |           |                     |                     |
| NC            | B_SD6+            | B_SD5+                    | B_SD4+   | B_SD3+              | B_SD2-        | B_SD1+    | B_SD0+              | B_SDP1+             |
| U1            | U2                | U3                        | U4       | U5                  | U6            | U7        | U8                  | U9                  |
|               |                   |                           |          |                     |               |           | VDD                 |                     |
| NC            | B_SD6-            | B_SD5-                    | B_SD4-   | B_SD3-              | NC            | B_SD1-    | VDD <sub>CORE</sub> | B_SDP1-             |

## Figure 3.1 Left Half of SYM53C180 192-Pin BGA Top View

| A10            | A11            | A12            | A13                 | A14           | A15                 | A16            | A17           |
|----------------|----------------|----------------|---------------------|---------------|---------------------|----------------|---------------|
|                |                |                |                     |               |                     |                |               |
| A 6D12         | A 6D14         | A 0D161        | 4 600               | A 6D1         | 4 602               | 4 602          | NC            |
| A_SD13-<br>B10 | A_SD14+<br>B11 | A_SD15+<br>B12 | A_SD0-<br>B13       | A_SD1-<br>B14 | A_SD2-<br>B15       | A_SD3-<br>B16  | NC<br>B17     |
|                |                |                |                     |               |                     |                |               |
| 4.0044         | 0.0045         | 4.0004         | 4.000.              | 4.004         | 4.000               | A 000          | 4 654         |
| A_SD14-<br>C10 | A_SD15-<br>C11 | A_SDP1-<br>C12 | A_SD0+<br>C13       | A_SD1+<br>C14 | A_SD2+<br>C15       | A_SD3+<br>C16  | A_SD4-<br>C17 |
|                |                |                |                     |               |                     |                |               |
| A_SD13+        | VSS            | A_SDP1+        | VDD <sub>SCSI</sub> | NC            | NC                  | A_SD5-         | A_SD4+        |
| A_3013+        | 100            | A_30F1+        | 100503              | NC            | D15                 | D16            | D17           |
|                |                |                |                     |               |                     |                |               |
|                |                |                |                     |               | A_SD5+              | A_SD6+         | A_SD6-        |
|                |                |                |                     |               | E15                 | E16            | E17           |
|                |                |                |                     |               |                     |                |               |
|                |                |                |                     |               | VDD <sub>SCSI</sub> |                |               |
|                |                |                |                     |               | F15                 | A_SD7+<br>F16  | A_SD7-<br>F17 |
|                |                |                |                     |               |                     |                |               |
|                |                |                |                     |               | NC                  | A_SDP0+        | A_SDP0-       |
| G10            | G11            | 1              |                     |               | G15                 | G16            | G17           |
|                |                |                |                     |               |                     |                |               |
| VSS            | VSS            |                |                     |               | VSS                 | A_SATN+        | A_SATN-       |
| H10            | H11            | 1              |                     |               | H15                 | H16            | H17           |
|                |                |                |                     |               |                     |                |               |
| VSS            | VSS            |                |                     |               | NC                  | A SBSY+        | A_SBSY-       |
| J10            | J11            | 1              |                     |               | J15                 | A_SBSY+<br>J16 | J17           |
|                |                |                |                     |               |                     |                |               |
| VSS            | VSS            |                |                     |               | VDD                 | A_SACK+        | A_SACK-       |
| K10            | K11            | -              |                     |               | K15                 | K16            | K17           |
|                |                |                |                     |               |                     |                |               |
| VSS            | VSS            |                |                     |               | VDD <sub>CORE</sub> | A_SRST-        | A_RBIAS       |
| L10            | L11            | 1              |                     |               | L15                 | L16            | L17           |
|                |                |                |                     |               |                     |                |               |
| VSS            | VSS            |                |                     |               | VSS                 | A_SMSG-        | A_SRST+       |
| 100            | 100            | J              |                     |               | M15                 | M16            | M17           |
|                |                |                |                     |               |                     |                |               |
|                |                |                |                     |               | A_SSEL+             | A_SSEL-        | A_SMSG+       |
|                |                |                |                     |               | N15                 | N16            | N17           |
|                |                |                |                     |               |                     |                |               |
|                |                |                |                     |               | VDD <sub>SCSI</sub> | A_SCD+         | A_SCD-        |
|                |                |                |                     |               | P15                 | P16            | P17           |
|                |                |                |                     |               |                     |                |               |
|                |                |                |                     |               | NC                  | A_SREQ+        | A_SREQ-       |
| R10            | R11            | R12            | R13                 | R14           | R15                 | R16            | R17           |
|                |                |                |                     |               |                     |                |               |
| NC             | VSS            | NC             | VDD <sub>SCSI</sub> | A_SD10+       | A_SD9-<br>T15       | A_SIO+         | A_SIO-        |
| T10            | T11            | T12            | T13                 |               | T15                 | A_SIO+<br>T16  | A_SIO-<br>T17 |
|                |                |                |                     |               |                     |                |               |
| B_SD15+        | B_SD14+        | B_SD13+        | B_SD12+             | A_SD11+       | A_SD10-             | A_SD8+         | A_SD8-        |
| U10            | U11            | U12            | U13                 | U14           | U15                 | U16            | U17           |
|                |                |                |                     |               |                     |                |               |
| B_SD15-        | B_SD14-        | B_SD13-        | B_SD12-             | A_SD11-       | A_SD9+              | NC             | NC            |
|                |                |                |                     |               |                     |                |               |

## Figure 3.2 Right Half of SYM53C180 192-Pin BGA Top View



| SCSI A        | BGA Pin                                                                                                                                                                           | Туре  | Description                                      |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------|
| A_SSEL+,-     | M15, M16                                                                                                                                                                          | I/O   | A Side SCSI bus Select control signal.           |
| A_SBSY+,-     | H16, H17                                                                                                                                                                          | I/O   | A Side SCSI bus Busy control signal.             |
| A_SRST+,-     | L17, K16                                                                                                                                                                          | I/O   | A Side SCSI bus Reset control signal.            |
| A_SREQ+,-     | P16, P17                                                                                                                                                                          | I/O   | A Side SCSI bus Request control signal.          |
| A_SACK+,-     | J16, J17                                                                                                                                                                          | I/O   | A Side SCSI bus Acknowledge control signal.      |
| A_SMSG+,-     | M17, L16                                                                                                                                                                          | I/O   | A Side SCSI bus Message control signal.          |
| A_SCD+,-      | N16, N17                                                                                                                                                                          | I/O   | A Side SCSI bus Control and Data control signal. |
| A_SIO+,-      | R16, R17                                                                                                                                                                          | I/O   | A Side SCSI bus Input and Output control signal. |
| A_SATN+,-     | G16, G17                                                                                                                                                                          | I/O   | A Side SCSI bus Attention control signal.        |
| A_SDP[1:0]+,- | C12, B12, F16, F17                                                                                                                                                                | I/O   | A Side SCSI bus Data Parity signal.              |
| A_SD[15:0]+,- | A12, B11, A11, B10,<br>C10, A10, B9, A9,<br>T14, U14, R14, T15,<br>U15, R15, T16, T17,<br>E16, E17, D16, D17,<br>D15, C16, C17, B17,<br>B16, A16, B15, A15,<br>B14, A14, B13, A13 | I/O   | A Side SCSI bus Data signals.                    |
| A_DIFFSENS    | A8                                                                                                                                                                                | I     | A Side SCSI bus Differential Sense signal.       |
| A_RBIAS       | K17                                                                                                                                                                               | RBIAS | LVD current control.                             |

## Table 3.1 SCSI A Side Interface Pins

| SCSI B        | Pin                                                                                                                                                         | Туре  | Description                                      |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------|
| B_SSEL+,-     | H2, J1                                                                                                                                                      | I/O   | B Side SCSI bus Select control signal.           |
| B_SBSY+,-     | M3, N1                                                                                                                                                      | I/O   | B Side SCSI bus Busy control signal.             |
| B_SRST+,-     | K2, L1                                                                                                                                                      | I/O   | B Side SCSI bus Reset control signal.            |
| B_SREQ+,-     | G1, G2                                                                                                                                                      | I/O   | B Side SCSI bus Request control signal.          |
| B_SACK+,-     | M1, M2                                                                                                                                                      | I/O   | B Side SCSI bus Acknowledge control signal.      |
| B_SMSG+,-     | J2, K1                                                                                                                                                      | I/O   | B Side SCSI bus Message control signal.          |
| B_SCD+,-      | H3, H1                                                                                                                                                      | I/O   | B Side SCSI bus Control and Data control signal. |
| B_SIO+,-      | F1, F2                                                                                                                                                      | I/O   | B Side SCSI bus Input and Output control signal. |
| B_SATN+,-     | N2, P1                                                                                                                                                      | I/O   | B Side SCSI bus Attention control signal.        |
| B_SDP[1:0]+,- | T9, U9, P3, P2                                                                                                                                              | I/O   | B Side SCSI bus Data Parity signal.              |
| B_SD[15:0]+,- | T10, U10, T11, U11,<br>T12, U12, T13, U13,<br>B1, B2, C1, C2,<br>D1, D2, E1, E2,<br>R2, R3, T2, U2,<br>T3, U3, T4, U4,<br>T5, U5, R6, T6,<br>T7, U7, T8, R8 | I/O   | B Side SCSI bus Data signals.                    |
| B_DIFFSENS    | С3                                                                                                                                                          | I     | B Side SCSI bus Differential Sense signal.       |
| B_RBIAS       | R1                                                                                                                                                          | RBIAS | LVD current control.                             |

## Table 3.2 SCSI B Side Interface Pins

## Table 3.3 Chip Interface Control Pins

| Control     | Pin | Туре | Description                                           |
|-------------|-----|------|-------------------------------------------------------|
| RESET/      | A7  | I    | Master Reset for SYM53C180, active LOW.               |
| WS_ENABLE/  | B5  | I    | Enable/disable SCSI transfers through the SYM53C180.  |
| XFER_ACTIVE | A6  | 0    | Transfers through the SYM53C180 are enabled/disabled. |
| CLOCK       | C8  | I    | Oscillator input for SYM53C180 (40 MHz).              |
| BSY_LED     | B6  | 0    | SCSI activity LED output, 8 mA.                       |

| Power and Ground    | Pin                                                                                                                                                         | Туре | Description                              |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------|
| VDD <sub>SCSI</sub> | C5, C9, C13, E3, E15, J3,<br>J15, N3, N15, R5, R9, R13                                                                                                      | I    | Power supplies to the SCSI bus I/O pins. |
| VDD <sub>CORE</sub> | B8, K3, K15, U8                                                                                                                                             | I    | Power supplies to the CORE logic.        |
| VDD <sub>IO</sub>   | A2                                                                                                                                                          | I    | Power supplies to the I/O logic.         |
| VSS                 | C7, C11, G3, G7, G8, G9,<br>G10, G11, G15, H7, H8,<br>H9, H10, H11, J7, J8, J10,<br>J11, K7, K8, K9, K10, K11,<br>L3, L7, L8, L9, L10, L11,<br>L15, R7, R11 | I    | Ground ring.                             |
| NC                  | A1, A3, A4, A5, A17, B3,<br>B4, B7, C4, C6, C14, C15,<br>D3, F3, F15, H15, L2, P15,<br>R4, R10, R12, T1, U1, U6,<br>U16, U17                                | N/A  | No Connections.                          |
| Note:               | R4, R10, R12, T1, U1, U6,                                                                                                                                   |      |                                          |

Table 3.4Power and Ground Pins

Note:

- All  $V_{\text{DD}}$  pins must be supplied 3.3 V. The SYM53C180 output signals drive 3.3 V.

 If the power supplies to the VDD<sub>IO</sub> and VDD<sub>CORE</sub> pins in a chip testing environment are separated, either power up the pins simultaneously or power up VDD<sub>CORE</sub> before VDD<sub>IO</sub>. The VDD<sub>IO</sub> pin must always power down before the VDD<sub>CORE</sub> pin.

## 3.2 Electrical Characteristics

This section specifies the DC and AC electrical characteristics of the SYM53C180. These electrical characteristics are listed in four categories:

- DC Characteristics
- TolerANT Technology Electrical Characteristics
- AC Characteristics
- SCSI Interface Timing

| Symbol                       | Parameter               | Min                   | Max                   | Unit | Test Conditions                |
|------------------------------|-------------------------|-----------------------|-----------------------|------|--------------------------------|
| T <sub>STG</sub>             | Storage<br>temperature  | -55                   | 150                   | °C   | _                              |
| V <sub>DD</sub>              | Supply voltage          | -0.5                  | 4.5                   | V    | -                              |
| V <sub>IN</sub>              | Input Voltage           | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> + 0.3 | V    | _                              |
| I <sub>LP</sub> <sup>2</sup> | Latch-up current        | ± 150                 | _                     | mA   | _                              |
| ESD                          | Electrostatic discharge | _                     | 2 K                   | V    | MIL-STD 883C,<br>Method 3015.7 |

 Table 3.5
 Absolute Maximum Stress Ratings<sup>1</sup>

1. Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the Operating Conditions section of the manual is not implied.

2. -2 V < VPIN < 8 V.

## Table 3.6Operating Conditions<sup>1</sup>

| Symbol          | Parameter                                       | Min  | Max  | Unit | Test Conditions                                                                    |
|-----------------|-------------------------------------------------|------|------|------|------------------------------------------------------------------------------------|
| V <sub>DD</sub> | Supply voltage                                  | 3.13 | 3.47 | V    | _                                                                                  |
| I <sub>DD</sub> | Supply current<br>(dynamic SE)                  | _    | TBD  | mA   | _                                                                                  |
|                 | Supply current<br>(dynamic LVD)                 | _    | TBD  | mA   | $ \begin{array}{l} RBIAS = 10 \; k\Omega \; 1\% \\ V_{DD} = 3.3 \; V \end{array} $ |
|                 | Supply current (static)                         | _    | 1    | mA   | _                                                                                  |
| T <sub>A</sub>  | Operating free air                              | 0    | 70   | °C   | _                                                                                  |
| θ <sub>JA</sub> | Thermal resistance<br>(junction to ambient air) | _    | 35   | °C/W | _                                                                                  |

1. Conditions that exceed the operating limits may cause the device to function incorrectly.

| Symbol           | Parameter          | Min  | Мах   | Units | Test Conditions |
|------------------|--------------------|------|-------|-------|-----------------|
| I <sub>O</sub> + | Source (+) current | 9.6  | 14.4  | mA    | Asserted state  |
| I <sub>O</sub> – | Sink (-) current   | -9.6 | -14.4 | mA    | Asserted state  |
| I <sub>O</sub> + | Source (+) current | -6.4 | -9.6  | mA    | Negated state   |
| I <sub>O</sub> - | Sink (-) current   | 6.4  | 9.6   | mA    | Negated state   |
| I <sub>OZ</sub>  | 3-state leakage    | -20  | 20    | μΑ    | _               |

1.  $V_{CM} = 0.7 - 1.8 \text{ V}, \text{ R}_{L} = 0 - 110 \Omega, \text{ R}_{bias} = 10 \text{ k}\Omega.$ 

### Figure 3.4 LVD Driver



Table 3.8LVD Receiver SCSI Signals — B\_SD[15:0]±,<br/>B\_SDP[1:0]±, B\_SCD±, B\_SIO±, B\_SMSG±, B\_SREQ±,<br/>B\_SACK±, B\_SBSY±, B\_SATN±, B\_SSEL±, B\_SRST±1

| Symbol | Parameter                      | Min | Max | Units | Test<br>Conditions |
|--------|--------------------------------|-----|-----|-------|--------------------|
| VI     | LVD receiver voltage asserting | 60  | _   | mV    | _                  |
| VI     | LVD receiver voltage negating  | _   | -60 | mV    | _                  |

1.  $V_{CM} = 0.7 - 1.8 V$ 

Figure 3.5 LVD Receiver



## Table 3.9 DIFFSENS SCSI Signal

| Symbol          | Parameter                  | Min                  | Max | Unit | Test<br>Conditions |
|-----------------|----------------------------|----------------------|-----|------|--------------------|
| V <sub>S</sub>  | LVD sense voltage          | 0.7                  | 1.9 | V    | _                  |
| V <sub>IL</sub> | Single-ended sense voltage | V <sub>SS</sub> –0.3 | 0.5 | V    | _                  |
| I <sub>OZ</sub> | 3-state leakage            | -10                  | 10  | μA   | _                  |

 Table 3.10
 Input Capacitance

| Symbol          | Parameter                       | Min | Max | Unit | Test<br>Conditions |
|-----------------|---------------------------------|-----|-----|------|--------------------|
| Cl              | Input capacitance of input pads | _   | 7   | pF   | _                  |
| C <sub>IO</sub> | Input capacitance of I/O pads   | _   | 10  | pF   | _                  |

# Table 3.11 Bidirectional SCSI Signals — A\_SD[15:0]/, A\_SDP[1:0]/, A\_SREQ/, A\_SACK/, B\_SD[15:0] $\pm$ , B\_SDP[1:0] $\pm$ , B\_SREQ $\pm$ , B\_SACK $\pm$

| Symbol                       | Parameter           | Min             | Max             | Unit | Test<br>Conditions       |
|------------------------------|---------------------|-----------------|-----------------|------|--------------------------|
| V <sub>IH</sub>              | Input high voltage  | 1.9             | V <sub>DD</sub> | V    | _                        |
| V <sub>IL</sub>              | Input low voltage   | V <sub>SS</sub> | 1.0             | V    | _                        |
| V <sub>OH</sub> <sup>1</sup> | Output high voltage | 2.0             | V <sub>DD</sub> | V    | I <sub>OH</sub> = 7.0 mA |
| V <sub>OL</sub>              | Output low voltage  | V <sub>SS</sub> | 0.5             | V    | 48 mA                    |
| I <sub>OZ</sub>              | 3-state leakage     | -10             | 10              | μA   | -                        |

1. TolerANT active negation enabled.

| Symbol          | Parameter          | Min             | Max             | Unit | Test Conditions |
|-----------------|--------------------|-----------------|-----------------|------|-----------------|
| V <sub>IH</sub> | Input high voltage | 1.9             | V <sub>DD</sub> | V    | -               |
| V <sub>IL</sub> | Input low voltage  | V <sub>SS</sub> | 1.0             | V    | -               |
| V <sub>OL</sub> | Output low voltage | V <sub>SS</sub> | 0.5             | V    | 48 mA           |
| I <sub>OZ</sub> | 3-state leakage    | -10             | 10              | μA   | _               |

| Table 3.13 | Input Control Signals — CLOCK, RESET/, WS_ENABLE |
|------------|--------------------------------------------------|
|------------|--------------------------------------------------|

| Symbol          | Parameter          | Min      | Max             | Unit | Test Conditions |
|-----------------|--------------------|----------|-----------------|------|-----------------|
| VIH             | Input high voltage | 2.0      | V <sub>DD</sub> | V    | _               |
| V <sub>IL</sub> | Input low voltage  | $V_{SS}$ | 0.8             | V    | _               |
| I <sub>OZ</sub> | 3-state leakage    | -10      | 10              | μA   | -               |





 Table 3.14
 Output Control Signals — BSY\_LED, XFER\_ACTIVE

| Symbol          | Parameter           | Min             | Мах             | Unit | Test Conditions |
|-----------------|---------------------|-----------------|-----------------|------|-----------------|
| V <sub>OH</sub> | Output high voltage | 2.4             | V <sub>DD</sub> | V    | 8 mA            |
| V <sub>OL</sub> | Output low voltage  | V <sub>SS</sub> | 0.4             | V    | 8 mA            |
| I <sub>OZ</sub> | 3-state leakage     | -10             | 10              | μA   | _               |

## 3.2.2 TolerANT Technology Electrical Characteristics

 Table 3.15
 TolerANT Technology Electrical Characteristics<sup>1</sup>

| Symbol                           | Parameter              | Min                   | Мах                   | Units | Test Conditions                                    |
|----------------------------------|------------------------|-----------------------|-----------------------|-------|----------------------------------------------------|
| V <sub>OH</sub> <sup>2</sup>     | Output high voltage    | 2.0                   | V <sub>DD</sub> + 0.3 | V     | I <sub>OH</sub> = 7 mA                             |
| V <sub>OL</sub>                  | Output low voltage     | V <sub>SS</sub>       | 0.5                   | V     | I <sub>OL</sub> = 48 mA                            |
| V <sub>IH</sub>                  | Input high voltage     | 2.0                   | V <sub>DD</sub> + 0.3 | V     | -                                                  |
| V <sub>IL</sub>                  | Input low voltage      | V <sub>SS</sub> – 0.3 | 0.8                   | V     | Referenced to $V_{SS}$                             |
| V <sub>IK</sub>                  | Input clamp voltage    | -0.66                 | -0.77                 | V     | V <sub>DD</sub> = 4.75;<br>I <sub>I</sub> = –20 mA |
| V <sub>TH</sub>                  | Threshold, HIGH to LOW | 1.0                   | 1.2                   | V     | -                                                  |
| V <sub>TL</sub>                  | Threshold, LOW to HIGH | 1.4                   | 1.6                   | V     | -                                                  |
| V <sub>TH</sub> -V <sub>TL</sub> | Hysteresis             | 300                   | 500                   | mV    | -                                                  |
| I <sub>OH</sub> <sup>2</sup>     | Output high current    | 2.5                   | 24                    | mA    | V <sub>OH</sub> = 2.5 V                            |
| (Sheet 1 of                      | 2)                     |                       |                       |       |                                                    |

| Symbol                        | Parameter                         | Min  | Max  | Units | Test Conditions                                                             |
|-------------------------------|-----------------------------------|------|------|-------|-----------------------------------------------------------------------------|
| I <sub>OL</sub>               | Output low current                | 100  | 200  | mA    | V <sub>OL</sub> = 0.5 V                                                     |
| I <sub>OSH</sub> <sup>2</sup> | Short-circuit output high current | _    | 625  | mA    | Output driving low pin shorted to V <sub>DE</sub> supply <sup>3</sup>       |
| I <sub>OSL</sub>              | Short-circuit output low current  | -    | 95   | mA    | Output driving high<br>pin shorted to V <sub>SS</sub><br>supply             |
| I <sub>LH</sub>               | Input high leakage                | _    | 20   | μΑ    | $-0.5 < V_{DD} < V_{DD}$ 5 Max $V_{PIN} = V_{DD}^{3}$                       |
| I <sub>LL</sub>               | Input low leakage                 | _    | -20  | μA    | -0.5 <v<sub>DD<v<sub>DD<br/>5 Max<br/>V<sub>PIN</sub> = 0 V</v<sub></v<sub> |
| R <sub>I</sub>                | Input resistance                  | 20   | -    | MΩ    | SCSI pins <sup>4</sup>                                                      |
| CP                            | Capacitance per pin               | _    | 15   | pF    | PQFP                                                                        |
| t <sub>R</sub> <sup>2</sup>   | Rise time, 10% to 90%             | 4.0  | 18.5 | ns    | Figure 3.7                                                                  |
| t <sub>F</sub>                | Fall time, 90% to 10%             | 4.0  | 18.5 | ns    | Figure 3.7                                                                  |
| dV <sub>H</sub> /dt           | Slew rate, LOW to HIGH            | 0.15 | 0.50 | V/ns  | Figure 3.7                                                                  |
| dV <sub>L</sub> /dt           | Slew rate, HIGH to LOW            | 0.15 | 0.50 | V/ns  | Figure 3.7                                                                  |
| ESD                           | Electrostatic discharge           | 2    | _    | kV    | MIL-STD-883C;<br>3015-7                                                     |
|                               | Latch-up                          | 100  | _    | mA    | -                                                                           |
|                               | Filter delay                      | 20   | 30   | ns    | Figure 3.8                                                                  |
|                               | Ultra filter delay                | 10   | 15   | ns    | Figure 3.8                                                                  |
|                               | Ultra3 filter delay               | х    | x    | ns    | Figure 3.8                                                                  |
|                               | Extended filter delay             | 40   | 60   | ns    | Figure 3.8                                                                  |

## Table 3.15 TolerANT Technology Electrical Characteristics<sup>1</sup> (Cont.)

1. These values are guaranteed by periodic characterization; they are not 100% tested on every device.

2. Active negation outputs only: Data, Parity, SREQ/, SACK/. (Minus Pins) SCSI mode only.

3. Single pin only; irreversible damage may occur if sustained for one second.

4. SCSI RESET pin has 10 k $\Omega$  pull-up resistor.



Figure 3.7 Rise and Fall Time Test Conditions

Figure 3.8 SCSI Input Filtering



Note:  $t_1$  is the input filtering period.

Figure 3.9 Hysteresis of SCSI Receivers





Figure 3.10 Input Current as a Function of Input Voltage

Figure 3.11 Output Current as a Function of Output Voltage



## 3.2.3 AC Characteristics

The AC characteristics described in this section apply over the entire range of operating conditions (refer to DC Characteristics in this chapter). Chip timing is based on simulation at worst case voltage, temperature, and processing. The SYM53C180 requires a 40 MHz clock input.

| Symbol         | Parameter       | Min   | Max   | Units |
|----------------|-----------------|-------|-------|-------|
| t <sub>1</sub> | Clock period    | 24.75 | 25.25 | ns    |
| t <sub>2</sub> | Clock low time  | 10    | 15    | ns    |
| t <sub>3</sub> | Clock high time | 10    | 15    | ns    |
| t <sub>4</sub> | Clock rise time | 1     | _     | V/ns  |

Table 3.16 Clock Timing

Figure 3.12 Clock Timing



## 3.2.4 SCSI Interface Timing

 Table 3.17
 Input Timing - Single Transition

| Symbol           | Parameter                             | Min | Max | Units |
|------------------|---------------------------------------|-----|-----|-------|
| t <sub>ST1</sub> | Input data setup                      | 4.5 | _   | ns    |
| t <sub>ST2</sub> | Input data hold                       | 4.5 | -   | ns    |
| t <sub>ST3</sub> | Input REQ/ACK assertion pulse width   | 6.5 | _   | ns    |
| t <sub>ST4</sub> | Input REQ/ACK deassertion pulse width | 6.5 | _   | ns    |

| Table 3.18 | Output | Timing - | Single | Transition |
|------------|--------|----------|--------|------------|
|------------|--------|----------|--------|------------|

| Symbol           | Parameter                          | Min                                                          | Мах                                                          | Units |
|------------------|------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-------|
| t <sub>ST5</sub> | Output data setup                  | Nominal: negotiated/2                                        | _                                                            | ns    |
| t <sub>ST6</sub> | Output data hold                   | Nominal: negotiated/2                                        | _                                                            | ns    |
| t <sub>ST7</sub> | Output REQ/ACK pulse width         | max [negotiated ns,<br>t <sub>ST3</sub> -5]                  | max [negotiated ns,<br>t <sub>ST3</sub> +5]                  | ns    |
| t <sub>ST8</sub> | REQ/ACK transport delay            | 25 ns if REQ/ACK is<br>clock for input data,<br>10 ns if not | 50 ns if REQ/ACK is<br>clock for input data,<br>30 ns if not | ns    |
| Note: Pu         | lse width is a negotiated value ar | 10 ns if not                                                 | 30 ns if not                                                 |       |

Figure 3.13 Input/Output Timing - Single Transition



| Table 3.19 | Input Timing - | <b>Double Transition</b> |
|------------|----------------|--------------------------|
|------------|----------------|--------------------------|

| Symbol           | Parameter                             | Min  | Мах | Units |
|------------------|---------------------------------------|------|-----|-------|
| t <sub>DT1</sub> | Input data setup                      | 1.25 | _   | ns    |
| t <sub>DT2</sub> | Input data hold                       | 1.25 | _   | ns    |
| t <sub>DT3</sub> | Input REQ/ACK assertion pulse width   | 10   | _   | ns    |
| t <sub>DT4</sub> | Input REQ/ACK deassertion pulse width | 10   | _   | ns    |

| Table 3.20 | Output | Timing | - | Double | Transition |
|------------|--------|--------|---|--------|------------|
|------------|--------|--------|---|--------|------------|

| Symbol                                                                        | Parameter                  | Min                                                          | Мах                                                          | Units |
|-------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-------|
| t <sub>DT5</sub>                                                              | Output data setup          | Nominal: negotiated/2                                        | _                                                            | ns    |
| t <sub>DT6</sub>                                                              | Output data hold           | Nominal: negotiated/2                                        | _                                                            | ns    |
| t <sub>DT7</sub>                                                              | Output REQ/ACK pulse width | max [negotiated ns,<br>t <sub>DT3</sub> –5]                  | max [negotiated ns,<br>t <sub>DT3</sub> +5]                  | ns    |
| t <sub>DT8</sub>                                                              | REQ/ACK transport delay    | 25 ns if REQ/ACK is<br>clock for input data,<br>10 ns if not | 50 ns if REQ/ACK is<br>clock for input data,<br>30 ns if not | ns    |
| Note: Pulse width is a negotiated value and ranges from 12.5 to over 1000 ns. |                            |                                                              |                                                              |       |

Figure 3.14 Input/Output Timing - Double Transition



## 3.3 Mechanical Drawings

LSI Logic component dimensions conform to a current revision of the JEDEC Publication 95 standard package outline, using ANSI 14.5Y "Dimensioning and Tolerancing" interpretations. As JEDEC drawings are balloted and updated, changes may have occurred. To ensure the use of a current drawing, the JEDEC drawing revision level should be verified. Visit www.jedec.org representing the Solid State Technology Association. Search for Publication 95 and click on MO Mechanical Outlines for drawings and revision levels.

For printed circuit board land patterns that will accept LSI Logic components, it is recommended that customers refer to the IPC standards (Institute for Interconnecting and Packaging Electronic Circuits). Specification number IPC-SM-782, "Surface Mount Design and Land Pattern Standard" is an established method of designing land patterns. Feature size and tolerances are industry standards based on IPC assumptions.

## 3.3.1 SYM53C180 192-Pin BGA Mechanical Drawing

The SYM53C180 is packaged in a 192-pin Plastic Ball Grid Array (PBGA).





Important: This drawing may not be the latest version. For board layout and manufacturing, obtain the most recent engineering drawings from your LSI Logic marketing representative by requesting the outline drawing for package code IJ, I2.

## Appendix A Wiring Diagrams

## A.1 SYM53C180 Wiring Diagrams

The following four pages of wiring diagrams are of a typical SYM53C180 in a evaluation test board application.



## Figure A.1 SYM53C180 Wiring Diagram 1 of 4

SYM53C180 Wiring Diagrams

A-2











E

4

LSI LOGIC Storage Systems, Inc. асн нимааг 369-0000000

awaat5 ar9 wax A am.Jul 27, 1999

CNE

ĥ

Symbios Logic Inc. Confidential

7

0

## Figure A.4 SYM53C180 Wiring Diagram 4 of 4

## Appendix B Glossary

| ACK/                         | Acknowledge – Driven by an initiator, ACK/ indicates an acknowledgment<br>or a SCSI data transfer. In the target mode, ACK/ is received as a<br>response to the REQ/ signal.  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ANSI                         | American National Standards Institute.                                                                                                                                        |
| Arbitration                  | The process of selecting one respondent from a collection of several candidates that request service concurrently.                                                            |
| Asserted                     | A signal is asserted when it is in the state that is indicated by the name of the signal. Opposite of negated or deasserted.                                                  |
| Assertion                    | The act of driving a signal to the true state.                                                                                                                                |
| Asynchronous<br>Transmission | Transmission in which each byte of the information is synchronized individually through the use of Request (REQ/) and Acknowledge (ACK/) signals.                             |
| ATN/                         | Attention – Driven by an initiator, indicates an attention condition. In the target role, ATN/ is received and is responded to by entering the Message Out Phase.             |
| Block                        | A block is the basic 512 byte size of storage that the storage media is divided into. The Logical Block Address protocol uses sequential block addresses to access the media. |
| BSY/                         | Busy – Indicates that the SCSI Bus is being used. BSY/ can be driven by the initiator or the target device.                                                                   |
| Bus                          | A collection of unbroken signal lines that interconnect computer modules.<br>The connections are made by taps on the lines.                                                   |
| Bus Expander                 | Bus expander technology permits the extension of a bus by providing some signal filtering and retiming to maintain signal skew budgets.                                       |

| Cable Skew<br>Delay | Cable skew delay is the minimum difference in propagation time allowed between any two SCSI bus signals measured between any two SCSI devices.                                                                                                                                                                |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C_D/                | Control/Data – Driven by a target. When asserted, indicates Control or Data Information is on the SCSI Bus. This signal is received by the initiator.                                                                                                                                                         |
| Connect             | The function that occurs when an initiator selects a target to start an operation, or a target reselects an initiator to continue an operation.                                                                                                                                                               |
| Control Signals     | The set of nine lines used to put the SCSI bus into its different phases.<br>The combinations of asserted and negated control signals define the<br>phases.                                                                                                                                                   |
| Controller          | A computer module that interprets signals between a host and a peripheral device. Often, the controller is a part of the peripheral device, such as circuitry on a disk drive.                                                                                                                                |
| DB[7:0]/            | SCSI Data Bits – These eight Data Bits (DB[7:0]/), plus a Parity Bit (DBP/), form the SCSI bus. DB7/ is the most significant bit and has the highest priority ID during the Arbitration Phase. Data parity is odd. Parity is always generated and optionally checked. Parity is not valid during arbitration. |
| Deasserted          | The act of driving a signal to the false state or allowing the cable terminators to bias the signal to the false state (by placing the driver in the high impedance condition).                                                                                                                               |
|                     | A signal is deasserted or negated when it is in the state opposite to that which is indicated by the name of the signal. Opposite of asserted.                                                                                                                                                                |
| Device              | A single unit on the SCSI bus, identifiable by a SCSI address. It can be a processor unit, a storage unit (such as a disk or tape controller or drive), an output unit (such as a controller or printer), or a communications unit.                                                                           |
| Differential        | A signaling alternative that employs differential drivers and receivers to improve signal-to-noise ratios and increase maximum cable lengths.                                                                                                                                                                 |
| Disconnect          | The function that occurs when a target releases control of the SCSI bus, allowing the bus to go to the Bus Free phase.                                                                                                                                                                                        |
| Driver              | When used in the context of electrical configuration, "driver" is the circuitry that creates a signal on a line.                                                                                                                                                                                              |

| External<br>Configuration | All SCSI peripheral devices are external to the host enclosure.                                                                                                                                                                                                                                                  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External<br>Terminator    | The terminator that exists on the last peripheral device that terminates the end of the external SCSI bus.                                                                                                                                                                                                       |
| Free                      | In the context of Bus Free phase, "free" means that no SCSI device is actively using the SCSI bus and, therefore, the bus is available for use.                                                                                                                                                                  |
| Host                      | A processor, usually consisting of the central processing unit and main<br>memory. Typically, a host communicates with other devices, such as<br>peripherals and other hosts. On the SCSI bus, a host has a SCSI<br>address.                                                                                     |
| Host Adapter              | Circuitry that translates between a processor's internal bus and a different<br>bus, such as SCSI. On the SCSI bus, a host adapter usually acts as an<br>initiator.                                                                                                                                              |
| Initiator                 | A SCSI device that requests another SCSI device (a target) to perform an operation. Usually, a host acts as an initiator and a peripheral device acts as a target.                                                                                                                                               |
| Internal<br>Configuration | All SCSI peripheral devices are internal to the host enclosure.                                                                                                                                                                                                                                                  |
| Internal<br>Terminator    | The terminator that exists within the host that terminates the internal end of the SCSI bus.                                                                                                                                                                                                                     |
| I/O                       | Input/Output – Driven by a target. I/O controls the direction of data transfer on the SCSI bus. When active, this signal indicates input to the initiator. When inactive, this signal indicates output from the initiator. This signal is also used to distinguish between the Selection and Reselection Phases. |
| I/O Cycle                 | An I/O cycle is an Input (I/O Read) operation or Output (I/O Write) operation that accesses the PC Card's I/O address space.                                                                                                                                                                                     |
| Logical Unit              | The logical representation of a physical or virtual device, addressable through a target. A physical device can have more than one logical unit.                                                                                                                                                                 |
| Low (logical<br>level)    | A signal is at the low logic level when it is below approximately 0.5 volts.                                                                                                                                                                                                                                     |

| LSB                  | Abbreviation for Least Significant Bit or Least Significant Byte. That<br>portion of a number, address or field that occurs right-most when its value<br>is written as a single number in conventional hexadecimal or binary<br>notation. The portion of the number having the least weight in a<br>mathematical calculation using the value. |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LUN                  | Logical Unit Number. Used to identify a logical unit.                                                                                                                                                                                                                                                                                         |
| LVD                  | Low Voltage Differential. LVD is a robust design methodology that<br>improves power consumption, data integrity, cable lengths and support for<br>multiple devices, while providing a migration path for increased I/O<br>performance.                                                                                                        |
| Mandatory            | A characteristic or feature that must be present in every implementation of the standard.                                                                                                                                                                                                                                                     |
| MHz                  | MegaHertz – Measurement in millions of Hertz per second. Used as a measurement of data transfer rate.                                                                                                                                                                                                                                         |
| microsecond<br>(μs)  | One millionth of a second.                                                                                                                                                                                                                                                                                                                    |
| MSB                  | Abbreviation for Most Significant Bit or Most Significant Byte. That portion<br>of a number, address or field that occurs left-most when its value is written<br>as a single number in conventional hexadecimal or binary notation. The<br>portion of the number having the most weight in a mathematical<br>calculation using the value.     |
| MSG/                 | Message – Driven active by a target during the Message Phase. This signal is received by the initiator.                                                                                                                                                                                                                                       |
| nanosecond<br>(ns)   | One billionth of a second.                                                                                                                                                                                                                                                                                                                    |
| Negated              | A signal is negated or deasserted when it is in the state opposite to that which is indicated by the name of the signal. Opposite of asserted.                                                                                                                                                                                                |
| Negation             | The act of driving a signal to the false state or allowing the cable terminators to bias the signal to the false state.                                                                                                                                                                                                                       |
| Parity               | A method of checking the accuracy of binary numbers. An extra bit, called<br>a parity bit, is added to a number. If even parity is used, the sum of all 1s<br>in the number and its corresponding parity is always even. If odd parity is<br>used, the sum of the 1s and the parity bit is always odd.                                        |
| Peripheral<br>Device | A device that can be attached to the SCSI bus. Typical peripheral devices are disk drives, tape drives, printers, CD ROMs, or communications units.                                                                                                                                                                                           |

| Phase                                               | One of the eight states to which the SCSI bus can be set. During each phase, different communication tasks can be performed.                                                                                                   |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port                                                | A connection into a bus.                                                                                                                                                                                                       |
| Priority                                            | The ranking of the devices on the bus during arbitration.                                                                                                                                                                      |
| Protocol                                            | A convention for data transmission that encompasses timing control, formatting, and data representation.                                                                                                                       |
| Receiver                                            | The circuitry that receives electrical signals on a line.                                                                                                                                                                      |
| Reconnect                                           | The function that occurs when a target reselects an initiator to continue an operation after a disconnect.                                                                                                                     |
| Release                                             | The act of allowing the cable terminators to bias the signal to the false state (by placing the driver in the high impedance condition).                                                                                       |
| REQ/                                                | Request – Driven by a target, indicates a request for a SCSI data-transfer handshake. This signal is received by the initiator.                                                                                                |
| Reselect                                            | A target can disconnect from an initiator in order to perform a time-<br>consuming function, such as a disk seek. After performing the operation,<br>the target can "reselect" the initiator.                                  |
| RESET                                               | Reset – Clears all internal registers when active. It does not assert the SCSI RST/ signal and therefore does not reset the SCSI bus.                                                                                          |
| RST                                                 | Reset – Indicates a SCSI Bus reset condition.                                                                                                                                                                                  |
| SCSI Address                                        | The octal representation of the unique address ([7:0]) assigned to an SCSI device. This address is normally assigned and set in the SCSI device during system installation.                                                    |
| SCSI ID<br>(Identification)<br>or SCSI Device<br>ID | The bit-significant representation of the SCSI address referring to one of the signal lines DB7/ through DB0/.                                                                                                                 |
| SCSI                                                | Small Computer System Interface.                                                                                                                                                                                               |
| SCAM                                                | An acronym for SCSI Configured AutoMatically. SCAM is the new SCSI automatic ID assignment protocol. SCAM frees SCSI users from locating and setting SCSI ID switches and jumpers. SCAM is the key part of Plug and Play SCSI. |
| SEL/                                                | Select – Used by an initiator to select a target, or by a target to reselect an initiator.                                                                                                                                     |

| Single-Ended<br>Configuration | An electrical signal configuration that uses a single line for each signal, referenced to a ground path common to the other signal lines. The advantage of a single-ended configuration is that it uses half the pins, chips, and board area that differential/low-voltage differential configurations require. The main disadvantage of single-ended configurations is that they are vulnerable to common mode noise. Also, cable lengths are limited. |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Synchronous<br>Transmission   | Transmission in which the sending and receiving devices operate<br>continuously at the same frequency and are held in a desired phase<br>relationship by correction devices. For buses, synchronous transmission<br>is a timing protocol that uses a master clock and has a clock period.                                                                                                                                                               |
| Target                        | A SCSI device that performs an operation requested by an initiator.                                                                                                                                                                                                                                                                                                                                                                                     |
| Termination                   | The electrical connection at each end of the SCSI bus, composed of a set of resistors.                                                                                                                                                                                                                                                                                                                                                                  |
| Ultra3 SCSI                   | A standard for SCSI data transfers. It allows a transfer rate of up to 160 Mbytes/s over a 16-bit SCSI bus. STA (SCSI Trade Association) supports using the terms "Ultra3 SCSI" over the term "Fast-80."                                                                                                                                                                                                                                                |

## Index

#### Numerics

192-pin Plastic Ball Grid Array 1-6 3-state 2-7 leakage 3-11

## Α

A\_SACK 2-9, 3-5 A\_SATN 2-10, 3-5 A\_SBSY 2-8, 3-5 A\_SCD 2-10, 3-5 A SD[15:0] 2-6, 3-5 A\_SDP[1:0] 2-6, 3-5 A\_SIO 2-10, 3-5 A SMSG 2-10, 3-5 A\_SREQ 2-9, 3-5 A SRST 2-9 A SSEL 2-8 absolute maximum stress ratings 3-8 AC characteristics 3-16 to 3-18 acknowledge ACK 2-9, B-1 Active negation 2-3 ANSI B-1 applications 1-3 Arbitration B-1 Asserted B-1 Assertion B-1 Asynchronous transmission B-1 ATN B-1 Attention (SATN) 2-10

## В

B\_SACK 2-9, 3-6 B\_SATN 2-10 B\_SBSY 2-8, 3-6 B\_SCD 2-10, 3-6 B\_SD[15:0] 2-6, 3-6 B\_SDP[1:0] 2-6, 3-6 B\_SIO 2-10, 3-6 B SMSG 2-10, 3-6 B SREQ 2-9 B\_SRST 2-9 B SSEL 2-8, 3-6 backward compatibility 1-8 Balanced duty cycles 2-3 **Bidirectional** connections 2-2 bidirectional SCSI signals 3-11 Block B-1 BSY B-1 BSY LED 2-7 Bus B-1 timing 2-4 Bus Expander B-1 Busy (BSY) 2-8 busy filters 2-15

## С

C\_D B-2 Cable Skew Delay B-2 Calibration 2-4 Chip Reset (RESET/) 2-11 Clock (CLOCK) 2-13 signal 2-7 clock timing 3-16 Connect B-2 control signals B-2 input 3-11 output 3-12 Control/Data (SCD) 2-10 Controller B-2 cyclic redundancy check 1-6

## D

Data 2-3, 2-6 data path 2-14 DB[7:0] B-2 DC characteristics 3-8 to 3-12 Deasserted B-2 delay line structures 2-14 Delay settings 2-4 Device B-2 differential B-2 transceivers 1-8 DIFFSENS 2-4, 2-5 Receiver 2-5 SCSI signal 3-10 Disconnect B-2 distance requirements 1-3 to 1-4 domain validation 1-7 Double clocking of data 2-3 double transition clocking 1-6 Driver B-2

## Ε

electrical characteristics 3-7 to 3-18 Electrostatic discharge 3-8 enable/disable SCSI transfers 3-6 ESD 3-8 External Configuration B-3 external reset circuit 3-12 External Terminator B-3

## F

Filter edges 2-9 Free B-3 functional signal grouping 3-4

## G

Glitches 2-3

## Н

High-Voltage Differential SCSI 1-7 Host B-3 Adapter B-3 hysteresis of SCSI receivers 3-14

## I

I/O B-3 Cvcle B-3 Identification B-5 Initiator B-3 Input capacitance I/O pads 3-10 input pads 3-10 low voltage 3-11 Voltage 3-8 input capacitance 3-10 input clock signals 2-15 input control signals 3-11 input current function of input voltage 3-15 input timing double transition 3-17 single transition 3-16 Input/Output (SIO) 2-10 Internal Configuration B-3 Internal Terminator B-3

## L

Latch-up current 3-8 Leading edge filter 2-7, 2-9 Load bus 2-7 Logical Unit B-3 Low (logical level) B-3 LSB B-4 LUN B-4 LVD B-4 Driver SCSI Signals 3-9 Receiver SCSI Signals 3-9 LVD Link 1-8 benefits 1-7, 1-8 technology 2-4 transceivers 1-8, 2-4 LVD receiver 3-10

## Μ

Mandatory B-4 Master Reset 3-6 Message (SMSG) 2-10 MHz B-4 Microsecond B-4 migration path 1-8

### MSB B-4 MSG B-4

## Ν

nanosecond B-4 Negated B-4 Negation B-4

## 0

operating conditions 3-8 Operating free air 3-8 Output low voltage 3-11 Timing 3-17 output control signals 3-12 output current function of output voltage 3-15 output timing double transition 3-18 single transition 3-17

## Ρ

Parallel function 2-8, 2-9 parallel protocol request 1-7 Parity 2-3, 2-6, B-4 Peripheral device B-4 Phase B-5 port definition B-5 Power down 2-3 On Reset (POR) 2-11 up 2-3 Precision Delay Control 2-1, 2-4 priority definition B-5 protocol definition B-5 Pull-down 2-7, 2-10 Pull-up 2-7, 2-10 Pulse width 2-9

## R

RC-type input filters 2-3 receiver definition B-5

latch 2-7 reconnect definition B-5 Recovery 2-10 release definition B-5 Reliability issue 2-3 REQ B-5 REQ/ACK input signals 2-15 Request 2-3 (REQ) 2-9 Reselect B-5 reset control 2-9 RESET/ signal 2-11 to 2-12, B-5 Retiming 2-9 Logic 2-1, 2-4 RST B-5

## S

SACK 2-9, 2-10 SCAM B-5 SCSI A side interface pins 3-5 Address B-5 B side interface pins 3-6 bidirectional signals 3-11 bus distance requirements 1-4 bus free state 2-12 bus protocol 2-5 definition B-5 Device ID B-5 DIFFSENS signal 3-10 I/O logic 2-10 ID B-5 input filtering 3-14 Interface Timing 3-17 interface timings 3-16 to 3-18 Parallel Interconnect 3 1-6 phases 2-4 termination 2-13 TolerANT technology 2-3 SEL B-5 Select (SSEL) 2-8 self-calibration 2-14 Server Clustering 1-3 Signal Descriptions 3-1 groupings 2-6, 3-1

skew 2-2 signal descriptions 2-1 to 2-13 single transition timing diagram 3-17 single-ended configuration definition **B-6** Source bus 2-2, 2-7 SREQ 2-9, 2-10 SSEL 2-8 State Machine 2-9 Control 2-1, 2-4, 2-5 Storage temperature 3-8 Supply voltage 3-8 SYM53C180 applications 1-3 features 1-5 server clustering 1-3 Ultra3 SCSI Bus Expander 1-1 synchronous transmission definition B-6

## Т

target definition B-6 termination definition B-6 test conditions rise/fall time 3-14 Thermal resistance 3-8 TolerANT Drivers and Receivers 2-3 electrical characteristics 3-12 to 3-13 receiver technology 2-3 SCSI 2-3 Technology 2-3 Benefits 2-3 transfer active 2-12 to 2-13 transmission mode distance requirements 1-4

## U

Ultra3 SCSI 1-6 definition B-6

## V

VDD\_CORE 3-7 VDD\_SCSI 3-7

## W

Wide Ultra3 SCSI 2-2 WS\_ENABLE 2-12 warm swap enable 2-12

## Х

XFER\_ACTIVE Signal Polarity 2-13

## **Customer Feedback**

We would appreciate your feedback on this document. Please copy the following page, add your comments, and fax it to us at the number shown.

If appropriate, please also fax copies of any marked-up pages from this document.

Important: Please include your name, phone number, fax number, and company address so that we may contact you directly for clarification or additional information.

Thank you for your help in improving the quality of our documents.

### **Reader's Comments**

Fax your comments to: LSI Logic Corporation Technical Publications M/S E-198 Fax: 408.433.4333

Please tell us how you rate this document: *Symbios SYM53C180 Ultra3 SCSI Bus Expander.* Place a check mark in the appropriate blank for each category.

|                                             | Excellent | Good | Average | Fair | Poor |
|---------------------------------------------|-----------|------|---------|------|------|
| Completeness of information                 |           |      |         |      |      |
| Clarity of information                      |           |      |         |      |      |
| Ease of finding information                 |           |      |         |      |      |
| Technical content                           |           |      |         |      |      |
| Usefulness of examples and<br>illustrations |           |      |         |      |      |
| Overall manual                              |           |      |         |      |      |

What could we do to improve this document?

| If you found errors in this document, please specify the error and page |
|-------------------------------------------------------------------------|
| number. If appropriate, please fax a marked-up copy of the page(s).     |
|                                                                         |
|                                                                         |

Please complete the information below so that we may contact you directly for clarification or additional information.

| Name             | Date      |
|------------------|-----------|
| Telephone        |           |
| Title            | <br>      |
| Department       | Mail Stop |
| Company Name     |           |
| Street           |           |
| City, State, Zip |           |

## U.S. Distributors by State

A. E. Avnet Electronics http://www.hh.avnet.com B. M. Bell Microproducts, Inc. (for HAB's) http://www.bellmicro.com I. E. Insight Electronics http://www.insight-electronics.com W. E. Wyle Electronics http://www.wyle.com

#### Alabama

Daphne I. E. Tel: 334.626.6190 Huntsville A. E. Tel: 256.837.8700 I. E. Tel: 256.830.1222 W. E. Tel: 800.964.9953

#### Alaska

A. E. Tel: 800.332.8638

#### Arkansas

W. E. Tel: 972.235.9953

#### Arizona

Phoenix A. E. Tel: 480.736.7000 B. M. Tel: 602.267.9551 W. E. Tel: 800.528.4040 Tempe I. E. Tel: 480.829.1800 Tucson A. E. Tel: 520.742.0515

#### California

Agoura Hills B. M. Tel: 818.865.0266 Irvine Tel: 949.789.4100 A. E. B. M. Tel: 949.470.2900 Tel: 949.727.3291 I. E. Tel: 800.626.9953 W. E. Los Angeles A. E. Tel: 818.594.0404 W. E. Tel: 800.288.9953 Sacramento A. E. Tel: 916.632.4500 Tel: 800.627.9953 W. E. San Diego A. E. Tel: 858.385.7500 B. M. Tel: 858.597.3010 Tel: 800.677.6011 I. E. W. E. Tel: 800.829.9953 San Jose A. E. Tel: 408.435.3500 B. M. Tel: 408.436.0881 Tel: 408.952.7000 I. E. Santa Clara Tel: 800.866.9953 W. E. Woodland Hills A. E. Tel: 818.594.0404 Westlake Village I. E. Tel: 818.707.2101

#### Colorado

Denver A. E. Tel: 303.790.1662 B. M. Tel: 303.846.3065 W. E. Tel: 800.933.9953 Englewood I. E. Tel: 303.649.1800

#### Connecticut

Cheshire A. E. Tel: 203.271.5700 I. E. Tel: 203.272.5843 Wallingford W. E. Tel: 800.605.9953

#### Delaware

North/South A. E. Tel: 800.526.4812 Tel: 800.638.5988 B. M. Tel: 302.328.8968 W. E. Tel: 856.439.9110

#### Florida

**Altamonte Springs** B. M. Tel: 407.682.1199 I. E. Tel: 407.834.6310 Boca Raton I. E. Tel: 561.997.2540 Clearwater I. E. Tel: 727.524.8850 Fort Lauderdale A. E. Tel: 954.484.5482 W. E. Tel: 800.568.9953 Miami B. M. Tel: 305.477.6406 Orlando A. E. Tel: 407.657.3300 W. E. Tel: 407.740.7450 Tampa Tel: 800.395.9953 W. E. St. Petersburg A. E. Tel: 727.507.5000 Georgia Atlanta A. E. Tel: 770.623.4400 B. M. Tel: 770.980.4922 W. E. Tel: 800.876.9953 Duluth I. E. Tel: 678.584.0812

#### Hawaii

A. E. Tel: 800.851.2282

#### Idaho

A. E. Tel: 801.365.3800 W. E. Tel: 801.974.9953

#### Illinois

North/South A. E. Tel: 847.797.7300 Tel: 314.291.5350 Chicago B. M. Tel: 847.413.8530 W. E. Tel: 800.853.9953 Schaumburg I. E. Tel: 847.885.9700

#### Indiana

Fort Wayne I. E. Tel: 219.436.4250 W. E. Tel: 888.358.9953 Indianapolis A. E. Tel: 317.575.3500

#### lowa

W. E. Tel: 612.853.2280 Cedar Rapids A. E. Tel: 319.393.0033

#### Kansas

W. E. Tel: 303.457.9953 Kansas City A. E. Tel: 913.663.7900 Lenexa I. E. Tel: 913.492.0408

#### Kentucky

W. E. Tel: 937.436.9953 Central/Northern/ Western A. E. Tel: 800.984.9503 Tel: 800.767.0329 Tel: 800.829.0146

#### Louisiana

W. E. Tel: 713.854.9953 North/South A. E. Tel: 800.231.0253 Tel: 800.231.5575

#### Maine

A. E. Tel: 800.272.9255 W. E. Tel: 781.271.9953

#### Maryland

Baltimore A. E. Tel: 410.720.3400 W. E. Tel: 800.863.9953 Columbia B. M. Tel: 800.673.7461 I. E. Tel: 410.381.3131

#### Massachusetts

Boston A. E. Tel: 978.532.9808 W. E. Tel: 800.444.9953 Burlingtonr I. E. Tel: 781.270.9400 Marlborough B. M. Tel: 508.480.9099 Woburn B. M. Tel: 781.933.9010

#### Michigan

Brighton I. E. Tel: 810.229.7710 Detroit A. E. Tel: 734.416.5800 W. E. Tel: 888.318.9953

#### Minnesota

Champlin B. M. Tel: 800.557.2566 Eden Prairie B. M. Tel: 800.255.1469 Minneapolis A. E. Tel: 612.346.3000 W. E. Tel: 800.860.9953 St. Louis Park I. E. Tel: 612.525.9999

#### Mississippi

A. E. Tel: 800.633.2918 W. E. Tel: 256.830.1119

#### Missouri

W. E. Tel: 630.620.0969 St. Louis A. E. Tel: 314.291.5350 I. E. Tel: 314.872.2182

#### Montana

A. E. Tel: 800.526.1741 W. E. Tel: 801.974.9953

#### Nebraska

A. E. Tel: 800.332.4375 W. E. Tel: 303.457.9953

#### Nevada

Las Vegas A. E. Tel: 800.528.8471 W. E. Tel: 702.765.7117

#### **New Hampshire**

A. E. Tel: 800.272.9255 W. E. Tel: 781.271.9953

#### New Jersey

North/South A. E. Tel: 201.515.1641 Tel: 609.222.6400 Mt. Laurel I. E. Tel: 609.222.9566 Pine Brook W. E. Tel: 800.862.9953 Parsippany I. E. Tel: 973.299.4425 Wayne W. E. Tel: 973.237.9010

#### New Mexico

W. E. Tel: 480.804.7000 Albuquerque A. E. Tel: 505.293.5119

## U.S. Distributors by State (Continued)

#### **New York**

Hauppauge Tel: 516.761.0960 I. E. Long Island A. E. Tel: 516.434.7400 W. E. Tel: 800.861.9953 Rochester A. E. Tel: 716.475.9130 Tel: 716.242.7790 I. E. W. E. Tel: 800.319.9953 Smithtown Tel: 800.543.2008 B. M. Syracuse Tel: 315.449.4927 A. E. North Carolina Raleigh A. E. Tel: 919.859.9159 I. E. Tel: 919.873.9922 W. E. Tel: 800.560.9953 North Dakota Tel: 800.829.0116 A. E. W. E. Tel: 612.853.2280

#### Ohio

Cleveland A. E. Tel: 216.498.1100 W. E. Tel: 800.763.9953 Dayton A. E. Tel: 614.888.3313 I. E. Tel: 937.253.7501 W. E. Tel: 800.575.9953 Strongsville B. M. Tel: 440.238.0404 Valley View I. E. Tel: 216.520.4333

#### Oklahoma

W. E. Tel: 972.235.9953 Tulsa A. E. Tel: 918.459.6000 I. E. Tel: 918.665.4664

#### Oregon

Beavertonr B. M. Tel: 503.524.0787 I. E. Tel: 503.644.3300 Portland A. E. Tel: 503.526.6200 W. E. Tel: 800.879.9953

#### Pennsylvania

Mercer I. E. Tel: 412.662.2707 Pittsburgh A. E. Tel: 412.281.4150 W. E. Tel: 440.248.9996 Philadelphia A. E. Tel: 800.526.4812 B. M. Tel: 215.741.4080 W. E. Tel: 800.871.9953

#### **Rhode Island**

A. E. 800.272.9255 W. E. Tel: 781.271.9953

| <b>South Ca</b><br>A. E. T<br>W. E. T                                                                | <b>rolina</b><br>el: 919.872.0712<br>el: 919.469.1502                                                              |
|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| <b>South Da</b><br>A. E. T<br>W. E. T                                                                | <b>kota</b><br>el: 800.829.0116<br>el: 612.853.2280                                                                |
| East/West<br>A. E. T                                                                                 | el: 256.830.1119                                                                                                   |
| B. M. T<br>I. E. T<br>W. E. T                                                                        | el: 512.219.3700<br>el: 512.258.0725<br>el: 512.719.3090<br>el: 800.365.9953                                       |
| B. M. T<br>W. E. T<br>El Paso                                                                        | el: 214.553.4300<br>el: 972.783.4191<br>el: 800.955.9953<br>el: 800.526.9238                                       |
| Houston<br>A. E. T<br>B. M. T<br>W. E. T<br>Richardso<br>I. E. T<br>Rio Grand<br>A. E. T<br>Stafford | el: 713.781.6100<br>el: 713.917.0663<br>el: 800.888.9953<br>n<br>el: 972.783.0800<br>le Valley<br>el: 210.412.2047 |
| <b>Utah</b><br>Centerville                                                                           | el: 281.277.8200<br>e<br>el: 801.295.3900                                                                          |

Murray

Salt Lake City

Tel: 801.288.9001

Tel: 801.365.3800

Tel: 800.477.9953

Tel: 800.272.9255

Tel: 716.334.5970

Tel: 800.638.5988

Tel: 301.604.8488

Tel: 425.820.8100

Tel: 425.882.7000

Tel: 800.248.9953

Tel: 800.638.5988

I. E.

A. E.

W. E.

W. E.

A. E.

W. E.

Vermont A. E. 7

Virginia

Kirkland

Seattle

A. E.

I. E.

A. E.

W. E.

Washington

West Virginia

#### Wisconsin

Milwaukee A. E. Tel: 414.513.1500 W. E. Tel: 800.867.9953 Wauwatosa I. E. Tel: 414.258.5338

#### Wyoming

| A. E. | Tel: 800.332.9326 |
|-------|-------------------|
| W. E. | Tel: 801.974.9953 |

## Direct Sales Representatives by State (Component and HAB)

| E. A.<br>E. L. | Earle Associates<br>Electrodyne - UT |
|----------------|--------------------------------------|
| GRP            | Group 2000                           |
| I. S.          | Infinity Sales, Inc.                 |
| ION            | ION Associates, Inc.                 |
| R. A.          | Rathsburg Associ-                    |
|                | ates, Inc.                           |
| SGY            | Synergy Associates,                  |
|                | Inc.                                 |

#### Arizona

Tempe E. A. Tel: 480.921.3305

#### California

Calabasas I. S. Tel: 818.880.6480 Irvine I. S. Tel: 714.833.0300 San Diego E. A. Tel: 619.278.5441

#### Illinois

Elmhurst R. A. Tel: 630.516.8400

#### Indiana

Cicero R. A. Tel: 317.984.8608 Ligonier R. A. Tel: 219.894.3184 Plainfield R. A. Tel: 317.838.0360

#### Massachusetts

Burlington SGY Tel: 781.238.0870

#### Michigan

Byron Center R. A. Tel: 616.554.1460 Good Rich R. A. Tel: 810.636.6060 Novi R. A. Tel: 810.615.4000

#### North Carolina

Cary GRP Tel: 919.481.1530

#### Ohio

Columbus R. A. Tel: 614.457.2242 Dayton R. A. Tel: 513.291.4001 Independence R. A. Tel: 216.447.8825

#### Pennsylvania

Somerset R. A. Tel: 814.445.6976 Texas Austin

 ION
 Tel: 512.794.9006

 Arlington
 ION
 Tel: 817.695.8000

 Houston
 ION
 Tel: 281.376.2000

#### Utah

Salt Lake City E. L. Tel: 801.264.8050

#### Wisconsin

Muskego R. A. Tel: 414.679.8250 Saukville R. A. Tel: 414.268.1152

## Sales Offices and Design Resource Centers

LSI Logic Corporation Corporate Headquarters Tel: 408.433.8000 Fax: 408.433.8989

#### NORTH AMERICA

California Costa Mesa - Mint Technology Tel: 949.752.6468 Fax: 949.752.6868

Irvine ◆ Tel: 949.809.4600 Fax: 949.809.4444

Pleasanton Design Center Tel: 925.730.8800 Fax: 925.730.8700

San Diego Tel: 858.467.6981 Fax: 858.496.0548

Silicon Valley Tel: 408.433.8000 Fax: 408.954.3353

Wireless Design Center Tel: 858.350.5560 Fax: 858.350.0171

Colorado Boulder Tel: 303.447.3800 Fax: 303.541.0641

Colorado Springs Tel: 719.533.7000 Fax: 719.533.7020

Fort Collins Tel: 970.223.5100 Fax: 970.206.5549

Florida Boca Raton Tel: 561.989.3236 Fax: 561.989.3237

**Georgia** Alpharetta Tel: 770.753.6146 Fax: 770.753.6147

Illinois Oakbrook Terrace Tel: 630.954.2234 Fax: 630.954.2235

Kentucky Bowling Green Tel: 270.793.0010 Fax: 270.793.0040 Maryland Bethesda

Tel: 301.897.5800 Fax: 301.897.8389

Massachusetts Waltham ♦ Tel: 781.890.0180 Fax: 781.890.6158

Burlington - Mint Technology Tel: 781.685.3800 Fax: 781.685.3801

Minneapolis Tel: 612.921.8300 Fax: 612.921.8399

New Jersey Red Bank Tel: 732.933.2656 Fax: 732.933.2643

Cherry Hill - Mint Technology Tel: 609.489.5530 Fax: 609.489.5531

New York Fairport Tel: 716.218.0020 Fax: 716.218.9010

North Carolina Raleigh Tel: 919.785.4520 Fax: 919.783.8909

Oregon Beaverton Tel: 503.645.0589 Fax: 503.645.6612

**Texas** Austin Tel: 512.388.7294 Fax: 512.388.4171

Plano ♦ Tel: 972.244.5000 Fax: 972.244.5001

Houston Tel: 281.379.7800 Fax: 281.379.7818

Canada Ontario Ottawa ♦ Tel: 613.592.1263 Fax: 613.592.3253

#### INTERNATIONAL

France Paris LSI Logic S.A. Immeuble Europa Tel: 33,1,34,63,13,13

Fax: 33.1.34.63.13.13 Fax: 33.1.34.63.13.19

Germany Munich LSI Logic GmbH Tel: 49.89.4.58.33.0

Fax: 49.89.4.58.33.108

Stuttgart Tel: 49.711.13.96.90 Fax: 49.711.86.61.428

Italy Milano LSI Logic S.P.A. ♦ Tel: 39.039.687371

Fax: 39.039.6057867

Japan Tokyo LSI Logic K.K.

Tel: 81.3.5463.7821 Fax: 81.3.5463.7820

Osaka Tel: 81.6.947.5281 Fax: 81.6.947.5287

Korea Seoul LSI Logic Corporation of Korea Ltd Tel: 82.2.528.3400 Fax: 82.2.528.2250

The Netherlands Eindhoven LSI Logic Europe Ltd Tel: 31.40.265.3580 Fax: 31.40.296.2109

Singapore Singapore LSI Logic Pte Ltd Tel: 65.334.9061 Fax: 65.334.4749

Tel: 65.835.5040 Fax: 65.732.5047

Sweden Stockholm LSI Logic AB Tel: 46.8.444.15.00 Fax: 46.8.750.66.47

#### **Taiwan** Taipei **LSI Logic Asia, Inc. Taiwan Branch** Tel: 886.2.2718.7828 Fax: 886.2.2718.8869

United Kingdom Bracknell LSI Logic Europe Ltd

- ♦ Tel: 44.1344.426544 Fax: 44.1344.481039
- Sales Offices with Design Resource Centers

#### **International Distributors**

Australia New South Wales Reptechnic Pty Ltd Tel: 612.9953.9844 Fax: 612.9953.9683

Belgium Acal nv/sa Tel: 32.2.7205983 Fax: 32.2.7251014

China Beijing LSI Logic International Services Inc. Tel: 86.10.6804.2534 Fax: 86.10.6804.2521

France Rungis Cedex Azzurri Technology France Tel: 33.1.41806310 Fax: 33.1.41730340

**Germany** Haar **EBV Elektronik** Tel: 49.89.4600980 Fax: 49.89.46009840

Munich Avnet Emg GmbH Tel: 49.89.45110102 Fax: 49.89.42.27.75

Wuennenberg-Haaren Peacock AG Tel: 49.2957.79.1692 Fax: 49.2957.79.9341

Hong Kong Hong Kong AVT Industrial Ltd Tel: 852.2428.0008 Fax: 852.2401.2105

EastEle Tel: 852.2798.8860 Fax: 852.2305.0640

India Bangalore Spike Technologies India Private Ltd ♦ Tel: 91.80.664.5530

Fax: 91.80.664.9748

**Israel** Tel Aviv **Eastronics Ltd** Tel: 972.3.6458777 Fax: 972.3.6458666 Japan Tokyo Global Electronics Corporation Tel: 81.3.3260.1411 Fax: 81.3.3260.7100 Technical Center Tel: 81.471.43.8200

Yokohama-City Macnica Corporation Tel: 81.45.939.6140 Fax: 81.45.939.6141

The Netherlands Eindhoven Acal Nederland b.v. Tel: 31.40.2.502602 Fax: 31.40.2.510255

**Switzerland** Brugg **LSI Logic Sulzer AG** Tel: 41.32.3743232 Fax: 41.32.3743233

Taiwan Taipei Avnet-Mercuries Corporation, Ltd Tel: 886.2.2516.7303 Fax: 886.2.2505.7391

Lumax International Corporation, Ltd Tel: 886.2.2788.3656 Fax: 886.2.2788.3568

Prospect Technology Corporation, Ltd Tel: 886.2.2721.9533 Fax: 886.2.2773.3756

Serial Semiconductor Corporation, Ltd Tel: 886.2.2579.5858 Fax: 886.2.2570.3123

United Kingdom Maidenhead Azzurri Technology Ltd Tel: 44.1628.826826 Fax: 44.1628.829730

Swindon EBV Elektronik Tel: 44.1793.849933 Fax: 44.1793.859555

 Sales Offices with Design Resource Centers