## 32-Channel, 16/14, Serial Input, Voltage-Output DACs

## Preliminary Technical Data

## FEATURES

32-channel DAC in 56-LFCSP and 64-LQFP
AD5372 Guaranteed monotonic to 16 bits
AD5373 Guaranteed monotonic to 14 bits
Maximum output voltage span of $4 \times V_{\text {REF }}(20 \mathrm{~V})$
Nominal output voltage range of -4 V to +8 V
Multiple, independent output spans available
System calibration function allowing user-programmable offset and gain
Channel grouping and addressing features
Thermal Monitoring Function
DSP/microcontroller-compatible serial interface

### 2.5 V to 5.5 V JEDEC-compliant digital levels

## Power-on reset

Digital reset ( $\overline{\text { RESET }}$ )
Clear function to user-defined SIGGND ( $\overline{C L R}$ pin)
Simultaneous update of DAC outputs ( $\overline{\text { LDAC }}$ pin)

## APPLICATIONS <br> Level setting in automatic test equipment (ATE) <br> Variable optical attenuators (VOA) <br> Optical switches <br> Industrial control systems <br> Instrumentation

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

Rev. PrF
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.326.8703 © 2006 Analog Devices, Inc. All rights reserved.

## AD5372/AD5373

## TABLE OF CONTENTS

Specifications. .....  4
AC Characteristics. .....  .5
Timing Characteristics .....  6
Absolute Maximum Ratings .....  8
ESD Caution .....  8
Terminology ..... 11
Functional Description ..... 12
DAC Architecture-General. ..... 12
Channel Groups ..... 12
A/ B Reigsters And Gain/Offset Adjustment ..... 13
Load DAC ..... 13
Offset DACs ..... 13
Output Amplifier ..... 14
Transfer Function ..... 14
Reference Selection ..... 14
Calibration ..... 15
AD5372 Calibration Example ..... 15
Reset Function ..... 16
REVISION HISTORY

The AD5372 and AD5373 contain 32, 16-bit or 14-bit DACs in a single, 56 -lead, LFCSP or 64 -lead LQFP package. The AD5372/AD5373 provides buffered voltage outputs with a span 4 times the reference voltage. The gain and offset of each DAC can be independently trimmed to remove errors. For even greater flexibility, the device is divided into 4 groups of 8 DACs. Two offset DACs allow the output range of the groups to be altered. Group 0 can be adjusted by Offset DAC 0 , and group 1 to group 3 can be adjusted by Offset DAC 2.

The ADAD5372/AD5373 offers guaranteed operation over a wide supply range with $\mathrm{V}_{\text {Ss }}$ from -4.5 V to -16.5 V and $\mathrm{V}_{\mathrm{DD}}$ from +8 V to +16.5 V . The output amplifier headroom requirement is 1.4 V operating with a load current of 1 mA .

The ADAD5372/AD5373 has a high-speed serial interface, which is compatible with SPI ${ }^{\circ}$, QSPI ${ }^{\text {m" }}$, MICROWIRE ${ }^{\text {mis }}$, and DSP interface standards and can handle clock speeds of up to 50 MHz.

The DAC outputs are updated on reception of new data into the DAC registers. All the outputs can be updated simultaneously by taking the $\overline{\text { LDAC }}$ input low. Each channel has a programmable gain and an offset adjust register.

Each DAC output is gained and buffered on-chip with respect to an external SIGGND input. The DAC outputs can also be switched to SIGGND via the $\overline{\mathrm{CLR}}$ pin.

Table 1. High Channel Count Bipolar DACs

| Model | Resolution | Nominal Output Span | Output Channels | Linearity Error (LSB) | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD5360BCPZ | 16 Bits | $4 \times \mathrm{V}_{\text {REF }}(20 \mathrm{~V})$ | 16 | $\pm 4$ | 56-Lead LFCSP | CP-56 |
| AD5360BSTZ | 16 Bits | $4 \times \mathrm{V}_{\text {REF }}(20 \mathrm{~V})$ | 16 | $\pm 4$ | 52-Lead LQFP | ST-52 |
| AD5361BCPZ | 14 Bits | $4 \times \mathrm{V}_{\text {REF }}(20 \mathrm{~V})$ | 16 | $\pm 1$ | 56-Lead LFCSP | CP-56 |
| AD5361BSTZ | 14 Bits | $4 \times \mathrm{V}_{\text {REF }}(20 \mathrm{~V})$ | 16 | $\pm 1$ | 52-Lead LQFP | ST-52 |
| AD5362BCPZ | 16 Bits | $4 \times \mathrm{V}_{\text {REF }}(20 \mathrm{~V})$ | 8 | $\pm 4$ | 56-Lead LFCSP | CP-56 |
| AD5362BSTZ | 16 Bits | $4 \times V_{\text {ref }}(20 \mathrm{~V})$ | 8 | $\pm 4$ | 52-Lead LQFP | ST-52 |
| AD5363BCPZ | 14 Bits | $4 \times \mathrm{V}_{\text {REF }}(20 \mathrm{~V})$ | 8 | $\pm 1$ | 56-Lead LFCSP | CP-56 |
| AD5363BSTZ | 14 Bits | $4 \times \mathrm{V}_{\text {REF }}(20 \mathrm{~V})$ | 8 | $\pm 1$ | 52-Lead LQFP | ST-52 |
| AD5370BCPZ | 16 Bits | $4 \times \mathrm{V}_{\text {REF }}(12 \mathrm{~V})$ | 40 | $\pm 4$ | 64-Lead LFCSP | CP-64 |
| AD5370BSTZ | 16 Bits | $4 \times \mathrm{V}_{\text {REF }}(12 \mathrm{~V})$ | 40 | $\pm 4$ | 64-Lead LQFP | ST-64 |
| AD5371BCPZ | 14 Bits | $4 \times \mathrm{V}_{\text {REF }}(12 \mathrm{~V})$ | 40 | $\pm 1$ | 100-Ball CSPBGA | BC-100-2 |
| AD5371BSTZ | 14 Bits | $4 \times \mathrm{V}_{\text {REF }}(12 \mathrm{~V})$ | 40 | $\pm 1$ | 80-Lead LQFP | ST-80 |
| AD5372BCPZ | 16 Bits | $4 \times \mathrm{V}_{\text {ref }}(12 \mathrm{~V})$ | 32 | $\pm 4$ | 56-Lead LFCSP | CP-56 |
| AD5372BSTZ | 16 Bits | $4 \times \mathrm{V}_{\text {ref }}(12 \mathrm{~V})$ | 32 | $\pm 4$ | 64-Lead LQFP | ST-64 |
| AD5373BCPZ | 14 Bits | $4 \times \mathrm{V}_{\text {REF }}(12 \mathrm{~V})$ | 32 | $\pm 1$ | 56-Lead LFCSP | CP-56 |
| AD5373BSTZ | 14 Bits | $4 \times \mathrm{V}_{\text {REF }}(12 \mathrm{~V})$ | 32 | $\pm 1$ | 64-Lead LQFP | ST-64 |

## SPECIFICATIONS

$\mathrm{DV}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to $5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}$ to $16.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=-4.5 \mathrm{~V}$ to $-16.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{REF}}=3 \mathrm{~V} ; \mathrm{AGND}=\mathrm{DGND}=\mathrm{SIGGND}=0 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=$ Open Circuit; Gain (m), Offset(c) and DAC Offset registers at default value; all specifications $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\mathrm{max}}$, unless otherwise noted.

Table 2. Performance Specifications

| Parameter | $\text { AD5372 }^{1}$ B Version | $\begin{aligned} & \hline \text { AD5373 }^{1} \\ & \text { B Version } \end{aligned}$ | Unit | Test Conditions/Comments ${ }^{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| ACCURACY <br> Resolution <br> Relative Accuracy <br> Differential Nonlinearity <br> Offset Error <br> Gain Error <br> Offset Error ${ }^{2}$ <br> Gain Error ${ }^{2}$ <br> Gain Error of Offset DAC <br> VOUT Temperature Coefficient <br> DC Crosstalk ${ }^{2}$ | $\begin{aligned} & 16 \\ & \pm 4 \\ & \pm 1 \\ & \pm 20 \\ & \pm 20 \\ & 100 \\ & 100 \\ & \pm 35 \\ & 5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 14 \\ & \pm 1 \\ & \pm 1 \\ & \pm 20 \\ & \pm 20 \\ & 100 \\ & 100 \\ & \pm 35 \\ & 5 \\ & \\ & 0.5 \end{aligned}$ | Bits <br> LSB max <br> LSB max <br> mV max <br> $m V$ max <br> $\mu \mathrm{V}$ max <br> $\mu \mathrm{V}$ max <br> mV <br> ppm FSR/ $/{ }^{\circ} \mathrm{C}$ <br> typ <br> mV max | Guaranteed monotonic by design over temperature. <br> Before Calibration <br> Before Calibration <br> After Calibration <br> After Calibration <br> Positive or Negative Full Scale. See Offset DACs <br> section for details <br> Includes linearity, offset, and gain drift. <br> Typically $100 \mu \mathrm{~V}$. Measured channel at mid-scale, fullscale change on any other channel |
| REFERENCE INPUTS (VREF1, VREF2) ${ }^{2}$ <br> $V_{\text {Ref }}$ DC Input Impedance <br> $V_{\text {REF }}$ Input Current <br> $V_{\text {REF }}$ Range | $\begin{aligned} & 1 \\ & 60 \\ & 2 / 5 \end{aligned}$ | $\begin{aligned} & 1 \\ & 60 \\ & 2 / 5 \end{aligned}$ | $M \Omega$ min <br> nA max <br> V min/max | Typically $100 \mathrm{M} \Omega$. <br> Per input. Typically $\pm 30 \mathrm{nA}$. $\pm 2 \%$ for specified operation. |
| SIGGND INPUT (SIGGND0 TO SIGGND4) ${ }^{2}$ DC Input Impedance Input Range | $\begin{aligned} & 55 \\ & \pm 0.5 \end{aligned}$ | $\begin{aligned} & 55 \\ & \pm 0.5 \end{aligned}$ | $\mathrm{k} \Omega$ min V min/max | Typically $60 \mathrm{k} \Omega$. |
| OUTPUT CHARACTERISTICS ${ }^{2}$ <br> Output Voltage Range <br> Short Circuit Current <br> Load Current <br> Capacitive Load DC Output Impedance | $\begin{aligned} & \mathrm{V}_{S S}+1.4 \\ & \mathrm{~V}_{\mathrm{DD}}-1.4 \\ & 5 \\ & \pm 1 \\ & 2200 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}+1.4 \\ & \mathrm{~V}_{\mathrm{DD}}-. .4 \\ & 5 \\ & \pm 1 \\ & 2200 \\ & 1 \end{aligned}$ | $\vee$ min <br> $V$ max <br> mA max <br> mA max <br> pF max <br> $\Omega$ max | $\begin{aligned} & I_{\text {LOAD }}=1 \mathrm{~mA} . \\ & \mathrm{I}_{\text {LOAD }}=1 \mathrm{~mA} . \end{aligned}$ |
| DIGITAL INPUTS <br> Input High Voltage <br> Input Low Voltage <br> Input Current (with pull-up/pulldown) Input Current (no pull-up/pull-down) Input Capacitance ${ }^{2}$ | $\begin{aligned} & 1.7 \\ & 2.0 \\ & 0.8 \\ & \pm 8 \\ & \\ & \pm 1 \\ & 10 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 2.0 \\ & 0.8 \\ & \pm 8 \\ & \\ & \pm 1 \\ & 10 \end{aligned}$ | $V$ min <br> $V$ min <br> V max <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ max <br> pF max | JEDEC compliant. <br> $10 \mathrm{~V}_{\text {cc }}=2.5 \mathrm{~V}$ to 3.6 V . <br> $10 \mathrm{~V}_{\text {cc }}=3.6 \mathrm{~V}$ to 5.5 V . <br> $\mathrm{IO} \mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V}$ to 5.5 V . <br> CLR and RESET pin only. <br> All other digital input pins. |
| DIGITAL OUTPUTS (SDO) <br> Output Low Voltage <br> Output High Voltage (SDO) <br> High Impedance Leakage Current High Impedance Output Capacitance ${ }^{2}$ | $\begin{aligned} & 0.5 \\ & D_{\mathrm{cc}}-0.5 \\ & -5 \\ & 10 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & D V_{c \mathrm{cc}}-0.5 \\ & -5 \\ & 10 \end{aligned}$ | V max <br> $V_{\text {min }}$ <br> $\mu \mathrm{A}$ max <br> pF typ | Sinking $200 \mu \mathrm{~A}$. Sourcing $200 \mu \mathrm{~A}$. SDO only. |


| Parameter | AD5372 ${ }^{1}$ <br> B Version | AD5373 ${ }^{1}$ <br> B Version | Unit | Test Conditions/Comments ${ }^{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| POWER REQUIREMENTS |  |  |  |  |
| DVcc | 2.3/5.5 | 2.3/5.5 | V min/max |  |
| $V_{\text {DD }}$ | 8/16.5 | 8/16.5 | $\checkmark$ min/max |  |
| $V_{\text {ss }}$ | -4.5/-16.5 | -4.5/-16.5 | $\checkmark$ min/max |  |
| Power Supply Sensitivity ${ }^{2}$ |  |  |  |  |
| $\Delta$ Full Scale/ $\Delta V_{\text {DD }}$ | -75 | -75 | dB typ |  |
| $\Delta$ Full Scale/ $\Delta \mathrm{V}_{\text {ss }}$ | -75 | -75 | dB typ |  |
| $\Delta$ Full Scale/ $\Delta \mathrm{V}_{\text {cc }}$ | -90 | -90 | dB typ |  |
| Dlcc | 2 | 2 | mA max | $\mathrm{V}_{\mathrm{Cc}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{C c}, \mathrm{~V}_{\text {IL }}=\mathrm{GND}$. |
| IDD | 14 | 14 | mA max | Outputs unloaded. |
| Iss | 14 | 14 | mA max | Outputs unloaded. |
| Power Dissipation |  |  |  |  |
| Power Dissipation Unloaded (P) | 350 | 350 | mW |  |
| Junction Temperature ${ }^{3}$ | 130 | 130 | ${ }^{\circ} \mathrm{C}$ max | $\mathrm{T}_{J}=\mathrm{T}_{\text {A }}+\mathrm{P}_{\text {Total }} \times \theta_{J}$. |

## AC CHARACTERISTICS

DV CC $=2.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=-15 \mathrm{~V} ; \mathrm{V}_{\mathrm{Ref}}=3 \mathrm{~V} ; \mathrm{AGND}=\mathrm{DGND}=\mathrm{SIGGND}=0 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=200 \mathrm{pF} ; \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$;
Gain (m), Offset(c) and DAC Offset registers at default value; all specifications $T_{\text {MIN }}$ to $T_{\text {MAX }}$, unless otherwise noted.
Table 3. AC Characteristics

| Parameter | $\begin{aligned} & \hline \text { AD5372/ } \\ & \text { AD5373 } \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE ${ }^{1}$ |  |  |  |
| Output Voltage Settling Time | 20 | $\mu \mathrm{s}$ typ | Full-scale change |
|  | 30 | $\mu \mathrm{s}$ max | DAC latch contents alternately loaded with all 0 s and all 1 s . |
| Slew Rate | 1 | V/us typ |  |
| Digital-to-Analog Glitch Energy | 20 | nV-s typ |  |
| Glitch Impulse Peak Amplitude | 10 | $m V$ max |  |
| Channel-to-Channel Isolation | 100 | dB typ | $\mathrm{V}_{\text {REF }}(+)=2 \mathrm{~V}$ p-p, 1 kHz . |
| DAC-to-DAC Crosstalk | 40 | nV-s typ | Between DACs in the same group. |
|  | 10 | nV-s typ | Between DACs from different groups. |
| Digital Crosstalk | 0.1 | nV-s typ |  |
| Digital Feedthrough | 1 | nV-s typ | Effect of input bus activity on DAC output under test. |
| Output Noise Spectral Density @ 10 kHz | 250 | $\mathrm{nV} /(\mathrm{Hz})^{1 / 2}$ typ | $\mathrm{V}_{\text {REF }}=0 \mathrm{~V}$. |

## TIMING CHARACTERISTICS

DV $\mathrm{CC}=2.3 \mathrm{~V}$ to 5.5 V ; $\mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}$ to $16.5 \mathrm{~V} ; \mathrm{V}$ SS $=-4.5 \mathrm{~V}$ to -16.5 V ; $\mathrm{V}_{\mathrm{ref}}=3 \mathrm{~V} ; \mathrm{AGND}=\mathrm{DGND}=\mathrm{SIGGND}=0 \mathrm{~V}$;
$\mathrm{R}_{\mathrm{L}}=$ Open Circuit; Gain (m), Offset(c) and DAC Offset registers at default value; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
SPI INTERFACE (Figure 4 and Figure 5)

| Parameter ${ }_{1,2,3}$ | Limit at Tmin, Tmax | Unit | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | 20 | ns min | SCLK Cycle Time. |
| $\mathrm{t}_{2}$ | 8 | $n \mathrm{nmin}$ | SCLK High Time. |
| $\mathrm{t}_{3}$ | 8 | ns min | SCLK Low Time. |
| $\mathrm{t}_{4}$ | 11 | ns min | $\overline{\text { SYNC }}$ Falling Edge to SCLK Falling Edge Setup Time. |
| $\mathrm{t}_{5}$ | 20 | ns min | Minimum $\overline{\text { SYNC }}$ High Time. |
| $\mathrm{t}_{6}$ | 10 | ns min | 24th SCLK Falling Edge to $\overline{\text { SYNC }}$ Rising Edge. |
| $\mathrm{t}_{7}$ | 5 | ns min | Data Setup Time. |
| $\mathrm{t}_{8}$ | 5 | ns min | Data Hold Time. |
| $\mathrm{ta}_{9}{ }^{3}$ | 42 | ns max |  |
| $\mathrm{t}_{10}$ | 1.25 | $\mu \mathrm{s}$ max | $\overline{\text { BUSY }}$ Pulse Width Low (Single-Channel Update.) See Table 7. |
| $\mathrm{t}_{11}$ | 500 | ns max | Single-Channel Update Cycle Time |
| $\mathrm{t}_{12}$ | 20 | ns min | 24th SCLK Falling Edge to $\overline{\text { LDAC Falling Edge. }}$ |
| $\mathrm{t}_{13}$ | 10 | $n \mathrm{nmin}$ |  |
| $\mathrm{t}_{14}$ | 3 | $\mu \mathrm{s}$ max | $\overline{\text { BUSY }}$ Rising Edge to DAC Output Response Time. |
| $\mathrm{t}_{15}$ | 0 | $n \mathrm{nmin}$ | $\overline{\text { BUSY }}$ Rising Edge to $\overline{\text { LDAC }}$ Falling Edge. |
| $\mathrm{t}_{16}$ | 3 | $\mu \mathrm{s}$ max |  |
| $\mathrm{t}_{17}$ | 20/30 | $\mu \mathrm{styp} /$ max | DAC Output Settling Time. |
| $\mathrm{t}_{18}$ | 125 | ns max | $\overline{\mathrm{CLR}} / \overline{\text { RESET }}$ Pulse Activation Time. |
| $\mathrm{t}_{19}$ | 330 | ns min | $\overline{\mathrm{RESET}}$ Pulse Width Low. |
| $\mathrm{t}_{20}$ | 400 | $\mu \mathrm{s}$ max | $\overline{\mathrm{RESET}}$ Time Indicated by $\overline{\text { BUSY }}$ Low. |
| $\mathrm{t}_{21}$ | 270 | ns min | Minimum $\overline{\text { SYNC }}$ High Time in Readback Mode. |
| $\mathrm{t}_{22}{ }^{5}$ | 25 | ns max | SCLK Rising Edge to SDO Valid. |



Figure 2. Load Circuit for $\overline{B U S Y}$ Timing Diagram


Figure 3. Load Circuit for SDO Timing Diagram

${ }^{1} \overline{\text { LDAC }}$ ACTIVE DURING BUSY. 2LDAC ACTIVE AFTER BUSY.

Figure 4.SPI Write Timing


Figure 5.SPI Read Timing

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Transient currents of up to 100 mA do not cause SCR latch-up.

Table 4. Absolute Maximum Ratings

| Parameter | Rating |
| :---: | :---: |
| VDD to AGND | -0.3 V to +17 V |
| $V_{\text {ss }}$ to AGND | -17 V to +0.3 V |
| DV ${ }_{\text {cc }}$ to DGND | -0.3 V to +7 V |
| Digital Inputs to DGND | -0.3 V to $\mathrm{V}_{\text {cc }}+0.3 \mathrm{~V}$ |
| Digital Outputs to DGND | -0.3 V to $\mathrm{V}_{\text {cc }}+0.3 \mathrm{~V}$ |
| $V_{\text {ReF }} 1, \mathrm{~V}_{\text {Ref }} 2$ to AGND | -0.3 V to +7 V |
| VOUT0-VOUT39 to AGND | $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| SIGGND to AGND | $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| AGND to DGND | -0.3 V to +0.3 V |
| Operating Temperature Range $\left(T_{A}\right)$ Industrial (B Version) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature (T, max) | $130^{\circ} \mathrm{C}$ |
| $\theta_{\text {JA }}$ Thermal Impedance |  |
| 56-LFCSP | $24^{\circ} \mathrm{C} / \mathrm{w}$ |
| 64-LQFP | $45.5^{\circ} \mathrm{C} / \mathrm{w}$ |
| Reflow Soldering |  |
| Peak Temperature | $230^{\circ} \mathrm{C}$ |
| Time at Peak Temperature | 10 s to 40 s |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


Figure 7. 56-Lead LFCSP Pin Configuration

Figure 6.64-Lead LQFP Pin Configuration

Table 5. Pin Function Descriptions

| Pin | Function |
| :---: | :---: |
| DV ${ }_{\text {cc }}$ | Logic Power Supply; 2.5 V to 5.5 V . These pins should be decoupled with $0.1 \mu \mathrm{~F}$ ceramic capacitors and $10 \mu \mathrm{~F}$ capacitors. |
| V ss | Negative Analog Power Supply; -11.4 V to -16.5 V for specified performance. These pins should be decoupled with $0.1 \mu \mathrm{~F}$ ceramic capacitors and $10 \mu \mathrm{~F}$ capacitors. |
| $V_{\text {DD }}$ | Positive Analog Power Supply; +11.4 V to +16.5 V for specified performance. These pins should be decoupled with $0.1 \mu \mathrm{~F}$ ceramic capacitors and $10 \mu \mathrm{~F}$ capacitors. |
| AGND | Ground for All Analog Circuitry. All AGND pins should be connected to the AGND plane. |
| DGND | Ground for All Digital Circuitry. All DGND pins should be connected to the DGND plane. |
| $V_{\text {Ref }} 0$ | Reference Input for DACs 0 to 7. This reference voltage is referred to AGND. |
| $V_{\text {Ref }} 1$ | Reference Input for DACs 8 to 31. This reference voltage is referred to AGND. |
| VOUT0 to VOUT31 | DAC Outputs. Buffered analog outputs for each of the 40 DAC channels. Each analog output is capable of driving an output load of $10 \mathrm{k} \Omega$ to ground. Typical output impedance of these amplifiers is $1 \Omega$. |
| $\overline{\text { SYNC }}^{1}$ | Active Low Input. This is the frame synchronization signal for the serial interface. |
| SCLK ${ }^{1}$ | Serial Clock Input. Data is clocked into the shift register on the falling edge of SCLK. This pin operates at clock speeds up to 50 MHz . |
| SDI ${ }^{1}$ | Serial Data Input. Data must be valid on the falling edge of SCLK. |
| SDO ${ }^{1}$ | Serial Data Output. CMOS output. SDO can be used for readback. Data is clocked out on SDO on the rising edge of SCLK and is valid on the falling edge of SCLK. |
| $\overline{\mathrm{CLR}}$ | Asynchronous Clear Input (level sensitive, active low). See the Clear Function section for more information |
| $\overline{\text { LDAC }}$ | Load DAC Logic Input (Active Low).See the $\overline{\text { BUSY }}$ AND $\overline{L D A C}$ FUNCTIONS section for more information. |
| $\overline{\text { RESET }}$ | Asynchronous Digital Reset Input. |


| Pin | Function |
| :--- | :--- |
| $\overline{\text { BUSY }}$ | Digital Input/Open-Drain Output. $\overline{\text { BUSY }}$ is open-drain when an output. See the $\overline{\text { BUSY }}$ AND $\overline{\text { LDAC FUNCTIONS section }}$ <br> for more information. |
| SIGGND0 | Reference Ground for DACs 0 to 7. VOUT0 to VOUT7 are referenced to this voltage. |
| SIGGND1 | Reference Ground for DACs 8 to 15. VOUT7 to VOUT15 are referenced to this voltage. |
| SIGGND1 | Reference Ground for DACs 16 to 23. VOUT16 to VOUT23 are referenced to this voltage. |
| SIGGND3 | Reference Ground for DACs 24 and 31. VOUT24 to VOUT31 are referenced to this voltage. |
| EXPOSED PADDLE | The Lead Free Chip Scale Package (LFCSP) has an exposed paddle on the underside. This should be connected to Vss |

## TERMINOLOGY

Relative Accuracy
Relative accuracy, or endpoint linearity, is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after adjusting for zero-scale error and full-scale error and is expressed in least significant bits (LSB).

## Differential Nonlinearity

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of 1 LSB maximum ensures monotonicity.

## Zero-Scale Error

Zero-scale error is the error in the DAC output voltage when all 0 s are loaded into the DAC register.
Zero-scale error is a measure of the difference between VOUT (actual) and VOUT (ideal) expressed in mV . Zero-scale error is mainly due to offsets in the output amplifier.

## Full-Scale Error

Full-scale error is the error in DAC output voltage when all 1s are loaded into the DAC register.
Full-scale error is a measure of the difference between VOUT (actual) and VOUT (ideal) expressed in mV . It does not include zero-scale error.
Gain Error Gain error is the difference between full-scale error and zero-scale error. It is expressed in mV .

> Gain Error = Full-Scale Error - Zero-Scale Error

## VOUT Temperature Coefficient

This includes output error contributions from linearity, offset, and gain drift.

## DC Output Impedance

DC output impedance is the effective output source resistance. It is dominated by package lead resistance.

## DC Crosstalk

The DAC outputs are buffered by op amps that share common $V_{D D}$ and $V_{S S}$ power supplies. If the dc load current changes in one channel (due to an update), this can result in a further dc change in one or more channel outputs. This effect is more significant at high load currents and reduces as the load currents are reduced. With high impedance loads, the effect is virtually immeasurable. Multiple $V_{D D}$ and $V_{S S}$ terminals are provided to minimize dc crosstalk.

## Output Voltage Settling Time

The amount of time it takes for the output of a DAC to settle to a specified level for a full-scale input change.

## Digital-to-Analog Glitch Energy

The amount of energy injected into the analog output at the major code transition. It is specified as the area of the glitch in nV -s. It is measured by toggling the DAC register data between 0x1FFF and 0x2000.

## Channel-to-Channel Isolation

Channel-to-channel isolation refers to the proportion of input signal from one DAC's reference input that appears at the output of another DAC operating from another reference. It is expressed in dB and measured at midscale.

## DAC-to-DAC Crosstalk

DAC-to-DAC crosstalk is the glitch impulse that appears at the output of one converter due to both the digital change and subsequent analog output change at another converter. It is specified in nV -s.

## Digital Crosstalk

The glitch impulse transferred to the output of one converter due to a change in the DAC register code of another converter is defined as the digital crosstalk and is specified in nV -s.

## Digital Feedthrough

When the device is not selected, high frequency logic activity on the device's digital inputs can be capacitively coupled both across and through the device to show up as noise on the VOUT pins. It can also be coupled along the supply and ground lines. This noise is digital feedthrough.

## Output Noise Spectral Density

Output noise spectral density is a measure of internally generated random noise. Random noise is characterized as a spectral density (voltage per $\sqrt{ } \mathrm{Hz}$ ). It is measured by loading all DACs to midscale and measuring noise at the output. It is measured in $\mathrm{nV} /(\mathrm{Hz})^{1 / 2}$

## FUNCTIONAL DESCRIPTION

## DAC ARCHITECTURE—GENERAL

The ADAD5372/AD5373 contains 32 DAC channels and 32 output amplifiers in a single package. The architecture of a single DAC channel consists of a 16-bit (AD5372) or 14-bit (AD5373) resistor-string DAC followed by an output buffer amplifier. The resistor-string section is simply a string of resistors, each of value R, from $V_{\text {ref }}$ to AGND. This type of architecture guarantees DAC monotonicity. The 16-bit (AD5372) or 14-bit (AD5373) binary digital code loaded to the DAC register determines at which node on the string the
voltage is tapped off before being fed into the output amplifier. The output amplifier multiplies the DAC out voltage by 4 . The output span is 12 V with a 3 V reference and 20 V with a 5 V reference.

## CHANNEL GROUPS

The 32 DAC channels of the AD5372/AD5373 are arranged into four groups of 8 channels. The eight DACs of Group 0 derive their reference voltage from VREF0. Group 1 to Group 3 derive their reference voltage from VREF1. Each group has its own signal ground pin.

Table 6. AD5372(AD5373) Registers

| Register Name | Word Length (Bits) | Description |
| :---: | :---: | :---: |
| X1A (group)(channel) | 16(14) | Input data register A, one for each DAC channel. |
| X1B (group) (channel) | 16(14) | Input data register B, one for each DAC channel. |
| M (group) (channel) | 16(14) | Gain trim registers, one for each DAC channel. |
| C (group) (channel) | 16(14) | Offset trim registers, one for each DAC channel. |
| X2A (group)(channel) | 16(14) | Output data register A, one for each DAC channel. These registers store the final, calibrated DAC data after gain and offset trimming. They are not readable, nor directly writable. |
| X2B (group) (channel) | 16(14) | Output data register B, one for each DAC channel. These registers store the final, calibrated DAC data after gain and offset trimming. They are not readable, nor directly writable. |
| DAC (group) (channel) |  | Data registers from which the DACs take their final input data. The DAC registers are updated from the X2A or X2B registers. They are not readable, nor directly writable. |
| OFS0 | 14 | Offset DAC 0 data register, sets offset for Group 0. |
| OFS1 | 14 | Offset DAC 1 data register, sets offset for Groups 1 to 3. |
| Control | 3 | Bit $2=\overline{\mathrm{A}} / \mathrm{B} .0=$ global selection of X1A input data registers. $1=\mathrm{X} 1 \mathrm{~B}$ registers. <br> Bit $1=$ Enable Temp Shutdown. $0=$ disable temp shutdown. $1=$ enable. <br> Bit $0=$ Soft Power Down. $0=$ soft power up. $1=$ soft power down. |
| A/B Select 0 | 8 | Each bit in this register determines if a DAC in Group 0 takes its data from register X 2 A or $\mathrm{X} 2 \mathrm{~B}(0=\mathrm{X} 2 \mathrm{~A}, 1=\mathrm{X} 2 \mathrm{~B})$ |
| A/B Select 1 | 8 | Each bit in this register determines if a DAC in Group 1 takes its data from register X 2 A or $\mathrm{X} 2 \mathrm{~B}(0=\mathrm{X} 2 \mathrm{~A}, 1=\mathrm{X} 2 \mathrm{~B})$ |
| A/B Select 2 | 8 | Each bit in this register determines if a DAC in Group 2 takes its data from register X 2 A or $\mathrm{X} 2 \mathrm{~B}(0=\mathrm{X} 2 \mathrm{~A}, 1=\mathrm{X} 2 \mathrm{~B})$ |
| A/B Select 3 | 8 | Each bit in this register determines if a DAC in Group 3 takes its data from register X 2 A or $\mathrm{X} 2 \mathrm{~B}(0=\mathrm{X} 2 \mathrm{~A}, 1=\mathrm{X} 2 \mathrm{~B})$ |

## A/ B REIGSTERS AND GAIN/OFFSET ADJUSTMENT

Each DAC channel has seven data registers. The actual DAC data word can be written to either the X 1 A or X 1 B input register, depending on the setting of the $\overline{\mathrm{A}} / \mathrm{B}$ bit in the Control Register. If the $\bar{A} / \mathrm{B}$ bit is 0 , data will be written to the X1A register. If the $\overline{\mathrm{A}} / \mathrm{B}$ bit is 1 , data will be written to the X1B register. Note that this single bit is a global control and affects every DAC channel in the device. It is not possible to set up the device on a per-channel basis so that some writes are to X1A registers and some writes are to X1B registers.


Figure 8. Data Registers Associated With Each DAC Channel
Each DAC channel also has a gain (M) and offset (C) register, which allow trimming out of the gain and offset errors of the entire signal chain. Data from the X1A register is operated on by a digital multiplier and adder controlled by the contents of the M and C registers. The calibrated DAC data is then stored in the X2A register. Similarly, data from the X1B register is operated on by the multiplier and adder and stored in the X2B register.

Although a multiplier and adder symbol are shown for each channel, there is only one multiplier and one adder in the device, which are shared between all channels. This has implications for the update speed when several channels are updated at once, as described later.

Each time data is written to the X1A register, or to the M or C register with the $\bar{A} / B$ control bit set to 0 , the X2A data is recalculated and the X 2 A register is automatically updated. Similarly, X2B is updated each time data is written to X1B, or to $M$ or $C$ with $\bar{A} / B$ set to 1 . The X2A and X2B registers are not readable, nor directly writable by the user.

Data output from the X 2 A and X 2 B registers is routed to the final DAC register by a multiplexer. Whether each individual DAC takes its data from the X2A or X2B register is controlled by an 8 -bit A/B Select Register associated with each group of 8 DACs. If a bit in this register is 0 , the DAC takes its data from the X2A register; if 1 the DAC takes its data from the X2B register (bit 0 controls DAC 0 through bit 7 controls DAC 7).

Note that, since there are 32 bits in 4 registers, it is possible to set up, on a per-channel basis, whether each DAC takes its data from the X2A or X2B register. A global command is also provided that sets all bits in the $\mathrm{A} / \mathrm{B}$ Select Registers to 0 or to 1.

## LOAD DAC

All DACs in the AD5372/AD5373 can be updated simultaneously by taking $\overline{\mathrm{LDAC}}$ low, when each DAC register will be updated from either its X 2 A or X 2 B register, depending on the setting of the $A / B$ select registers. The DAC register is not readable, nor directly writable by the user.

## OFFSET DACS

In addition to the gain and offset trim for each DAC, there are two 14-bit Offset DACs, one for Group 0, and one for Group 1 to Group 3. These allow the output range of all DACs connected to them to be offset within a defined range. Thus, subject to the limitations of headroom, it is possible to set the output range of Group 0 or Group 1 to Group3 to be unipolar positive, unipolar negative, or bipolar, either symmetrical or asymmetrical about zero volts. The DACs in the AD5372/AD5373 are factory trimmed with the Offset DACs set at their default values. This gives the best offset and gain performance for the default output range and span.
When the output range is adjusted by changing the value of the Offset DAC an extra offset is introduced due to the gain error of the Offset DAC. The amount of offset is dependent on the magnitude of the reference and how much the Offset DAC moves from its default value. This offset is quoted on the specification page. The worst case offset occurs when the Offset DAC is at positive or negative full-scale. This value can be added to the offset present in the main DAC of a channel to give an indication of the overall offset for that channel. In most cases the offset can be removed by programming the channels C register with an appropriate value. The extra offset cause by the Offset DACs only needs to be taken into account when the Offset DAC is changed from its default value. Figure 9 shows the allowable code range which may be loaded to the Offset DAC and this is dependant on the reference value used. Thus, for a 5 V reference, the Offset DAC should not be programmed with a value greater than 8192 (0x2000).


Figure 9. Offset DAC Code Range

## OUTPUT AMPLIFIER

As the output amplifiers can swing to 1.4 V below the positive supply and 1.4 V above the negative supply, this limits how much the output can be offset for a given reference voltage. For example, it is not possible to have a unipolar output range of 20 V , since the maximum supply voltage is $\pm 16.5 \mathrm{~V}$.


Figure 10. Output Amplifier and Offset DAC
Figure 10 shows details of a DAC output amplifier and its connections to the Offset DAC. On power up, S1 is open, disconnecting the amplifier from the output. S3 is closed, so the output is pulled to SIGGND (R1 and R2 are very much greater than R6). S 2 is also closed to prevent the output amplifier being open-loop. If $\overline{\mathrm{CLR}}$ is low at power-up, the output will remain in this condition until $\overline{\mathrm{CLR}}$ is taken high. The DAC registers can be programmed, and the outputs will assume the programmed values when $\overline{\mathrm{CLR}}$ is taken high. Even if $\overline{\mathrm{CLR}}$ is high at powerup, the output will remain in the above condition until $\mathrm{V}_{\mathrm{DD}}>6 \mathrm{~V}$ and $\mathrm{V}_{\text {SS }}<-4 \mathrm{~V}$ and the initialization sequence has finished. The outputs will then go to their power-on default value.

## TRANSFER FUNCTION

The output voltage of a DAC in the AD5372/AD5373 is dependent on the value in the input register, the value of the $M$ and C registers, and the offset from the Offset DAC. The transfer functions for the AD5372 and AD5373 are shown below.

## AD5372 Transfer Function

Code applied to DAC from X1A or X1B register:-
DAC_CODE $=$ INPUT_CODE $\times(\mathrm{m}+1) / 2^{16}+\mathrm{c}-2^{15}$
DAC output voltage:-
Vout $=4 \times \mathrm{V}_{\text {Ref }} \times($ DAC_CODE - OFFSET_CODE $) / 2^{16}+\mathrm{V}_{\text {SIGGND }}$

## Notes

DAC_CODE should be within the range of 0 to 65535 .
For 12 V span $\mathrm{V}_{\text {ref }}=3.0 \mathrm{~V}$.
For 20 V span $\mathrm{V}_{\text {ref }}=5.0 \mathrm{~V}$.
X1A, X1B default code $=21844$
$\mathrm{m}=$ code in gain register - default $\operatorname{code}=2^{16}-1$.
$\mathrm{c}=$ code in offset register - default code $=2^{14}$.
OFFSET_CODE is the code loaded to the offset DAC. It is multiplied by 4 in the transfer function as this DAC is a 14 bit device. On power up the default code loaded to the offset DAC is 5461 ( $0 \times 1555$ ). With a 3 V reference this gives a span of -4 V to +8 V .

## AD5373 Transfer Function

Code applied to DAC from X1A or X1B register:-
DAC_CODE $=$ INPUT_CODE $\times(\mathrm{m}+1) / 2^{14}+\mathrm{c}-2^{13}$
DAC output voltage:-
Vout $=4 \times \mathrm{V}_{\text {REF }} \times($ DAC_CODE - OFFSET_CODE $) / 2^{14}+\mathrm{V}_{\text {SIGGND }}$
Notes
DAC_CODE should be within the range of 0 to 16383 .
For 12 V span $\mathrm{V}_{\text {ref }}=3.0 \mathrm{~V}$.
For 20 V span $\mathrm{V}_{\text {ref }}=5.0 \mathrm{~V}$.
X1A, X1B default code $=5461$
$\mathrm{m}=$ code in gain register - default code $=2^{14}-1$.
$\mathrm{c}=$ code in offset register - default code $=2^{13}$.
OFFSET_CODE is the code loaded to the offset DAC. It is multiplied by 4 in the transfer function as this DAC is a 14 bit device. On power up the default code loaded to the offset DAC is 5461 ( $0 \times 1555$ ). With a 3 V reference this gives a span of -4 V to +8 V .

## REFERENCE SELECTION

The AD5372/AD5373 has two reference input pins. The voltage applied to the reference pins determines the output voltage span on VOUT0 to VOUT31. VREF0 determines the voltage span for VOUT0 to VOUT7 (Group 0) and VREF1 determines the voltage span for VOUT8 to VOUT31 (Group 1 to Group 3). The reference voltage applied to each VREF pin can be different, if required, allowing the groups to have a different voltage spans. The output voltage range can be adjusted further by programming the offset and gain registers for each channel as well as programming the offset DACs. If the offset and gain features are not used (i.e. the $m$ and $c$ registers are left at their default values) the required reference levels can be calculated as follows:

$$
V R E F=\left(V O U T_{\max }-V O U T_{\min }\right) / 4
$$

If the offset and gain features of the AD5372/AD5373 are used, then the required output range is slightly different. The chosen output range should take into account the system offset and gain errors that need to be trimmed out. Therefore, the chosen output range should be larger than the actual, required range.

The required reference levels can be calculated as follows:

1. Identify the nominal output range on VOUT.
2. Identify the maximum offset span and the maximum
gain required on the full output signal range.
3. Calculate the new maximum output range on VOUT including the expected maximum offset and gain errors.
4. Choose the new required $\mathrm{VOUT}_{\text {max }}$ and $\mathrm{VOUT}_{\text {min }}$, keeping the VOUT limits centered on the nominal values. Note that $V_{D D}$ and $V_{S S}$ must provide sufficient headroom.
5. Calculate the value of VREF as follows:

$$
\text { VREF }=(\text { VOUTMAX }- \text { VOUTMIN }) / 4
$$

## Reference Selection Example

Nominal Output Range $=12 \mathrm{~V}(-4 \mathrm{~V}$ to $+8 \mathrm{~V})$
Offset Error $= \pm 70 \mathrm{mV}$
Gain Error $= \pm 3 \%$
SIGGND $=$ AGND $=0 \mathrm{~V}$

1) Gain Error $= \pm 3 \%$
=> Maximum Positive Gain Error $=+3 \%$
$=>$ Output Range incl. Gain Error $=12+0.03(12)=12.36 \mathrm{~V}$
2) Offset Error $= \pm 70 \mathrm{mV}$
=> Maximum Offset Error Span $=2(70 \mathrm{mV})=0.14 \mathrm{~V}$
=> Output Range including Gain Error and Offset Error $=$
$12.36 \mathrm{~V}+0.14 \mathrm{~V}=12.5 \mathrm{~V}$
3) VREF Calculation

Actual Output Range $=12.5 \mathrm{~V}$, that is -4.25 V to +8.25 V (centered);
$V R E F=(8.25 \mathrm{~V}+4.25 \mathrm{~V}) / 4=3.125 \mathrm{~V}$
If the solution yields an inconvenient reference level, the user can adopt one of the following approaches:

1. Use a resistor divider to divide down a convenient, higher reference level to the required level.
2. Select a convenient reference level above VREF and modify the Gain and Offset registers to digitally downsize the reference. In this way the user can use almost any convenient reference level but may reduce the performance by overcompaction of the transfer function.
3. Use a combination of these two approaches

## CALIBRATION

The user can perform a system calibration on the AD5372 and AD5373 to reduce gain and offset errors to below 1 LSB. This is achieved by calculating new values for the M and C registers and reprogramming them.

## Reducing Zero-scale and Full-scale Error

Zero-scale error can be reduced as follows:

1. Set the output to the lowest possible value.
2. Measure the actual output voltage and compare it with the required value. This gives the zero-scale error.
3. Calculate the number of LSBs equivalent to the error and subtract this from the default value of the C register. Note that only negative zero-scale error can be reduced.

Full-scale error can be reduced as follows:

1. Measure the zero-scale error.
2. Set the output to the highest possible value.
3. Measure the actual output voltage and compare it with the required value. Add this error to the zero-scale error. This is the full-scale error.
4. Calculate the number of LSBs equivalent to the full-scale error and subtract it from the default value of the M register. Note that only positive full-scale error can be reduced.
5. The M and C registers should not be programmed until both zero-scale and full-scale errors have been calculated.

## AD5372 CALIBRATION EXAMPLE

This example assumes that a -4 V to +8 V output is required. The DAC output is set to -4 V but measured at -4.03 V . This gives an zero-scale error of -30 mV .

1. $1 \mathrm{LSB}=12 \mathrm{~V} / 65536=183.105 \mu \mathrm{~V}$
2. $30 \mathrm{mV}=164 \mathrm{LSB}$
3. 164 LSB should be added to the default C register value: $(32768+164)=32932$
4. 32932 should be programmed to the C register

The full-scale error can now be removed. The output is set to +8 V and a value of +8.02 V is measured. The full-scale error is $+20 \mathrm{mV}-(-30 \mathrm{mV})=+50 \mathrm{mV}$
This is a full-scale error of +50 mV .

1. $50 \mathrm{mV}=273$ LSBs
2. 273 LSB should be subtracted from the default $M$ register value: $(65535-273)=65262$
3. 65262 should be programmed to the $M$ register

## AD5372/AD5373

## RESET FUNCTION

When the $\overline{\text { RESET }}$ pin is taken low, the DAC buffers are disconnected and the DAC outputs VOUT0 to VOUT31 are tied to their associated SIGGND signals via a $10 \mathrm{k} \Omega$ resistor. On the rising edge of $\overline{\text { RESET }}$ the AD5372/AD5373 state machine initiates a reset sequence to reset the $\mathrm{X}, \mathrm{M}$ and C registers to their default values. This sequence typically takes $300 \mu \mathrm{~s}$ and the user should not write to the part during this time. When the reset sequence is complete, and provided that $\overline{\mathrm{CLR}}$ is high, the DAC output will be at a potential specified by the default register settings which will be equivalent to SIGGGND. The DAC outputs will remain at SIGGND until the $\mathrm{X}, \mathrm{M}$ or C registers are updated and $\overline{\mathrm{LDAC}}$ is taken low.

## CLEAR FUNCTION

$\overline{\mathrm{CLR}}$ is an active low input which should be high for normal operation. The $\overline{\mathrm{CLR}}$ pin has in internal $500 \mathrm{k} \Omega$ pull-down resistor. When $\overline{\mathrm{CLR}}$ is low, the input to each of the DAC output buffer stages, VOUT0 to VOUT31, is switched to the externally set potential on the relevant SIGGND pin. While $\overline{\mathrm{CLR}}$ is low, all $\overline{\mathrm{LDAC}}$ pulses are ignored. When $\overline{\mathrm{CLR}}$ is taken high again, the DAC outputs remain cleared until $\overline{\mathrm{LDAC}}$ is taken low. The contents of input registers and DAC registers 0 to 31 are not affected by taking $\overline{\text { CLR }}$ low. To prevent glitches appearing on the outputs $\overline{\mathrm{CLR}}$ should be brought low whenever the output span is adjusted by writing to the offset DAC.

## BUSY AND LDAC FUNCTIONS

The value of an X2 (A or B) register is calculated each time the user writes new data to the corresponding X1, C, or M registers. During the calculation of X2, the BUSY output goes low. While $\overline{\text { BUSY }}$ is low, the user can continue writing new data to the X1, M, or C registers (see the Register Update Rates section for more details), but no DAC output updates can take place.
The $\overline{\text { BUSY }}$ pin is bidirectional and has a $50 \mathrm{k} \Omega$ internal pullup resistor. Where multiple AD5372 or AD5373 devices may be used in one system the BUSY pins can be tied together. This is useful where it is required that no DAC in any device is updated until all other DACs are ready. When each device has finished updating the X2 (A or B) registers it will release the $\overline{\text { BUSY }}$ pin. If another device hasn't finished updating its X 2 registers it will hold $\overline{\text { BUSY }}$ low, thus delaying the effect of $\overline{\mathrm{LDAC}}$ going low.
The DAC outputs are updated by taking the $\overline{\mathrm{LDAC}}$ input low. If $\overline{\text { LDAC }}$ goes low while $\overline{\mathrm{BUSY}}$ is active, the $\overline{\text { LDAC }}$ event is stored and the DAC outputs update immediately after $\overline{B U S Y}$ goes high. A user can also hold the $\overline{\mathrm{LDAC}}$ input permanently low. In this case, the DAC outputs update immediately after BUSY goes high. $\overline{\text { BUSY }}$ also goes low, for approximately 500 ns , whenever the $A / B$ Select Registers are written to.

As described later, the ADAD5372/AD5373 has flexible addressing that allows writing of data to a single channel, all channels in a group, the same channel in groups 0 to 3 or groups 1 to 4, or all channels in the device. This means that 1,4 , 8 or 32 DAC register values may need to be calculated and updated. As there is only one multiplier shared between 32 channels, this task must be done sequentially, so the length of the BUSY pulse will vary according to the number of channels being updated.
Table 7. $\overline{\text { BUSY }}$ Pulse Widths

| Action | BUSY Pulse Width <br> ( $\boldsymbol{\mu s}$ max) |
| :--- | :--- |
| Loading Input, C, or M to 1 channel | 1.25 |
| Loading Input, C, or M to 4 channels | 2.75 |
| Loading Input, C, or M to 8 channels | 4.75 |
| Loading Input, C, or M to 32 channels | 16.75 |

$\overline{\text { BUSY }}$ Pulse Width $=(($ Number of Channels +1$) \times 500 \mathrm{~ns})+250 \mathrm{~ns}$
The AD5372/AD5373 contains an extra feature whereby a DAC register is not updated unless its X2A or X2B register has been written to since the last time $\overline{\text { LDAC }}$ was brought low. Normally, when $\overline{\text { LDAC }}$ is brought low, the DAC registers are filled with the contents of the X2A or X2B registers, depending on the setting of the $A / B$ Select Registers. However the AD5372/AD5373 updates the DAC register only if the X2 data has changed, thereby removing unnecessary digital crosstalk.

## POWER-DOWN MODE

The AD5372/AD5373 can be powered down by setting Bit 0 in the control register. This will turn off the DACs thus reducing the current consumption. The DAC outputs will be connected to their respective SIGGND potentials. The power-down mode doesn't change the contents of the registers and the DACs will return to their previous voltage when the power-down bit is cleared.

## THERMAL MONITOR FUNCTION

The AD5372/AD5373 can be programmed to power down the DACs if the temperature on the die exceeds $130^{\circ} \mathrm{C}$. Setting Bit 1 in the control register (see Table 15) will enable this function. If the die temperature exceeds $130^{\circ} \mathrm{C}$ the AD5372/AD5373 will enter a temperature power-down mode, which is equivalent to setting the power-down bit in the control register. To indicate that the AD5372/AD5373 has entered temperature power-down mode Bit 4 of the control register is set. The AD5372/AD5373 will remain in temperature shutdown mode, even if the die temperature falls, until Bit 1 in the control register is cleared.

## TOGGLE MODE

The AD5372/AD5373 has two X2 registers per channel, X2A and X2B, which can be used to switch the DAC output between two levels with ease. This approach greatly reduces the overhead required by a micro-processor which would otherwise have to write to each channel individually. When the user writes to either the $\mathrm{X} 1 \mathrm{~A}, \mathrm{X} 2 \mathrm{~A}, \mathrm{M}$ or C registers the calculation engine will take a certain amount of time to calculate the appropriate X2A or X2B values. If the application only requires that the DAC output switch between two levels, such as a data generator, any method which reduces the amount of calculation time encountered is advantageous. For the data generator example the user need only set the high and low levels for each channel once, by writing to the X1A and X1B registers. The values of X2A and X2B will be calculated and stored in their respective registers. The calculation delay therefore only happens during the setup phase, i.e. when programming the initial values. To toggle a DAC output between the two levels it is only required to write to the relevant A/B Select Register to set the MUX2 register bit. Furthermore, since there are 8 MUX2 control bits per register it is possible to update eight channels with a single write. Table 17 shows the bits that correspond to each DAC output.

## SERIAL INTERFACE

The AD5372/AD5373 contains a high-speed SPI serial interface operating at clock frequencies up to $50 \mathrm{MHz}(20 \mathrm{MHz}$ for read operations). To minimize both the power consumption of the device and on-chip digital noise, the interface powers up fully only when the device is being written to, that is, on the falling edge of $\overline{\text { SYNC }}$. The serial interface is 2.5 V LVTTL compatible when operating from a 2.7 V to 3.6 V DV CC supply. It is controlled by four pins, as follows.

## $\overline{\text { SYNC }}$

Frame synchronization input.

## SDI

Serial data input pin.

## SCLK

Clocks data in and out of the device.

## SDO

Serial data output pin for data readback.

## SPI WRITE MODE

The AD5372AD5373 allows writing of data via the serial interface to every register directly accessible to the serial interface, which is all registers except the X2A and X2B registers and the DAC registers. The X2A and X2B registers are updated when writing to the $\mathrm{X} 1 \mathrm{~A}, \mathrm{X} 1 \mathrm{~B}, \mathrm{M}$ and C registers, and the DAC registers are updated by $\overline{\mathrm{LDAC}}$. The serial word (see Table 8 or Table 9) is 24 bits long. 16 or 14 of these bits are data bits, six bits are address bits, and two bits are mode bits that
determine what is done with the data. Two bits are reserved on the AD5373.

The serial interface works with both a continuous and a burst (gated) serial clock. Serial data applied to SDI is clocked into the AD5372AD5373 by clock pulses applied to SCLK. The first falling edge of $\overline{\text { SYNC }}$ starts the write cycle. At least 24 falling clock edges must be applied to SCLK to clock in 24 bits of data, before $\overline{\text { SYNC }}$ is taken high again. If $\overline{\text { SYNC }}$ is taken high before the 24th falling clock edge, the write operation will be aborted.

If a continuous clock is used, $\overline{\text { SYNC }}$ must be taken high before the 25th falling clock edge. This inhibits the clock within the AD5372/AD5373. If more than 24 falling clock edges are applied before $\overline{\text { SYNC }}$ is taken high again, the input data will be corrupted. If an externally gated clock of exactly 24 pulses is used, $\overline{\text { SYNC }}$ may be taken high any time after the 24th falling clock edge.

The input register addressed is updated on the rising edge of $\overline{\text { SYNC. In order for another serial transfer to take place, SYNC }}$ must be taken low again

Table 8. AD5372 Serial Word Bit Assignation

| I 23 | I 22 | I 21 | I 20 | I 19 | I 18 | I 17 | I 16 | I 15 | I 14 | I 13 | I 12 | I 11 | I 10 | I 9 | I 8 | I 7 | I | I | I | $\mathrm{I4}$ | I 3 | I 2 | I 1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| I | I |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| M 1 | M0 | A5 | A4 | A3 | A2 | A1 | A0 | D 15 | D 14 | D 13 | D 12 | D 11 | D 10 | D 9 | D 8 | D 7 | D 6 | D 5 | D 4 | D 3 | D 2 | D 1 | D 0 |

Table 9. AD5373 Serial Word Bit Assignation

| 123 | 122 | 121 | 120 | 119 | 118 | 117 | 116 | 115 | 114 | 113 | 112 | 111 | 110 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11* | 10* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| M1 | M0 | A5 | A4 | A3 | A2 | A1 | A0 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 0 | 0 |

## SPI READBACK MODE

The ADAD5372/AD5373 allows data readback via the serial interface from every register directly accessible to the serial interface, which is all registers except the DAC data registers. In order to read back a register, it is first necessary to tell the ADAD5372/AD5373 which register is to be read. This is achieved by writing to the device a word whose first two bits are the special function code 00 . The remaining bits then determine if the operation is a readback, and the register which is to be read back, or if it is a write to of the special function registers such as the control register.
After the special function write has been performed, if it is a readback command then data from the selected register will be clocked out of the SDO pin during the next SPI operation. The SDO pin is normally three-state but becomes driven as soon as a read command has been issued. The pin will remain driven until the registers data has been clocked out. See Figure 5 for the read timing diagram. Note that due to the timing requirements of $\mathrm{t}_{5}$ (25ns) the maximum speed of the SPI interface during a read operation should not exceed 20 MHz .

## REGISTER UPDATE RATES

As mentioned previously the value of the X 2 ( A or B ) register is calculated each time the user writes new data to the corresponding X1, C or M registers. The calculation is performed by a three stage process. The first two stages take 500 ns each and the third stage takes 250 ns. When the write to one of the $\mathrm{X} 1, \mathrm{C}$ or M registers is complete the calculation process begins. If the write operation involves the update of a single DAC channel the user is free to write to another register provided that the write operation doesn't finish until the first stage calculation is complete, i.e. 500 ns after the completion of the first write operation. If a group of channels is being updated by a single write operation the first stage calculation will be repeated for each channel, taking 500 ns per channel. In this case the user should not complete the next write operation until this time has elapsed.

## CHANNEL ADDRESSING AND SPECIAL MODES

If the mode bits are not 00 , then the data word D13 to D0 is written to the device. Address bits A5 to A0 determine which channel or channels is/are written to, while the mode bits determine to which register ( $\mathrm{X} 1 \mathrm{~A}, \mathrm{X} 1 \mathrm{~B}, \mathrm{C}$ or M ) the data is written, as shown in Table 8 and Table 9. If data is to be written to the X 1 A or X 1 B register, the setting of the $\overline{\mathrm{A}} / \mathrm{B}$ bit in the Control Register determines which $(0 \rightarrow \mathrm{X} 1 \mathrm{~A}, 1 \rightarrow \mathrm{X} 1 \mathrm{~B})$.

Table 10. Group Addressing

| A5 | A4 | A3 | Group Selected |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | All groups, all DACs |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 2 |
| 1 | 0 | 0 | 3 |
| 1 | 0 | 1 | 4 |
| 1 | 1 | 0 | $1,2,3,4,5$ |
| 1 | 1 | 1 | $2,3,4,5$ |

Table 11. Channel Addressing

| A2 | A1 | A0 | Channel Selected |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 2 |
| 0 | 1 | 1 | 3 |
| 1 | 0 | 0 | 4 |
| 1 | 0 | 1 | 5 |
| 1 | 1 | 0 | 6 |
| 1 | 1 | 1 | 7 |

Table 12. Mode Bits

| M1 | M0 | Action |
| :--- | :--- | :--- |
| 1 | 1 | Write DAC data $(\mathrm{x})$ register |
| 1 | 0 | Write DAC offset $(\mathrm{m})$ register |
| 0 | 1 | Write DAC gain $(\mathrm{m})$ register <br> 0 |

The AD5372/AD5373 has very flexible addressing that allows writing of data to a single channel, all channels in a group, the same channel in groups 0 to 3 or groups 1 to 3, or all channels in the device Table 10 shows all these address modes.

Table 13. Group and Channel Addressing
This table shows which group(s) and which channel(s) is/are addressed for every combination of address bits A5 to A0.

|  |  | ADDRESS BITS A5 TO A3 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 |
| ADDRESS BITS A2 TO A0 | 000 | All groups, all channels | Group 0, channel 0 | Group 1, channel 0 | Group 2, channel 0 | Group 3, channel 0 | Reserved | Groups 0,1,2,3 channel 0 | Groups 1,2,3 channel 0 |
|  | 001 | Group 0, all channels | Group 0, channel 1 | Group 1, channel 1 | Group 2, channel 1 | Group 3, channel 1 | Reserved | Groups 0,1,2,3 channel 1 | Groups 1,2,3 channel 1 |
|  | 010 | Group 1, all channels | Group 0, channel 2 | Group 1, channel 2 | Group 2, channel 2 | Group 3, channel 2 | Reserved | Groups $0,1,2,3$ channel 2 | Groups 1,2,3 channel 2 |
|  | 011 | Group 2, all channels | Group 0, channel 3 | Group 1, channel 3 | Group 2, channel 3 | Group 3, channel 3 | Reserved | Groups $0,1,2,3$ channel 3 | Groups 1,2,3 channel 3 |
|  | 100 | Group 3, all channels | Group 0, channel 4 | Group 1, channel 4 | Group 2, channel 4 | Group 3, channel 4 | Reserved | Groups 0,1,2,3 channel 4 | Groups 1,2,3 channel 4 |
|  | 101 | Reserved | Group 0, channel 5 | Group 1, channel 5 | Group 2, channel 5 | Group 3, channel 5 | Reserved | Groups 0,1,2,3 channel 5 | Groups 1,2,3 channel 5 |
|  | 110 | Reserved | Group 0, channel 6 | Group 1, channel 6 | Group 2, channel 6 | Group 3, channel 6 | Reserved | Groups 0,1,2,3 channel 6 | Groups 1,2,3 channel 6 |
|  | 111 | Reserved | Group 0, channel 7 | Group 1, channel 7 | Group 2, channel 7 | Group 3, channel 7 | Reserved | Groups $0,1,2,3$ channel 7 | Groups 1,2,3 channel 7 |

## SPECIAL FUNCTION MODE

If the mode bits are 00 , then the special function mode is selected, as shown in Table 14. Bits I21 to I16 of the serial data word select the special function, while the remaining bits are data required for execution of the special function, for example the channel address for data readback.

The codes for the special functions are shown in Table 15. Table 16 shows the addresses for data readback.

Table 14. Special Function Mode

| 123 | 122 | 121 | 120 | 119 | 118 | 117 | 116 | 115 | 114 | 113 | 112 | 111 | 110 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | S5 | S4 | S3 | S2 | S1 | S0 | F15 | F14 | F13 | F12 | F11 | F10 | F9 | F8 | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 |

Table 15. Special Function Codes

| SPECIAL FUNCTION CODE |  |  |  |  |  | $\begin{aligned} & \text { DATA } \\ & \hline \text { F15-F0 } \end{aligned}$ | ACTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S5 | S4 | S3 | S2 | S1 | So |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0000000000000000 | NOP |
| 0 | 0 | 0 | 0 | 0 | 1 | XXXX XXXX XXXX X[F2:F0] | Write control register <br> F2 $=1 \rightarrow$ Select B reg for input; F2 $=0 \rightarrow$ Select A reg for input <br> F1 $=1 \rightarrow$ En temp shutdown; F1 $=0 \rightarrow$ Disable temp shutdown <br> F0 $=1 \rightarrow$ Soft power down; $\mathrm{F} 0=0 \rightarrow$ soft power up |
| 0 | 0 | 0 | 0 | 1 | 0 | XX[F13:F0] | Write data in F13:F0 to OFS0 register |
| 0 | 0 | 0 | 0 | 1 | 1 | XX[F13:F0] | Write data in F13:F0 to OFS1 register |
| 0 | 0 | 0 | 1 | 0 | 0 | XX[F13:F0] | Reserved |
| 0 | 0 | 0 | 1 | 0 | 1 | See Table 14 | Select register for readback |
| 0 | 0 | 0 | 1 | 1 | 0 | XXXX XXXX[F7:F0] | Write data in F7:F0 to A/B Select Register 0 |
| 0 | 0 | 0 | 1 | 1 | 1 | XXXX XXXX[F7:F0] | Write data in F7:F0 to A/B Select Register 1 |
| 0 | 0 | 1 | 0 | 0 | 0 | XXXX XXXX[F7:F0] | Write data in F7:F0 to A/B Select Register 2 |
| 0 | 0 | 1 | 0 | 0 | 1 | XXXX XXXX[F7:F0] | Write data in F7:F0 to A/B Select Register 3 |
| 0 | 0 | 1 | 0 | 1 | 0 | XXXX XXXX[F7:F0] | Reserved |
| 0 | 0 | 1 | 0 | 1 | 1 | XXXX XXXX[F7:F0] | Block write A/B Select Registers <br> F7:F0 $=0$, write all 0's (all channels use X2A register) <br> F7:F0 = 1, wrote all 1's (all channels use X2B register) |

Table 16. Address Codes for Data Readback

| F15 | F14 | F13 | F12 | F11 | F10 | F9 | F8 | F7 | REGISTER READ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Bits F12 to F7 select channel to be read back, from Channel $0=001000$ to Channel $31=100111$ |  |  |  |  |  | X1A Register |
| 0 | 0 | 1 |  |  |  |  |  |  | X1B Register |
| 0 | 1 | 0 |  |  |  |  |  |  | C Register |
| 0 | 1 | 1 |  |  |  |  |  |  | M Register |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Control Register |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | OFS0 Data Register |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | OFS1 Data Register |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Reserved |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | A/B Select Register 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | A/B Select Register 1 |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | A/B Select Register 2 |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | A/B Select Register 3 |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Reserved |

## AD5372/AD5373

Table 17. DACs Select by A/B Select Registers

| A/B Select <br> Register | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | VOUT7 | VOUT6 | VOUT5 | VOUT4 | VOUT3 | VOUT2 | VOUT1 | VOUT0 |
| 1 | VOUT15 | VOUT14 | VOUT13 | VOUT12 | VOUT11 | VOUT10 | VOUT9 | VOUT8 |
| 2 | VOU23 | VOUT22 | VOUT21 | VOUT20 | VOUT19 | VOUT18 | VOUT17 | VOUT16 |
| 3 | VOUT31 | VOUT30 | VOUT29 | VOUT28 | VOUT27 | VOUT26 | VOUT25 | VOUT24 |

## POWER SUPPLY DECOUPLING

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5372/AD5373 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5372/AD5373 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. For supplies with multiple pins ( $\mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{CC}}$ ), it is recommended to tie these pins together and to decouple each supply once.

The AD5372/AD5373 should have ample supply decoupling of $10 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$ on each supply located as close to the package as possible, ideally right up against the device. The $10 \mu \mathrm{~F}$ capacitors are the tantalum bead type. The $0.1 \mu \mathrm{~F}$ capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), such as the common ceramic types that provide a low impedance path to ground at high frequencies, to handle transient currents due to internal logic switching.

Digital lines running under the device should be avoided, because these couple noise onto the device. The analog ground plane should be allowed to run under the AD5372/AD5373 to avoid noise coupling. The power supply lines of the AD5372/AD5373 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching digital signals should be shielded with digital ground to avoid radiating noise to other parts of the board, and should never be run near the reference inputs. It is essential to mini mize noise on all $V_{\text {REF }}$ lines.

Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane, while signal traces are placed on the solder side.

As is the case for all thin packages, care must be taken to avoid flexing the package and to avoid a point load on the surface of
this package during the assembly process.

## POWER SUPPLY SEQUENCING

When the supplies are connected to the AD5372/AD5373 it is important that the AGND and DGND pins are connected to the relevant ground plane before the positive or negative supplies are applied. In most applications this is not an issue as the ground pins for the power supplies will be connected to the ground pins of the AD5372/AD5373 via ground planes. Where the AD5372/AD5373 is to be used in a hot-swap card care should be taken to ensure that the ground pins are connected to the supply grounds before the positive or negative supplies are connected. This is required to prevent currents flowing in directions other than towards an analog or digital ground.

## Preliminary Technical Data

## AD5372/AD5373

## INTERFACING EXAMPLES

The SPI interface of the AD5372/AD5373 is designed to allow the parts to be easily connected to industry standard DSPs and micro-controllers. Figure 11 shows how the AD5372/AD5373 could be connected to the Analog Devices Blackfin ${ }^{\circledR}$ DSP. The Blackfin has an integrated SPI port which can be connected directly to the SPI pins of the AD5372/AD5373 and programmable I/O pins which can be used to set or read the state of the digital input or output pins associated with the interface.


Figure 11. Interfacing to a Blackfin DSP
The Analog Devices ADSP-21065L is a floating point DSP with two serial ports (SPORTS). Figure 12 shows how one SPORT can be used to control the AD5372/AD5373. In this example the Transmit Frame Synchronization (TFS) pin is connected to the Receive Frame Synchronization (RFS) pin. Similarly the
transmit and receive clocks (TCLK and RCLK) are also connected together. The user can write to the AD5372/AD5373 by writing to the transmit register. A read operation can be accomplished by first writing to the AD5372/AD5373 to tell the part that a read operation is required. A second write operation with a NOP instruction will cause the data to be read from the AD5372/AD5373. The DSPs receive interrupt can be used to indicate when the read operation is complete.


Figure 12. Interfacing to an ADSP-21065L DSP

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-026BCD

Figure 13. 64-Lead Low Profile Quad Flat Package [LQFP] (ST-64-2)
Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MO-220-VLLD-2
Figure 14. 56-Lead Free Chip Scale Package [LFCSP] (CP-56)
Dimensions shown in millimeters

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD5372BSTZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $64-$ Lead LQFP | ST-64 |
| AD5372BCPZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 56 -Lead LFCSP | CP-56 |
| AD5373BSTZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $64-$-ead LQFP | ST-64 |
| AD5373BCPZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $56-$ Lead LFCSP | CP-56 |

NOTES

