

# Selectable Dual 3V/3.3V/5V 8-Bit DACs

## **GENERAL DESCRIPTION**

The ML2330 Selectable Dual 3V/3.3V/5V 8-bit DACs are dual voltage output digital-to-analog converters which can be independently programmed, or powered down to conserve power. The devices are intended for use in portable or low power 3V systems where space is critical.

Programming access to the DACs is provided over a high speed (10Mb/s), 3-wire serial interface which is compatible to the SPI<sup>TM</sup> and Microwire<sup>TM</sup> data formats. In addition to independent programming of the DAC output voltages, each device may be powered down, independent of the other DAC, to conserve power. Each DAC draws 2mA maximum quiescent current when operating, and typically less than 1μA when powered down.

The device comes in an 8-pin SOIC package and in a special Extended Commercial temperature range (-20°C to 70°C) or Industrial temperature range (-40°C to 85°C).

## **FEATURES**

- $3V \pm 10\%$ ,  $3.3 \pm 10\%$  or  $5V \pm 10\%$  operation
- Low supply current (3.5mA max)
- Individual and full power down (down to 1µA)
- 10Mb/s three-wire serial interface, compatible to SPI and Microwire
- 8-pin SOIC package
- Available in Extended Commercial temperature range (-20°C to 70°C) and Industrial temperature range (-40°C to 85°C)
- Guaranteed monotonicity

\*Some Packages Are End Of Life Or Obsolete

# **BLOCK DIAGRAM**



# **PIN CONFIGURATION**



# **PIN DESCRIPTION**

| •   |           |                 |
|-----|-----------|-----------------|
| PIN | NAME      | FUNCTION        |
| 1   | $D_IN$    | Data In         |
| 2   | $S_{CLK}$ | Serial Clock    |
| 3   | CS        | Chip Select     |
| 4   | $D_OUT$   | Data Out        |
| 5   | GND       | Ground          |
| 6   | OUT B     | Output of DAC B |
| 7   | OUT A     | Output of DAC A |
| 8   | $V_{CC}$  | Positive Supply |
|     |           |                 |

2 REV. 1.0 10/10/2000

# **ABSOLUTE MAXIMUM RATINGS**

# **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> )    | 6.0V                                    |
|--------------------------------------|-----------------------------------------|
| GND0                                 | $0.3V \text{ to } V_{CC} + 0.3V$        |
| Logic Inputs–C                       | $0.3 \text{V to V}_{CC} + 0.3 \text{V}$ |
| Input Current per Pin                | ±25mA                                   |
| Storage Temperature                  | –65°C to 150°C                          |
| Package Dissipation at $T_A = 25$ °C | 750mW                                   |
| Lead Temperature (Soldering 10 sec.) |                                         |
| SOIC                                 | 150°C                                   |

| Supply Voltage (V <sub>CC</sub> ) |               |
|-----------------------------------|---------------|
| ML2330ES-2                        | 3V ± 10%      |
| ML2330ES-3                        | 3.3V ± 10%    |
| ML2330ES-5                        | 5V ± 10%      |
| Temperature Range                 |               |
| ML2330ES                          | –20°C to 70°C |
| ML2330IS                          | –40°C to 85°C |
|                                   |               |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = Operating Supply Voltage Range,  $f_{CLK}$  = 10MHz  $R_L$  = 1k $\Omega$ ,  $(R_L = 2k\Omega$  for  $V_{CC}$  = 5V),  $C_L$  = 100pF (Note 1)

| PARAMETER                    | SYMBOL             | CONDITIONS                                         |                      | MIN | TYP | MAX  | UNITS |
|------------------------------|--------------------|----------------------------------------------------|----------------------|-----|-----|------|-------|
| Converter                    |                    |                                                    |                      | I   |     |      |       |
| Resolution                   |                    |                                                    |                      | 8   |     |      | bits  |
| Integral Linearity Error     | ILE                |                                                    |                      |     |     | ±1.5 | LSB   |
| Differential Linearity Error | DLE                |                                                    |                      |     |     | ±1   | LSB   |
| Offset Error                 |                    | $V_{CC} = 3.3 \text{V or } 3.0 \text{V}$           | E Suffix             | 10  | 20  | 30   | mV    |
|                              |                    |                                                    | I Suffix             | 5   | 20  | 35   | mV    |
|                              |                    | $V_{CC} = 5V$                                      | E Suffix             | 15  | 25  | 35   | mV    |
|                              |                    |                                                    | I Suffix             | 10  | 25  | 40   | mV    |
| Gain Error                   |                    |                                                    |                      |     |     | ±5   | %FS   |
| Analog Output                |                    |                                                    |                      |     |     |      |       |
| Output Drive Current         | I <sub>OUTPP</sub> | Full scale output                                  |                      |     |     | 2    | mA    |
| Power Supply Rejection Ratio | PSRR               | @00 & FF                                           |                      |     | 40  |      | dB    |
| Digital and DC               | -                  |                                                    |                      |     |     | -    | •     |
| Logic Input Low              | V <sub>IL</sub>    | V <sub>CC</sub> = 3V, 3.3V, or 5V                  |                      |     |     | 0.8  | V     |
| Logic Input High             | V <sub>IH</sub>    | $V_{CC} = 3V \text{ or } 3.3V$ $V_{CC} = 5V$       |                      | 2.0 |     |      | V     |
|                              |                    |                                                    |                      | 2.8 |     |      | V     |
| Logic Input Low Current      | I <sub>IL</sub>    | V <sub>IN</sub> = GND                              |                      | -1  |     |      | μΑ    |
| Logic Input High Current     | I <sub>IH</sub>    | $V_{IN} = V_{CC}$                                  |                      |     |     | 1    | μΑ    |
| Logic Output Low             | V <sub>OL</sub>    | I = 3.2mA                                          | I = 3.2mA            |     |     | 0.4  | V     |
| Logic Output High            | V <sub>OH</sub>    | I = 0.4mA                                          |                      | 2.4 |     |      | V     |
| Supply Current               | I <sub>CC</sub>    | R <sub>L</sub> = ∞                                 |                      |     | 2.5 | 3.5  | mA    |
| Power Down Current           |                    | All digital inputs at static 0V or V <sub>CC</sub> | $V_{CC} = 3V$        |     |     | 3    | μΑ    |
|                              |                    |                                                    | V <sub>CC</sub> = 5V |     |     | 5    | μΑ    |
| AC Performance               | -                  |                                                    | •                    |     |     |      |       |
| Settling Time                | t <sub>S</sub>     | ±1/2 LSB                                           |                      |     | 5   | 10   | μs    |
| Slew Rate                    |                    |                                                    |                      |     | 1.4 |      | V/µs  |
| Crosstalk                    |                    |                                                    |                      | 60  |     |      | dB    |

Note 1: Limits are guaratneed by 100% testing, sampling or correlation with worst case test conditions.

REV. 1.0 10/10/2000 3

# TIMING CHARACTERISTICS (Serial Interface)

 $V_{CC}$  = Operating Supply Voltage Range,  $C_L$  = 50pF,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted

| PARAMETER                                                | SYMBOL           | CONDITIONS                   | MIN | TYP | MAX | UNITS |
|----------------------------------------------------------|------------------|------------------------------|-----|-----|-----|-------|
| Converter                                                | 1                |                              | ,   | 1   | 1   | 1     |
| CS Fall to S <sub>CLK</sub><br>Setup Time                | t <sub>CSS</sub> |                              | 20  |     |     | ns    |
| S <sub>CLK</sub> Rise to <del>CS</del><br>Rise Hold Time | t <sub>CSH</sub> |                              | 50  |     |     | ns    |
| D <sub>IN</sub> to S <sub>CLK</sub><br>Rise Setup Time   | t <sub>DS</sub>  |                              | 20  |     |     | ns    |
| D <sub>IN</sub> to S <sub>CLK</sub><br>Rise Hold Time    | t <sub>DH</sub>  |                              | 20  |     |     | ns    |
| S <sub>CLK</sub> Frequency                               | f <sub>CLK</sub> |                              |     | 10  |     | MHz   |
| S <sub>CLK</sub> Duty Cycle                              |                  |                              | 40  |     | 60  | %     |
| S <sub>CLK</sub> to D <sub>OUT</sub> Valid               | t <sub>DO</sub>  | V <sub>CC</sub> = 3.3V or 5V |     | 30  | 60  | ns    |
|                                                          |                  | $V_{CC} = 3V$                |     | 45  | 90  | ns    |





Figure 1a. Connections for Microwire.

Figure 1b. Connections for SPI.



**Figure 1c. Interface Timing** 

REV. 1.0 10/10/2000



Figure 2. Detail Interface Timing

## **FUNCTIONAL DESCRIPTION**

#### **SERIAL INTERFACE**

The ML2330 communicates with microprocessors through a synchronous, full-duplex, 3-wire interface (figure 1A & B). At power on, the control registers are cleared and both DACs have high impedance outputs. Data timing shown in Figure 1C is sent MSB-first and can be transmitted in one 4-bit and one 8-bit packet or in one 12-bit word. If a 16-bit control word is used, the first four bits are ignored. The serial clock ( $S_{CLK}$ ) synchronizes the data transfer. Data is transmitted and received simultaneously. Figure 2 shows detailed serial interface timing. Note that the clock should be low between updates.  $D_{OUT}$  does not go into a high impedance state if the clock idles or  $\overline{CS}$  is high.

Serial data is clocked into the data registers in MSB-first format, with the address and configuration information preceding the actual DAC data. Data is sampled on the  $S_{CLK}$ 's rising edge while  $\overline{CS}$  is low. Data at  $D_{OUT}$  is clocked out 12.5 clock cycles later, on the  $S_{CLK}$ 's falling edge.

Chip Select  $\overline{\text{CS}}$ ) must be low to enable the read or write operation. If  $\overline{\text{CS}}$  is high, the interface is disabled and D<sub>OUT</sub> remains unchanged.  $\overline{\text{CS}}$  must go low at least 10ns before the first clock pulse to properly clock in the first bit. With  $\overline{\text{CS}}$  low, data is clocked into the ML2330's internal shift register on the rising edge of the external serial clock. S<sub>CLK</sub> can be driven at rates up to 10MHz.

# SERIAL INPUT DATA FORMAT AND CONFIGURATION CODES

The 12-bit serial input format shown in Figure 3 comprises two DAC address bits (A1, A0), two power down control bits (P1, P0) and eight bits of data (D7...D0).

Figure 3. Serial Input Format

The 4-bit address/control code configures the DAC as shown in Table 1.

| A1 A0 Function                   |  | Function                          |
|----------------------------------|--|-----------------------------------|
| 0 0 No operation                 |  | No operation                      |
| 0 1 Select control bits and DAC  |  | Select control bits and DAC A     |
| 1 0 Select control bits and DA   |  | Select control bits and DAC B     |
| 1 1 Select control bits and both |  | Select control bits and both DACs |

**Table 1.1 Address Selection** 

| P1 | PO | Function               |  |  |
|----|----|------------------------|--|--|
| 0  | 0  | Normal                 |  |  |
| 0  | 1  | Power down DAC A       |  |  |
| 1  | 0  | Power down DAC B       |  |  |
| 1  | 1  | Power down entire chip |  |  |

**Table 1.2 Power Down Selection** 

# **DAC OPERATION**

The DACs are implemented using an array of equal current sources that are decoded linearly for the four most significant bits to improve differential linearity and to reduce output glitch around major carries. A voltage difference between on-board bandgap reference voltage and GND is converted to a reference current using an internal resistor to set up the appropriate current level in the DACs. The DACs output current is then converted to a voltage output by an output buffer and a resistive network. The matching among the on-chip resistors preserves the gain accuracy between these conversions.

REV. 1.0 10/10/2000 5

### **VOLTAGE REFERENCE**

A bandgap voltage reference is incorporated on the ML2330. It is trimmed for zero temperature coefficient at 25°C to minimize output voltage drift over the specified operating temperature range.

### **OUTPUT BUFFER AND GAIN SETTING**

The output buffer converts the DAC output current to a voltage output using a resistive network. The outputs can swing from GND +0.02V to either 2.02V (3V) or 4.02V (5V). The DAC transfer function is:

$$V_{OUT} = \frac{K \times DATA}{256} + 0.02$$

where K = 2 if  $V_{CC} = 3V$  and K = 4 if  $V_{CC} = 5V$ 

In the 3V operation, the amplifier outputs will settle to 1/2LSB in 10 $\mu$ s when loads are greater than 1k $\Omega$  (2k $\Omega$  for 5V operation) and capacitive loads smaller than 100pF.

### **GAIN ERROR**

The graph below shows how gain error varies with temperature when  $V_{CC} = 3.3V$ .



## **POWER DOWN MODE**

There are three power-down modes in the ML2330. By clearing the control bits P1-P0 (Table 3.2), the entire chip will be powered down with a supply current less than  $5\mu$ A. Individual DACs can also be powered down to save power (1.75mA per DAC).

**6** REV. 1.0 10/10/2000

## PHYSICAL DIMENSIONS inches (millimeters)



## ORDERING INFORMATION

| PART NUMBER              | V <sub>CC</sub> | TEMPERATURE RANGE | PACKAGE          |
|--------------------------|-----------------|-------------------|------------------|
| ML2330ES-2               | 3V              | -20°C to 70°C     | 8-Pin SOIC (S08) |
| ML2330ES-3 (End Of Life) | 3.3V            | -20°C to 70°C     | 8-Pin SOIC (S08) |
| ML2330ES-5 (End Of Life) | 5V              | -20°C to 70°C     | 8-Pin SOIC (S08) |
| ML2330IS-2               | 3V              | -40°C to 85°C     | 8-Pin SOIC (S08) |
| ML2330IS-3 (Obsolete)    | 3.3V            | -40°C to 85°C     | 8-Pin SOIC (S08) |
| ML2330IS-5               | 5V              | -40°C to 85°C     | 8-Pin SOIC (S08) |

## **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

© 2000 Fairchild Semiconductor Corporation

REV. 1.0 10/10/2000 7