

# **CA82C84A**

### **CLOCK GENERATOR AND DRIVER**

- Pin and functional compatibility with the Industry standard 8284/8284A
- Generates system clock for 80C86/88 microprocessors
- Very high speed 5, 8 and 10 MHz
- Low power CMOS implementation
- TTL Input/output compatibility
- 5V ± 10% power supply
- Provides Local READY and Multibus™ READY Synchronization
- Generates System Reset Output from Schmitt Trigger Input
- Capable of Clock Synchronization with other 8284As
- Uses a Crystal or a TTL signal for frequency source

The CA82C84A is a high performance, single chip clock generator/driver for the 8088/86 type processors, offering pin-for-pin functional compatibility with the industry standard 8284/8284A. It features a crystal-controlled oscillator, a divide-by-three counter, complete Multibus™ *Ready* synchronization, and reset logic.

The CA82C84A is manufactured using CMOS technology. Its high speed makes it ideally suited for aerospace and defense applications. Its very low power consumption also makes it suitable for portable systems and systems with low power standby modes.



Figure 1: CA82C84A BLOCK DIAGRAM



Figure 2: PLCC and DIP PIN CONFIGURATIONS

Table 1: PIN DESCRIPTIONS

| Symbol          |        |        | Type | Name and Function                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------|--------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | PLCC   | PDIP   |      |                                                                                                                                                                                                                                                                                                                                                                                                |
| AEN1,<br>AEN2   | 3, 7   | 3, 7   | 1    | Address Enable: ĀEN is an active LOW signal which qualifies its respective Bus Ready Signal. ĀEN1 validates RDY1 while AEN2 validates RDY2. Two ĀEN signal inputs are usefu in system configurations with two multi-master System Buses. In non-multi-master configurations the ĀEN signal inputs are tied true (LOW).                                                                         |
| ASYNC           | 17     | 15     |      | <b>Ready Synchronization Select:</b> ASYNC defines the synchronization mode of the READY logic. When ASYNC is LOW, two stages of READY sync are provided. When HIGH or oper a single stage of READY sync is provided (an internal pull-up is provided).                                                                                                                                        |
| CLK             | 9      | 8      | 0    | <b>Processor Clock</b> : CLK is used by the processor and all devices which connect directly to the processor's local bus. CLK has an output frequency of $^{1}/_{3}$ the crystal or EFI input frequency and a $^{1}/_{3}$ duty cycle. An output HIGH of 4.5 volts ( $V_{DD} = 5V$ ) is provided to drive MOS devices.                                                                         |
| CSYNC           | 1      | 1      | 1    | Clock Synchronization: CSYNC is an active HIGH signal which allows multiple 8284As to be synchronized to provide clocks that are in phase. When CSYNC is HIGH the internal counters are reset. When CSYNC goes LOW the internal counters are allowed to resume counting CSYNC must be externally synchronized to EFI. When using the internal oscillator, CSYNC should be hardwired to ground. |
| EFI             | 16     | 14     | . 1  | <b>External Frequency:</b> When $F/\overline{C}$ is strapped HIGH, CLK is generated from the input frequency appearing on this pin. The input signal is a square wave 3x the frequency of the desired CLK output.                                                                                                                                                                              |
| F/C             | 15     | - 13   | ŧ    | Frequency/Crystal Select: F/C is a strapping option. When strapped LOW, F/C permits the processor clock to be generated by the crystal. When strapped HIGH, CLK is generated from the EFI input.                                                                                                                                                                                               |
| OSC             | 13     | 12     | 0    | Oscillator Output: OSC is the TTL level output of the internal oscillator circuitry. Its frequency is equal to that of the crystal.                                                                                                                                                                                                                                                            |
| PCLK            | 2      | 2      | 0    | <b>Peripheral Clock:</b> PCLK is a TTL level peripheral clock signal whose output frequency is <sup>1</sup> , <sub>2</sub> that of CLK and has a 50% duty cycle.                                                                                                                                                                                                                               |
| RDY1,<br>RDY2   | 4, 6   | 4, 6   | 1    | <b>Bus Ready:</b> (Transfer Complete) RDY is an active HIGH signal which indicates that data from a device located on the system data bus has been received, or is available. RDY1 is qualified by AEN1 while RDY2 is qualified by AEN2.                                                                                                                                                       |
| READY           | 5      | 5      | 0    | <b>Ready:</b> READY is an active HIGH signal which is the synchronized RDY signal input. READY is cleared after the guaranteed hold time to the processor has been met.                                                                                                                                                                                                                        |
| RES             | 12     | 11     | 1    | Reset In: RES is an active LOW signal used to generate RESET. The CA82C84A provides a Schmitt trigger input so that an RC connection can be used to establish the power-up reserved for proper duration.                                                                                                                                                                                       |
| RESET           | 11     | 10     | 0    | <b>Reset:</b> RESET is an active HIGH signal which is used to reset the 8086 family processors. Its timing characteristics are determined by $\overline{\text{RES}}$ .                                                                                                                                                                                                                         |
| V <sub>DD</sub> | 20     | 18     | -    | Power: 5V ± 10% DC Supply                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>SS</sub> | 10     | 9      | -    | Ground: 0 V                                                                                                                                                                                                                                                                                                                                                                                    |
| X1, X2          | 19, 18 | 17, 16 | 1    | <b>Crystal In:</b> X1 and X2 are the pins to which a crystal is attached. The crystal frequency is $3x$ the desired processor clock frequency. (If no crystal is attached, then X1 should be tied to $V_{DD}$ or $V_{SS}$ and X2 should be left open.)                                                                                                                                         |

#### **FUNCTIONAL DESCRIPTION**

#### Oscillator

The oscillator of the CA82C84A is designed for use with an external parallel resonant, fundamental mode crystal from which the basic operating frequency is derived.

The crystal frequency should be selected to be 3x the required CPU clock frequency. X1 and X2 are the two crystal inputs. For the most stable operation of OSC, two capacitors (C1 = C2), as shown in the waveform figures, are recommended. The output of the oscillator is buffered and brought out on OSC so that other system timing signals can be derived from this stable, crystal-controlled source.

Capacitors C1, C2 are chosen such that their combined capacitance:

$$CT = \frac{C1 + C2}{C1 \cdot C2}$$
 (Including stray capacitance)

matches the load capacitance as specified by the crystal manufacturer. This insures operation within the frequency tolerance specified by the crystal manufacturer.

### **Clock Generator**

The clock generator consists of a synchronous divide-bythree counter with a special clear input that inhibits the counting. This clear input (CSYNC) allows the output clock to be synchronized with an external event (such as another CA82C84A clock). The CSYNC input is synchronized to the EFI clock externally with the use of two Schottky flip-flops. The counter output is a 33% duty cycle clock at one-third the input frequency.

The F/C input is a strapping pin that selects either the crystal oscillator or the EFI input as the clock for the  $\pm$  3 counter. If the EFI input is selected as the clock source, the oscillator section can be used independently for another clock source with output taken from OSC.



Figure 3: CSYNC SYNCHRONIZATION

### **Clock Outputs**

The CLK output is a 33% duty cycle clock driver designed to drive the 8088/86 processors directly. PCLK is a TTL level peripheral clock signal with a frequency of  $^{1}/_{2}$  CLK, and a 50% duty cycle.

### **Reset Logic**

The reset logic provides a Schmitt trigger input (RES) and a synchronizing flip-flop to generate the reset timing. The reset signal is synchronized to the falling edge of CLK. Utilizing this function, a simple RC network can be used to provide a power-on reset.

### **READY Synchronization**

Two READY Inputs (RDY1, RDY2) are provided to accommodate two multi-master system buses. Each input has a qualifier (AEN1 and AEN2, respectively). The AEN signals validate their respective RDY signals. If a multi-master system is not being used, the AEN pin should be tied LOW.

Synchronization is required for all asynchronous activegoing edges of either RDY input to guarantee that the RDY setup and hold times are met. Inactive-going edges of RDY in normally ready systems do not require synchronization, but must satisfy RDY setup and hold.

The ASYNC input defines two modes of READY synchronization operation. When ASYNC is LOW, two stages of synchronization are provided for active READY input signals. Positive-going asynchronous READY inputs are first synchronized to flip-flop one at the rising edge of CLK, and then synchronized to flip-flop two at the next falling edge of CLK, after which the READY output goes active (HIGH). Negative-going async READY inputs are synchronized directly to flip-flop two at the falling edge of CLK, after which the READY output goes inactive. This mode of operation is intended for asynchronous (normally not ready) devices in the system which cannot be guaranteed by design to meet the required RDY setup timing, t<sub>R1VCL</sub>, on each bus cycle.

When ASYNC is HIGH or open, the first READY flip-flop is bypassed in the READY synchronization logic. READY inputs are synchronized by flip-flop two on the falling edge of CLK before they are presented to the processor. This mode is available for synchronous devices that <u>can be</u> guaranteed to meet the required RDY setup time. ASYNC can change at every bus cycle to set the correct synchronization mode for each device in the system.

Table 2 : AC CHARACTERISTICS (T\_A = -40° to +85°C,  $V_{DD}$  = 5V  $\pm$  10%,  $V_{SS}$  = 0V)

| Symbol              | Parameter                            | <b>Test Conditions</b>                | Limits (5 M                 | IHz) | Limits (8 M                 | IHz) | Limits (10            | MHz) | Units |
|---------------------|--------------------------------------|---------------------------------------|-----------------------------|------|-----------------------------|------|-----------------------|------|-------|
|                     |                                      |                                       | Min                         | Max  | Min                         | Max  | Min                   | Max  |       |
| t <sub>A1VR1V</sub> | AEN1, 2 setup to RDY1, 2             |                                       | 15                          |      | 15                          |      | 15                    |      | ns    |
| t <sub>AYVCL</sub>  | ASYNC setup to CLK                   |                                       | 50                          |      | 50                          |      | 50                    |      | ns    |
| t <sub>CH1CH2</sub> | CLK rise or fall time                | 1.0 V to 3.5 V                        |                             | 10   |                             | 10   |                       | 10   | n s   |
| t <sub>CHCL</sub>   | CLK HIGH time                        |                                       | (1/3 t <sub>CLCL</sub> )+2  | -    | (1/3 t <sub>CLCL</sub> )+2  |      | 39                    |      | ns    |
| t <sub>CLA1X</sub>  | AEN1, AEN2 hold to CLK               |                                       | 0                           |      | 0                           |      | 0                     |      | ns    |
| t <sub>CLAYX</sub>  | ASYNC hold to CLK                    |                                       | 0                           |      | 0                           |      | 0                     |      | ns    |
| t <sub>CLCH</sub>   | CLK LOW time                         |                                       | (2/3 t <sub>CLCL</sub> )-15 |      | (2/3 t-LCL)-15              |      | 53                    |      | ns    |
| t <sub>CLCL</sub>   | CLK cycle period                     |                                       | 200                         |      | 125                         |      | 100                   |      | ns    |
| t <sub>CLI1H</sub>  | RES hold to CLK                      | Note 2                                | 20                          |      | 10                          |      | 10                    |      | ns    |
| t <sub>CLIL</sub>   | CLK to reset delay                   |                                       |                             | 40   |                             | 40   |                       | 40   | ns    |
| t <sub>CLR1X</sub>  | RDY1, RDY2 hold to CLK               |                                       | 0                           |      | 0                           |      | 0                     |      | ns    |
| t <sub>CLPH</sub>   | CLK to PCLK HIGH delay               |                                       |                             | 22   |                             | 22   |                       | 22 . | ns    |
| t <sub>CLPL</sub>   | CLK to PCLK LOW Delay                |                                       |                             | 22   |                             | 22   |                       | 22   | ns    |
| t <sub>EHEL</sub>   | External frequency HIGH time         | 90%–90% V <sub>IN</sub>               | 20                          |      | 13                          |      | 13                    |      | ns    |
| t <sub>EHYL</sub>   | CSYNC hold to EFI                    |                                       | 20                          |      | 10                          |      | 10                    |      | ns    |
| t <sub>ELEH</sub>   | External frequency LOW time          | 10%-10% V <sub>IN</sub>               | 20                          |      | 13                          |      | 13                    |      | ns    |
| t <sub>ELEL</sub>   | EFI period                           | Note 1                                | 66                          |      | 36                          |      | 33                    |      | ns    |
| t <sub>I1HCL</sub>  | RES setup to CLK                     | Note 2                                | 65                          |      | 65                          |      | 65                    |      | ns    |
| t <sub>iHIL</sub>   | Input fall time                      | Note 1                                |                             | 15   |                             | 15   |                       | 15   | ns    |
| t <sub>ILIH</sub>   | Input rise time                      | Note 1                                |                             | 15   |                             | 15   |                       | 15   | ns    |
| t <sub>OLCH</sub>   | OSC to CLK HIGH delay                |                                       | -5                          | 22   | -5                          | 22   | -5                    | 22   | ns    |
| tolcl               | OSC to CLK LOW display               |                                       | 2                           | 35   | 2                           | 35   | 2                     | 35   | ns    |
| toloh               | Output rise time (except CLK)        | From 0.8 – 2.0 V                      |                             | 15   |                             | 15   |                       | 15   | ns    |
| toHOL               | Output fall time (except CLK)        | From 2.0 – 0.8 V                      |                             | 15   |                             | 15   |                       | 15   | ns    |
| t <sub>PHPL</sub>   | PCLK HIGH time                       |                                       | t <sub>CLCL</sub> -20       |      | t <sub>CLCL</sub> -20       |      | t <sub>CLCL</sub> -20 |      | ns    |
| t <sub>PLPH</sub>   | PCLK LOW time                        |                                       | t <sub>CLCL</sub> -20       |      | t <sub>CLCL</sub> -20       |      | t <sub>CLCL</sub> -20 |      | ns    |
| t <sub>R1VCH</sub>  | RDY1, 2 active setup to CLK          | ASYNC = LOW                           | 35                          |      | 35                          | -    | 35                    |      | ns    |
| t <sub>R1VCL</sub>  | RDY1, 2 active setup to CLK (Note 5) | ASYNC = HIGH                          | 35                          |      | 35                          |      | 35                    |      | n s   |
| t <sub>RYHCH</sub>  | Ready active to CLK (Note 3)         |                                       | (2/3 t <sub>CLCL</sub> )-15 |      | (2/3 t <sub>CL-L</sub> )-15 |      | 53                    |      | ns    |
| t <sub>RYLCL</sub>  | Ready inactive to CLK (Note 4)       | · · · · · · · · · · · · · · · · · · · | -8                          |      | 8                           |      | -8                    |      | ns    |
| t <sub>YHEH</sub>   | CSYNC setup to EFI                   |                                       | 20                          |      | 20                          |      | 20                    |      | ns    |
| t <sub>YHYL</sub>   | CSYNC width                          |                                       | 2-t <sub>ELEL</sub>         |      | 2·t <sub>ELEL</sub>         |      | 2·t <sub>ELEL</sub>   |      | ns    |
|                     | XTAL frequency                       |                                       | 2.4                         | 15   | 2.4                         | 25   | 2.4                   | 30   | MHz   |

Notes:

- 1. Transition between  $V_{\rm IL}$  (max) 0.4V and  $V_{\rm IH}$  (min) + 0.4V.
- 2. Setup and hold necessary only to guarantee recognition at next clock.
- 3. Applies only to T3 and TW states.
- 4. Applies only to T2 states.
- 5.  $t_{R1VCL} = 40$  ns at all speeds for industrial temperature range devices.

## Figure 4: TIMING DIAGRAMS

# a) Clocks and Reset Signals



Note: All timing measurements are made at 1.5 Volts, unless otherwise noted.

# b) Ready Signals (for Asynchronous Devices)



# c) Ready Signals (For Synchronous Devices)





AC TESTING:

All input signals must switch between 0.45V and 2.4V.  $T_{\mbox{\tiny RISE}}$  and  $T_{\mbox{\tiny FALL}}$  must be  $\leq$  15 ns. All timing

measurements are made at 1.5V.

Figure 5: AC TESTING I/O WAVEFORM



Figure 6: AC TESTING LOADING CIRCUIT



Figure 7: CLOCK HIGH and LOW TIME (using X1, X2)



Figure 8: CLOCK HIGH and LOW TIME (using EFI)



Figure 9: READY TO CLOCK (USING X1, X2)

PULSE
GENERATOR

VDD

FIC

AEN1

TRIGGER
PULSE
GENERATOR

AEN2

CSYNC READY

LOAD
(SEE NOTE 1)

LOAD
(SEE NOTE 2)

Figure 10: READY TO CLOCK (USING EFI)

Notes:

1.  $C_L = 100 pF$ 

2. C = 30 pF

Table 3 : DC CHARACTERISTICS (T<sub>A</sub> =  $-40^{\circ}$  to  $+85^{\circ}$ C, V<sub>DD</sub> = 5V  $\pm$  10%, V<sub>SS</sub> = 0V)

| Symbol                              | Paramet                         | er                     | Test Conditions                                                     | Lir                  | Units                 |          |
|-------------------------------------|---------------------------------|------------------------|---------------------------------------------------------------------|----------------------|-----------------------|----------|
|                                     |                                 |                        |                                                                     | Min                  | Max                   |          |
| C <sub>IN</sub>                     | Input capacitance               |                        | Freq = 1 MHz                                                        | -                    | 7                     | pF       |
| I <sub>cc</sub>                     | Operating supply cu             | rrent: 10 MHz<br>5 MHZ | 30 MHz Xtal, $C_L = 0$<br>15 MHZ Xtal, $C_L = 0$                    | -                    | 40<br>10              | mA<br>mA |
| Iccs                                | Standby supply current (Note 1) |                        |                                                                     | -                    | 100                   | μΑ       |
| 1,1                                 | Input leakage                   | ASYNC                  | ASYNC = V <sub>DD</sub>                                             | -                    | 10                    | μΑ       |
|                                     | current (Note 2)                | only                   | ASYNC = V <sub>SS</sub>                                             | -                    | -130                  | μΑ       |
|                                     |                                 | All other pins         | $0V \le V_{IN} \le V_{DD}$                                          | -                    | ±1.0                  | μΑ       |
| V <sub>IH</sub>                     | Input HIGH voltage              |                        |                                                                     | 2.2                  | V <sub>DD</sub> + 0.5 | V        |
| V <sub>IHR</sub>                    | Reset input HIGH voltage        |                        |                                                                     | 0.6 V <sub>DD</sub>  | -                     | V        |
| V <sub>IHR</sub> - V <sub>ILR</sub> | RES input hysteresi             | S                      | CA82C84A-10                                                         | 0.15                 | -                     | V        |
| IBR ILD                             |                                 |                        | CA82C84A-5                                                          | 0.25                 | -                     | ٧        |
| V <sub>IL</sub>                     | Input LOW voltage               |                        |                                                                     | -                    | 0.8                   | ٧        |
| V <sub>OH</sub>                     | Output HIGH voltage             |                        | CLK: $I_{OH} = -4 \text{ mA}$<br>Others: $I_{OH} = -2.5 \text{ mA}$ | V <sub>DD</sub> -0.4 | -                     | ٧        |
| V <sub>OL</sub>                     | Output LOW voltage              | )                      | Others: I <sub>OL</sub> = 4 mA Others: I <sub>OL</sub> = 2.5 mA     | -                    | 0.4                   | ٧        |

### Table 4: RECOMMENDED OPERATING CONDITIONS

| OC Supply Voltage           |            | +4 V to +6 V    |
|-----------------------------|------------|-----------------|
| Operating Temperature Range | Commercial | 0°C to 70°C     |
|                             | Industrial | -40°C to +85°C  |
|                             | Extended   | -55°C to +125°C |

### **Table 5: ABSOLUTE MAXIMUM RATINGS**

| +7.0 V                                              |
|-----------------------------------------------------|
| $V_{SS} - 0.5 \text{ V to } V_{DD} + 0.5 \text{ V}$ |
| -65°C to +150°C                                     |
| 1 W                                                 |
|                                                     |

Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.