# ES1688 Audio Drive®

#### **DESCRIPTION**

The ES1688 Audio Drive® is a single, mixed-signal chip for adding 16bit stereo audio and 20-voice FM music synthesis to personal computers. The ESI 688 Audio Drive can record, compress, and playback voice, sound and music with built-in 6 channel mixer controls. It consists of an embedded microcontroller, 20 voice high-quality ESFM™ music synthesizer, 16-bit stereo wave A/D and D/A, 16-bit stereo music D/A, MPU401 UART mode serial port, two serial port interfaces to external DSP and external wavetable music synthesizer, DMA control logic with FIFO, and ISA bus interface logic. The AudioDrive® ESFM™ music synthesizer is backward-compatible to the OPL™3 and has enhanced capabilities for superior sound quality with ESFM™ music synthesis. A serial port interface to an external DSP allows the DSP to control the ES1688 full-duplex analog resources for audio effects, compression/ decompression, or telephony applications. The MPU401 serial port can be used to interface the host to an external wavetable synthesizer. The ES I 688 music D/A can be utilized by an external wavetable synthesizer by using a third ES1688 serial port. The PC speaker volume can be modified by software. Two software address selection modes allow for motherboard plug-and-play configuration. Advanced power management features include suspend/resume from disk or host independent self-timed power down and auto-wakeup. It has three stereo inputs (typically LINE, CD-ROM, and TV) and a mono input for a microphone.

ESFM $^{\intercal M}$  music synthesis provides high-fidelity music and greater realism for every instrument. ESFM $^{\intercal M}$  produces deeper instrument timbre, with layering capabilities for chorusing.

The ES1688 is socket compatible to the ES688 and is available in an industry standard 100-pin PQFP package.

#### **BLOCK DIAGRAM**



#### **FEATURES**

- Single, mixed-signal, 16-bit stereo VLSI chip
- Record, compress, and playback voice, sound and music
- High-quality 20 voice, ESFM<sup>™</sup> FM music synthesizer, patents pending
- 6 channel mixer with stereo inputs for line-in, CD-ROM, TV, and a mono input for microphone
- Mixer controlled record and playback with programmable logarithmic volume controls
- Programmable sample rate from 4 KHz to 44.1 KHz for record and playback
- MPU401 (UART mode), Sound Blaster MIDI interface for wavetable synthesizers and MIDI devices
- Serial Port interface to external DSP optionally controls full-duplex analog operation
- Separate wavetable serial port interface for access to the music DAC
- PC speaker I/O with volume control
- Software address mapping, and DMA and IRQ selections for motherboard plug-and-play
- Programmed I/O and DMA data transfers including demand transfer DMA
- Address decode for joystick
- Advanced power management with self-timed power-down, autowakeup, and suspend/resume to and from disk
- Patented ESPCM™ compression
- Supports 3.3 volt or 5.0 volt operation
- Supports Microsoft<sup>®</sup> Windows<sup>™</sup>, Windows NT<sup>™</sup>, Windows for Work Groups, Windows 95 and Windows Sound System
- Supports IBM OS/2<sup>®</sup>
- Supports PC games and applications for Sound Blaster<sup>™</sup> and Sound Blaster Pro<sup>™</sup> modes
- Supports FM music synthesis in OPL™ 3 mode

#### **APPLICATIONS**

- PC Audio
- Business Audio
- Multimedia PC
- PC Games
- Music Synthesis

#### IMPLEMENTATION PLATFORMS

- Desktop Systems
- Notebooks
- Motherboards
- Sound Cards
- Multifunction Cards
- Voice/Fax/Modem Cards

www.DataSheet4U.com

# DIGITAL PIN DESCRIPTION

|          | 1  |                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|----------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| VDDD     | 1  | Digital Supply Voltage (3.0V to 5.5V)                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| GNDD     | ı  | Digital Ground                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| JOYWRB   | 0  | Active low decode for joystick, write to port 201H.                                                                                                                                                                                                                                                                                      |  |  |  |  |
| JOYRDB   | 0  | Active low decode for joystick, read from port 201H.                                                                                                                                                                                                                                                                                     |  |  |  |  |
| GPO0     | 0  | Output that is set low by external reset and thereafter controlled by bit 0 of port 2x7H. Available to system software for power management or other applications.                                                                                                                                                                       |  |  |  |  |
| GPOI     | 0  | Output that is set high by external reset and thereafter controlled by bit of port 2x7H. Available to system software for power management or other applications.                                                                                                                                                                        |  |  |  |  |
| MSI      | l  | MIDI serial input from Sound Blaster MiDI and MPU401 Interface.<br>Schmitt trigger input with internal pull-up resistor.                                                                                                                                                                                                                 |  |  |  |  |
| MSO      | 0  | MIDI serial output to Sound Blaster MIDI and MPU401 interface.                                                                                                                                                                                                                                                                           |  |  |  |  |
| GPI      | ı  | Reserved General Purpose Input with internal pull-down. Currently no function is assigned to this pin and any connection is acceptable.                                                                                                                                                                                                  |  |  |  |  |
| RESET    | 1  | Active high reset from ISA bus.                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| RSTB     | 0  | Inverted RESET output.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| SCLK     | ı  | Clock selection input: 0: Clock from EXTCLK input 1: Clock from crystal connected to pins XI and XO                                                                                                                                                                                                                                      |  |  |  |  |
| EXTCLK   | 1  | 14.32 MHz clock input from ISA bus. Duty cycle must be 40%-60%. No connection if SCLK= I                                                                                                                                                                                                                                                 |  |  |  |  |
| хо       | 0  | Optional crystal output.                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| XI       | ī  | Optional crystal input. No connection if SCLK=0.                                                                                                                                                                                                                                                                                         |  |  |  |  |
| CE       | 1  | Input with internal pullup. Active high chip enable. When low, all IRQ outputs and DRQ outputs become high impedance, and AEN is forced high internally, thereby disabling the I/O activity to/from the ES1688. Outputs JOYRDB, and JOYWRB become inactive high. Leave unconnected or connected to VDD for normal operation.             |  |  |  |  |
| IORB     | 1  | Active low read strobe from ISA bus.                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| IOWB     | ı  | Active low write strobe from ISA bus.                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| A0-A9    | 1  | Address inputs from ISA bus.                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| AI0-AII  | I  | Active inputs from ISA bus. The ES1688 requires these pins to be low for all address decodes. These pins have an internal pulldown device enabled when input signal AMODE=0. In case they can float (ES688 compatible designs).                                                                                                          |  |  |  |  |
| AEN      | ı  | Active low address enable from ISA bus                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| D0-D7    | VO | Bi-directional data bus. These pins have weak pullup devices to prevent these inputs from floating when not driven.                                                                                                                                                                                                                      |  |  |  |  |
| ENB245   | 0  | Active low output when ES1688 is being read or written to. Intended to be connected to the enable control of an external 74LS245.                                                                                                                                                                                                        |  |  |  |  |
| DS0, DS1 | ı  | Inputs with internal pull-down devices. These inputs select the DMA channel selected after external reset:                                                                                                                                                                                                                               |  |  |  |  |
|          |    | Recommended ISA DSI DS0 DRQx/DACKBx DRQ/DACK 0 0 No DRQ or DACK 0 I DRQA, DACKBA DRQO/DACK0 I 0 DRQB, DACKBA DRQI/-DACK1 I 1 DRQC, DACKBC DRQ3/-DACK3  DSI = 0 and DS0=0 is a special case: no DMA request or interrupt request pin is selected after external reset. Software configuration of interrupt and DMA channels are required. |  |  |  |  |

| ISO, IS1       | I Inputs with internal pull-down devices. These inputs select the interrupt request pin selected after external reset (unless DSI DS0=0) |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                |                                                                                                                                          | ISI ISO IRQX Recommended ISA IRQ                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                |                                                                                                                                          | 0 0 IRQA IRQ9                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                |                                                                                                                                          | 0 I IRQB IRQ5<br>I 0 IROC IRO7                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                |                                                                                                                                          | I 0 IRQC IRQ7<br>I I IRQD IRQ10                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| AMODE          | ı                                                                                                                                        | Input pin with internal pin pull-down device. If this pin is low, then AS0 and AS1 act as in the ES688, namely, they directly select the base address of the ES1688 I/O address bank. If this pin is high, then AS0 and AS1 can be configured to select one of two software address selection techniques.                                                                                                           |  |  |  |
| ASO, ASI       | 1                                                                                                                                        | Inputs with internal pull-down devices. Along with AMODE, these inputs select the I/O address bank or the software address selection technique. They should be jumpered to VDDD or GNDD:                                                                                                                                                                                                                            |  |  |  |
|                |                                                                                                                                          | AMODE ASI ASO Function                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                |                                                                                                                                          | 0 0 0 220 base address                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                | 1                                                                                                                                        | 0 0 I 230 base address                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                |                                                                                                                                          | 0 I 0 240 base address                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                |                                                                                                                                          | 0   1 250 base address                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                | 1                                                                                                                                        | ' <del>'                                 </del>                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|                | 1                                                                                                                                        | I 0 I Read-Sequence-Key address selection I I 0 240 base address                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                |                                                                                                                                          | I I System-Control-Register address selection                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                | i                                                                                                                                        | System with distribution and the second                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|                |                                                                                                                                          | Because the pulldown devices on these pins are weak, in a high noise environment there might be glitching on a floating trace running to an open option switch. In such a case either use an external pulldown resistor or a shorting block that goes to either VDDD or GNDD.                                                                                                                                       |  |  |  |
|                |                                                                                                                                          | Note: when AMODE=0, address inputs A10 and A11 have internal pull-down devices. When AMODE=1, they do not.                                                                                                                                                                                                                                                                                                          |  |  |  |
| IRQ<br>A,B,C,D | 0                                                                                                                                        | Active high interrupt request to ISA bus. Unselected IRQ outputs are high impedance. IRQs are selected after external reset based on the settings of input ISI and ISO and can be reprogrammed thereafter.                                                                                                                                                                                                          |  |  |  |
| IRQE           | 0                                                                                                                                        | Active high interrupt request to ISA bus. Reserved for MPU401 use.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| DRQ<br>A,B,C   | 0                                                                                                                                        | Active high DMA request to ISA bus. Unselected DRQ outputs are high impedance. When DMA is not active, the selected DRQ output has a pulldown device that holds the DRQ line inactive unless another device shares the same DRQ line can source enough current to make the DRQ line active. DRQs are selected after external reset based on the settings of inputs DSI abd DS0, and can be reprogrammed thereafter. |  |  |  |
| DACKB<br>A,B,C | ı                                                                                                                                        | Active low DMA acknowledge inputs from ISA bus                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| PCSPKI         | ı                                                                                                                                        | Normally low digital PC speaker signal input. This signal is converted to an analog signal with volume control and appears on analog output PCSPKO.                                                                                                                                                                                                                                                                 |  |  |  |
| FSR            | ı                                                                                                                                        | Input with internal pull-down. Frame Sync for Receive data from external DSP. Programmable for active high or active low.                                                                                                                                                                                                                                                                                           |  |  |  |
| FSX            | ı                                                                                                                                        | Input with internal pull-down. Frame Sync for Transmit request from external DSP. Programmable for active high or active low.                                                                                                                                                                                                                                                                                       |  |  |  |
| DCLK           | 1                                                                                                                                        | Input with internal pull-down. Serial data clock from external DSP. Typically 2.048 MHz.                                                                                                                                                                                                                                                                                                                            |  |  |  |
| DR             | I                                                                                                                                        | Input with internal pull-down. Data receive pin from external DSP.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| DX             | 0                                                                                                                                        | Tri-state output. Data Transmit to external DSP. High impedence when not transmitting.                                                                                                                                                                                                                                                                                                                              |  |  |  |
| MSD            | ı                                                                                                                                        | Input with internal pull-down. Music Serial Data from external ES689<br>Wavetable Music Synthesizer.                                                                                                                                                                                                                                                                                                                |  |  |  |
| MCLK           | ı                                                                                                                                        | Input with internal pull-down. Music Serial Clock from external ES689 Wavetable Music synthesizer.                                                                                                                                                                                                                                                                                                                  |  |  |  |
| SE             | ı                                                                                                                                        | Input with internal pull-down. Active high to enable serial mode, i.e., enables an external DSP to control analog resources of the ES1688 through the DSP serial interface.                                                                                                                                                                                                                                         |  |  |  |

# ANALOG PIN DESCRIPTION

| VDDA     | ı | Analog supply voltage (4.5V to 5.5V). Should be greater than or equal to VDDD-0.3V.                                                                                                                                                                                                                                           |  |  |  |
|----------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| GNDA     | 1 | Analog Ground.                                                                                                                                                                                                                                                                                                                |  |  |  |
| MIC      | I | Microphone input. MIC has an internal pullup resistor to CMR                                                                                                                                                                                                                                                                  |  |  |  |
| LINE L,R | 1 | Line input left, right. LINE L,R have internal pullup resistors to CMR.                                                                                                                                                                                                                                                       |  |  |  |
| AUXA L,R | ı | Auxiliary input left, right. AUXA L,R have internal pullup resistors to CMR. Normally intended for connection to an internal or external CD or CD-ROM analog output.                                                                                                                                                          |  |  |  |
| AUXB L,R | ı | Auxiliary input left, right. AUXB L,R have internal pullup resistors to CMR. Normally intended for connection to an external music synthesizer or other line level music source.                                                                                                                                              |  |  |  |
| FOUT L,R | 0 | Filter outputs left, right. A.C. coupled externally to CIN L,R in order to remove DC offsets. These outputs have internal series resistors of about 5K ohms. Capacitors to analog ground on these pins can be used to create a lowpass filter pole that removes switching noise introduced by the switched-capacitor filters. |  |  |  |
| CIN L,R  | 1 | Capacitive coupled inputs left, right. These inputs have internal pullup resistors to CMR of approximately 50K ohms.                                                                                                                                                                                                          |  |  |  |
| VREF     | 0 | Reference generator resistor divider output. Should be bypassed to analog ground with 0.1 uf capacitor.                                                                                                                                                                                                                       |  |  |  |
| CMR      | 0 | Buffered reference output. Should be bypassed to analog ground with a 47 uf electrolytic capacitor with a 0.1 uf capacitor in parallel.                                                                                                                                                                                       |  |  |  |
| AOUT L,R | 0 | Line level stereo outputs, left, right                                                                                                                                                                                                                                                                                        |  |  |  |
| REFSEL   | 1 | Option input: Analog GND: normal operation Anlog VDD: reserved                                                                                                                                                                                                                                                                |  |  |  |
| PCSPKO   | 0 | Analog output of PCSPKI with volume control.                                                                                                                                                                                                                                                                                  |  |  |  |
| FDXO     | 0 | Normally connected to CMR via an internal resistor. Can be programmed to connect internal to FOUT R pin during DSP serial mode.                                                                                                                                                                                               |  |  |  |
| FDXI     | ı | Input with internal pullup to CMR. Alternate input to left channel filter stage in DSP serial mode.                                                                                                                                                                                                                           |  |  |  |

### TYPICAL CIRCUIT DIAGRAM



# **PINOUT**



### ANALOG CHARACTERISTICS

| Parameter               | Pins                                          | Min   | Тур  | Max          | Unit<br>(condi<br>tions) |
|-------------------------|-----------------------------------------------|-------|------|--------------|--------------------------|
| Reference<br>Voltage    | CMR, VREF                                     |       | 2.25 |              | Volts<br>(VDDA<br>=5.0V) |
| Input Impedance         | LINE L/R, AUXA L/R,<br>AUXB L/R, MIC          | 30K   |      | 100K         | Ohms                     |
|                         | CIN L/R                                       | 35K   | 50K  | 65K          | Ohms                     |
| Output                  | FOUT L/R                                      | 3.5K  | 5K   | 6.5K         | Ohms                     |
| Impedance               | AOUT L/R max load for full-scale output range |       | 5K   |              | Ohms                     |
| Input Voltage           | MIC                                           | 10    |      | 125          | mVp-p                    |
| Range                   | LINE L/R, AUXA L/R,<br>AUXB L/R               | 0.5   |      | VDDA-<br>0.5 | Volts                    |
| Output Voltage<br>Range | AOUT L/R full-scale output range              | 0.5   |      | VDDA-<br>1.0 | Volts                    |
| Gain                    | Mic preamp                                    |       | 26   |              | dB                       |
| I/O Range               | Input Volume Range                            | 0     |      | 22.5         | dB                       |
|                         | Output Volume Range                           | -46.5 |      | +10          | dB                       |

#### **DIGITAL CHARACTERISTICS**

| Symbol | Parameter                                                | Min | Max | Unit | Conditions                            |
|--------|----------------------------------------------------------|-----|-----|------|---------------------------------------|
| VIHI   | Input High Voltage:<br>All Except GPII                   | 2.0 |     | ٧    | VDDD=min                              |
| VIH2   | Input High Voltage:<br>GPII                              | 3.0 |     | ٧    | VDDD=min                              |
| VIL    | Input Low Voltage                                        |     | 0.8 | ٧    | VDDD=max                              |
| VOLI   | Output Low Voltage,<br>All except D[7:0],<br>DRQx, IRQx  |     | 0.4 | ٧    | IOL=4mA,<br>VDDD=min                  |
| VOHI   | Output High Voltage,<br>All except D[7:0],<br>DRQx, IRQx | 2.4 |     | ٧    | IOH=-3mA,<br>VDDD=max                 |
| VOL2   | Output Low Voltage,<br>D[7:0], DRQx, IRQx                |     | 0.4 | ٧    | IOL=16mA,<br>VDDD=min                 |
| VOH2   | Output High Voltage,<br>D[7:0], DRQx, IRQx               | 2.4 |     | ٧    | IOH=-12mA,<br>VDDD=max                |
| VOL3   | Output Low Voltage,<br>Select DRQx when<br>DMA inactive  |     | 0.4 | ٧    | IOL=0.8mA                             |
| ICCI   | VDDD active                                              |     | 60  | mA   | VDDD=max<br>osc. rate at<br>14.32 MHz |
| ICC2   | VDDA active                                              |     | 40  | mA   | VDDA=max                              |

### **MAXIMUM RATINGS**

| Ratings                     | Symbol | Value       | Units |
|-----------------------------|--------|-------------|-------|
| Analog Supply Voltage       | VDDA   | -0.3 to 7.0 | ٧     |
| Digital Supply Voltage      | VDDD   | -0.3 to 7.0 | ٧     |
| Input Voltage               | VIN    | -0.3 to 7.0 | ٧     |
| Operating Temperature Range | TA     | 0 to 70     | Deg C |
| Storage Temperature Range   | TSTG   | -50 to 125  | Deg C |

# SERVICE & SUPPORT

• Bundled Drivers:

Microsoft Windows Microsoft Windows NT Microsoft Windows Sound System IBM® OS/2®

- Evaluation Kit
- Manufacturing Kit
- Bundled Audio Application Software
- Reference Design

### **BUNDLED SOFTWARE**

- Audio Recorder
- Audio Reminder
- Audio Clip Library
- Chime
- Mixer
- Stopwatch
- Talking Calculator
- Talking Clock
- Timer



ESS Technology, Inc. 46107 Landing Parkway Fremont, CA 94538 TEL: (510) 226-1088 FAX: (510)226-8868

ESS Technology, Inc.

(P) US Patent 4,214,125 and others, other patents pending.

All specifications are subject to change without prior notice.

ESPCM and AudioDrive are registered trademarks of ESS Technology, Inc. All other trademarks are owned by their respective holders.