- Inputs Are TTL-Voltage Compatible - Generates Either Odd or Even Parity for Nine Data Lines - Cascadable for n-Bits Parity - Center-Pin V<sub>CC</sub> and GND Configurations **Minimize High-Speed Switching Noise** - **EPIC™** (Enhanced-Performance Implanted CMOS) 1-µm Process - 500-mA Typical Latch-Up Immunity at 125°C - **Package Options Include Plastic** Small-Outline (D) Packages and Standard Plastic 300-mil DIPs (N) #### D OR N PACKAGE (TOP VIEW) В 14**∏** C Α 🛚 13**∏** D PARITY I/O 1 3 12**∏** E GND [ 11 VCC PARITY ERROR 10**∏** F XMIT [ 9**∏**G 6 в∏Н ### description The 74ACT11286 universal 9-bit parity generator/checker features a local output for parity checking and a bus-driving parity I/O port for parity generation/checking. The word-length capability is easily expanded by cascading. The $\overline{\text{XMIT}}$ control input is implemented specifically to accommodate cascading. When the $\overline{\text{XMIT}}$ is low, the parity tree is disabled and the PARITY ERROR output remains at a high logic level, regardless of the input levels. When XMIT is high, the parity tree is enabled. PARITY ERROR indicates a parity error when either an even number of inputs (A through I) are high and PARITY I/O is forced to a low logic level, or when an odd number of inputs are high and PARITY I/O is forced to a high logic level. The I/O control circuitry is designed so that the I/O port remains in the high-impedance state during power up or power down, to prevent bus glitches. The 74ACT11286 is characterized for operation from -40°C to 85°C. #### **FUNCTION TABLE** | NUMBER OF INPUTS<br>(A-I ) THAT<br>ARE HIGH | XMIT<br>INPUT | PARITY<br>I/O | PARITY<br>ERROR<br>OUTPUT | |---------------------------------------------|---------------|---------------|---------------------------| | 0, 2, 4, 6, 8 | 1 | Н | Н | | 1, 3, 5, 7, 9 | I | L | Н | | 0.0.4.0.0 | h | h | Н | | 0, 2, 4, 6, 8 | h | 1 | L | | 1 2 5 7 0 | h | h | Ĺ | | 1, 3, 5, 7, 9 | h | 1 | Н | h = high input level, H = high output level, I = low input level, L = low output level Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC is a trademark of Texas Instruments Incorporated ## logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |-----------------------------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Output voltage range, V <sub>O</sub> (see Note 1) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | ±20 mA | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) | ±50 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2): D package | 1.25 W | | N package | 1.1 W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the N package, which has a trace length of zero. #### recommended operating conditions | | | MIN | MAX | UNIT | |-----------------|------------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | ٧ | | V <sub>IH</sub> | High-level input voltage | 2 | | ٧ | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | ٧ | | VI | Input voltage | 0 | VCC | ٧ | | ٧o | Output voltage | 0 | VCC | ٧ | | IOH | High-level output current | | -24 | mA | | loL | Low-level output current | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | 0 | 10 | ns/V | | TA | Operating free-air temperature | -40 | 85 | °C | # 74ACT11286 9-BIT PARITY GENERATOR/CHECKER WITH BUS DRIVER PARITY I/O PORTS SCAS069B - AUGUST 1988 - REVISED APRIL 1996 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | Vcc | T <sub>A</sub> = 25°C | | | MIN | MAX | UNIT | |--------------------|-------------------|---------------------------------------------------------------|-------|-----------------------|-----|------|--------|------|------| | | | TEST CONDITIONS | | MIN | TYP | MAX | IVIIIV | WAX | UNIT | | Voн | | I <sub>OH</sub> = -50 μA | 4.5 V | 4.4 | | | 4.4 | | | | | | | 5.5 V | 5.4 | | | 5.4 | | | | | | I <sub>OH</sub> = -24 mA | 4.5 V | 3.94 | | | 3.8 | | V | | | | | 5.5 V | 4.94 | | | 4.8 | | | | | | I <sub>OH</sub> = -75 mA <sup>†</sup> | 5.5 V | | | | 3.85 | | | | VOL | | L 50 A | | | | 0.1 | | 0.1 | | | | | $I_L = 50 \mu A$ | 5.5 V | | | 0.1 | | 0.1 | v | | | | J 24 mA | 4.5 V | | | 0.36 | | 0.44 | | | | | I <sub>OL</sub> = 24 mA | | | | 0.36 | | 0.44 | | | | | I <sub>OL</sub> = 75 mA <sup>†</sup> | 5.5 V | | | | | 1.65 | | | loz | PARITY I/O | V <sub>O</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ±0.5 | | ±5 | μΑ | | lį | Except PARITY I/O | V <sub>I</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ±0.1 | | ±1 | μΑ | | Icc | | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 8 | | 80 | μΑ | | Δl <sub>CC</sub> ‡ | | One input at 3.4 V,<br>Other inputs at GND or V <sub>CC</sub> | 5.5 V | | | 0.9 | | 1 | mA | | Ci | | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 3.5 | | | | pF | | Co | PARITY I/O | V <sub>O</sub> = V <sub>CC</sub> or GND | 5 V | | 8 | | | | рF | <sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. # switching characteristics over recomended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | PARAMETER | METER FROM (INPUT) | то | T <sub>A</sub> = 25°C | | | MIN | MAX | UNIT | |------------------|--------------------|--------------|-----------------------|-----|------|-----|------|-------| | TANAMETER | | (OUTPUT) | MIN | TYP | MAX | | WAX | Civil | | <sup>t</sup> PLH | Any A–I | PARITY I/O | 2.7 | 6.1 | 9 | 2.7 | 10.4 | ns | | tPHL | Ally A-I | | 3.6 | 7.3 | 10.8 | 3.6 | 12 | | | tPLH | Λην. Λ. Ι. | PARITY ERROR | 3 | 6.9 | 9.7 | 3 | 11.3 | 20 | | t <sub>PHL</sub> | Any A–l | | 3.9 | 7.7 | 11.4 | 3.9 | 12.9 | ns | | t <sub>PLH</sub> | PARITY I/O | PARITY ERROR | 2.2 | 4.6 | 6.8 | 2.2 | 7.7 | ns | | t <sub>PHL</sub> | | FARITT ERROR | 3.1 | 5.6 | 8.3 | 3.1 | 9.1 | 20 | | <sup>t</sup> PZH | VA.117 | PARITY I/O | 1.8 | 4.2 | 6.3 | 1.8 | 7.3 | ns | | <sup>t</sup> PZL | XMIT | | 3 | 6.3 | 9.4 | 3 | 11.4 | 20 | | t <sub>PHZ</sub> | VALUE | PARITY I/O | 4.7 | 6.5 | 7.9 | 4.7 | 8.5 | ns | | tPLZ | - XMIT | I ANIT I/O | 4.1 | 6 | 7.3 | 4.1 | 7.8 | 115 | ## operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C | PARAMETER | | | TEST CO | TYP | UNIT | | |-----------------|-------------------------------|------------------|------------------------|-----------|------|----| | C <sub>pd</sub> | Power dissipation capacitance | Outputs enabled | C. | f = 1 MHz | 56 | pF | | | | Outputs disabled | $C_L = 50 \text{ pF},$ | | 50 | | <sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V to VCC. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f = 3 \text{ ns}$ , $t_f = 3 \text{ ns}$ . - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright @ 1996, Texas Instruments Incorporated