|                                                |                                              |                                       |            |              |        |                                                  |             | RE       | VISI | ons             |       |      |      |              |        |      |      |       |     |    |
|------------------------------------------------|----------------------------------------------|---------------------------------------|------------|--------------|--------|--------------------------------------------------|-------------|----------|------|-----------------|-------|------|------|--------------|--------|------|------|-------|-----|----|
| LTR                                            |                                              |                                       |            |              | DI     | ESCRI                                            | PTIO        | N        |      |                 |       |      | DA   | ATE (        | YR-MO- | DA)  | 1    | APPRO | VED |    |
|                                                |                                              |                                       |            |              |        |                                                  |             |          |      |                 |       |      |      |              |        |      |      |       |     |    |
| REV                                            |                                              |                                       |            | ·            |        |                                                  |             |          |      |                 |       |      |      |              |        |      |      |       |     |    |
| SHEET                                          |                                              |                                       |            |              |        | <del>                                     </del> |             |          |      |                 |       |      |      |              |        |      |      |       |     |    |
| REV                                            |                                              |                                       |            |              |        |                                                  |             |          |      |                 |       |      |      |              |        |      |      |       |     |    |
| SHEET                                          | 15                                           |                                       |            |              |        |                                                  |             |          |      |                 |       |      |      |              |        |      |      |       |     |    |
| REV STAT                                       |                                              |                                       |            | RE           | v      |                                                  |             |          |      |                 |       |      |      |              |        |      |      |       |     |    |
| OF SHEET:                                      | S<br>                                        |                                       |            | SH           | EET    |                                                  | 1           | 2        | 3    | 4               | 5     | 6    | 7    | 8            | 9      | 10   | 11   | 12    | 13  | 14 |
| PMIC N/A                                       |                                              |                                       |            | PREP         | ARED E | BY                                               |             | 3.       |      | Di              | EFENS |      |      | ONIC         |        |      |      | ΓER   |     |    |
| DRA<br>THIS DRAWIN<br>FOR USE BY A<br>AND AGEN | ITAF<br>AWING<br>G IS A<br>ALL DEI<br>CIES O | RY<br>G<br>VAILAE<br>PARTME<br>OF THE | BLE<br>NTS | APPRI<br>ALL | -      | u C                                              | /<br>/<br>~ | Bak<br>E |      | MIC             | CROP  | IRCU | JIT, | LII<br>OR CO | NEAF   | 1, 1 | 6-BI | т,    |     |    |
| DEPARTMEN<br>AMSC N/A                          |                                              | EFENSI                                | =          | REVI         | SION L |                                                  | -08-18      |          |      | SIZ<br><b>A</b> | E     |      | E CO |              |        | 590  | 62-8 | 9862  | 2   |    |
|                                                |                                              |                                       |            |              |        |                                                  |             |          |      | SHE             | ET    |      | 1    |              | OF     | 1    | 15   |       | 4   | 1  |

#### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for class H hybrid microcircuits to be processed in accordance with MIL-H-38534.
  - 1.2 Part or Identifying Number (PIN). The complete PIN shall be as shown in the following example:



1.2.1 <a href="Device type(s">Device type(s</a>). The device type(s) shall identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>                  |
|-------------|----------------|------------------------------------------|
| 01          | нѕ9378тв       | 16-bit D/A converter, (16-bit linearity) |
| 02          | HS9378SB       | 16-bit D/A converter, (15-bit linearity) |

1.2.2 <u>Case outline(s)</u>. The case outline(s) shall be as designated MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style |
|----------------|------------------------|------------------|---------------|
| · <b>x</b>     | CD1P2-T28              | 28               | Dual-in-line  |

1.3 Absolute maximum ratings.

| Positive supply voltage (VCC) | )   | <br> | +17 V dc                        |
|-------------------------------|-----|------|---------------------------------|
| Negative supply voltage (VEE  | )   | <br> | -22 V dc                        |
| Logic inputs to logic ground  |     |      |                                 |
| Analog inputs to analog groun | nd: |      |                                 |
| Pins 10 and 12                |     | <br> | VEE to VCC                      |
| Pin 11                        |     | <br> | -9.0 V dc to +V <sub>CC</sub>   |
| Pin 13                        |     |      |                                 |
| Output voltage (Volt)         |     | <br> | Indefinite short circuit to GND |
| Storage temperature range     |     | <br> | -65°C to +150°C                 |
| Lead temperature (soldering,  |     |      |                                 |
| Power dissipation (Pn)        |     |      |                                 |
| Thermal resistance, junction  | _   |      |                                 |
| Case X                        |     |      | See MIL-STD-1835                |
| Junction temperature $(T_J)$  |     |      |                                 |

1.4 Recommended operating conditions.

| Positive supply voltage range    |      |  |  |  |  |  | +14.25 V dc to +15.75 V dc |
|----------------------------------|------|--|--|--|--|--|----------------------------|
| Negative supply voltage range    |      |  |  |  |  |  | -14.25 V dc to -15.75 V    |
| Case operating temperature range | (Tr) |  |  |  |  |  | -55°C to +125°C            |

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962-89862 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET 2    |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification and standards</u>. Unless otherwise specified, the following specification and standards of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein.

**SPECIFICATION** 

MILITARY

MIL-H-38534 - Hybrid Microcircuits, General Specification for.

STANDARDS

MILITARY

MIL-STD-883 - Test Methods and Procedures for Microelectronics.

MIL-STD-1835 - Microcircuit Case Outlines.

(Copies of the specification and standards required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.)

2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-H-38534 and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-H-38534 and herein.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Block diagram. The block diagram shall be as specified on figure 2.
  - 3.2.4 Truth table(s). The truth table(s) shall be as specified on figure 3.
- 3.2.5 <u>Unipolar and bipolar code table(s)</u>. The unipolar and bipolar code table(s) shall be as specified on figure 4.
  - 3.2.6 <u>Functional diagram(s)</u>. The functional diagram(s) shall be as specified on figure 5.
  - 3.2.7 Timing diagram(s). The timing diagram(s) shall be as specified on figure 6.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-89862 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>3 |

- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full specified operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-H-38534. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in QML-38534 (see 6.6 herein).
- 3.6 Manufacturer eligibility. In addition to the general requirements of MIL-H-38534, the manufacturer of the part described herein shall maintain the electrical test data (variables format) from the initial quality conformance inspection group A lot sample, produced on the certified line, for each device type listed herein. The data should also include a summary of all parameters manually tested, and for those which, if any, are guaranteed. This data shall be maintained under document revision level control by the manufacturer and be made available to the preparing activity (DESC-EC) upon request.
- 3.7 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in QML-38534 (see 6.6 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-H-38534 and the requirements herein.
- 3.8 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-H-38534 shall be provided with each lot of microcircuits delivered to this drawing.
  - 4. QUALITY ASSURANCE PROVISIONS
  - 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-H-38534.
  - 4.2 Screening. Screening shall be in accordance with MIL-H-38534. The following additional criteria shall apply:
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to either DESC-EC or the acquiring activity upon request. Also, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
      - (2)  $T_A$  as specified in accordance with table I of method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-89862 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>4 |

| Test                          |                  |                                                         | Group A<br>subgroups | Device<br>types | Limits Min Max |       | Unit     |
|-------------------------------|------------------|---------------------------------------------------------|----------------------|-----------------|----------------|-------|----------|
|                               |                  | unless otherwise specified                              |                      |                 | MIN            | nax   |          |
| IGITAL INPUT:                 |                  |                                                         | 1                    |                 |                |       |          |
| ow level<br>input<br>voltage  | ٧ <sub>IL</sub>  | 1 TTL load 2/                                           | 1, 2, 3              | All             |                | 0.8   | V        |
| igh level<br>input<br>voltage | ٧ <sub>IH</sub>  | 1 TTL load <u>2</u> /                                   | 1, 2, 3              | All             | 2.4            |       | V        |
| nput current                  | I <sub>IN</sub>  | v <sub>IL</sub> = 0 v, v <sub>IH</sub> = 5 v <u>2</u> / | 1, 2, 3              | All             |                | 10    | μА       |
| etup time                     | t <sub>s</sub>   | 3/ 4/                                                   | 9, 10, 11            | All             | 0              |       | ns       |
| atch control<br>pulse width   | tp               | 3/                                                      | 9, 10, 11            | All             | 100            |       | ns       |
| Pata hold<br>time             | th               | 3/ 4/                                                   | 9, 10, 11            | All             | 100            |       | ns       |
| NALOG OUTPUT:                 |                  |                                                         |                      |                 |                |       |          |
| Scale factor<br>error         | SFe              | 5/                                                      | 1                    | All             | -0.20          | +0.20 | %<br>FSR |
|                               |                  |                                                         | 2, 3                 | 01              | -0.30          | +0.30 |          |
|                               |                  |                                                         |                      | 02              | -0.35          | +0.35 |          |
| Initial offset<br>unipolar    | v <sub>osu</sub> | 5/                                                      | 1                    | ALL             | -0.05          | +0.05 | %<br>FSR |
|                               |                  |                                                         | 2, 3                 | 01              | -0.07          | +0.07 |          |
|                               |                  |                                                         |                      | 02              | -0.10          | +0.10 |          |
| Initial offset<br>bipolar     | Vosa             | 5/                                                      | 1                    | ALL             | -0.10          | +0.10 | %<br>FSR |
| J. po cui                     |                  |                                                         | 2, 3                 | 01              | -0.10          | +0.10 |          |
|                               |                  |                                                         |                      | 02              | -0.15          | +0.15 |          |
| Output<br>impedance           | ZOUT             | 3/                                                      | 1                    | ALL             |                | 1.0   | ohm      |

SIZE

A

5962-89862

5

SHEET

REVISION LEVEL

DESC FORM 193A JUL 91

STANDARDIZED
MILITARY DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

|                                     |        | TABLE I. <u>Electrical performance cha</u>                                          | racteristics | - Continu <del>c</del> o | 1.     |        |                           |
|-------------------------------------|--------|-------------------------------------------------------------------------------------|--------------|--------------------------|--------|--------|---------------------------|
| Test                                | Symbol | Conditions 1/                                                                       | Group A      | Device                   | Lim    | its    | Unit                      |
|                                     |        | $-55^{\circ}C \le T_{C} \le +1\overline{2}5^{\circ}C$<br>unless otherwise specified | subgroups    | types                    | Min    | Max    |                           |
| STATIC PERFORMANCE                  | :      |                                                                                     |              |                          |        |        |                           |
| Integral                            | ILE    | <u>6</u> /                                                                          | 1            | 01                       |        | 0.0015 | %<br>FSR                  |
| linearity<br>error                  |        |                                                                                     | 2, 3         |                          |        | 0.0115 | 131                       |
|                                     |        |                                                                                     | 1            | 02                       |        | 0.003  |                           |
|                                     |        |                                                                                     | 2, 3         |                          |        | 0.013  |                           |
| Differential                        | DLE    | 7/                                                                                  | 11           | 01                       |        | 0.0015 | %                         |
| linearity<br>error                  |        |                                                                                     | 2, 3         |                          |        | 0.0115 | FSR                       |
|                                     |        |                                                                                     | 1            | 02                       |        | 0.003  |                           |
|                                     | į      |                                                                                     | 2, 3         |                          | _      | 0.013  |                           |
| Monotonicity                        | MON    |                                                                                     | 1            | 01                       |        | 16     | вітѕ                      |
|                                     |        |                                                                                     | 2, 3         |                          |        | 15     |                           |
|                                     |        |                                                                                     | 1            | 02                       |        | 15     |                           |
|                                     |        |                                                                                     | 2, 3         |                          |        | 14     | <u> </u>                  |
| POWER SUPPLY:                       |        |                                                                                     |              |                          |        |        |                           |
| Positive power supply current       | Icc    | +14.25 V dc ≤ V <sub>CC</sub> ≤ +15.75 V dc                                         | 1, 2, 3      | All                      |        | 28.5   | πΑ                        |
| Negative power<br>supply<br>current | IEE    | -14.25 V dc ≤ V <sub>EE</sub> ≤ -15.75 V dc                                         | 1, 2, 3      | All                      | -11.5  |        | mA                        |
| Rejection ratios                    | PSRR±  |                                                                                     | 1, 2, 3      | ALL                      | -0.002 | +0.002 | % FS/<br>% V <sub>S</sub> |
| Functional test                     |        | See 4.3.1c                                                                          | 7, 8         | All                      |        |        |                           |

5/ Adjust to zero.

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962-89862 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>6 |

<sup>1/</sup> Unless otherwise specified, +14.25 V dc  $\leq$  V<sub>CC</sub>  $\leq$  +15.75 V dc and -14.25 V dc  $\leq$  V<sub>EE</sub>  $\leq$  -15.75 V dc. 2/ Voltages at logic inputs may not go below 0 volts or exceed +5.0 V. 3/ Parameter shall be tested as part of device initial characterization and after design and process change. Parameter shall be guaranteed to limits specified in table  $\underline{\mathbf{I}}$  for all lots not specifically tested.

 $<sup>4/</sup>t_S$  = setup time required for input data to be valid before  $\overline{CS}$ , LBE, or HBE going active,  $t_n$  = hold time for  $\overline{CS}$  to stay low.

<sup>6/</sup> Integral linearity is measured per end-point definition.
7/ Differential linearity error is the deviation of an output step from the theoretical value of 1 LSB for any two adjacent codes.

| Device types    | 01 and 02        | Device types    | 01 and 02                   |
|-----------------|------------------|-----------------|-----------------------------|
| Case outline    | Х                | Case outline    | X                           |
| Terminal number | Terminal symbol  | Terminal number | Terminal symbol             |
| 1               | Bit 1 (MSB)      | 15              | -15 V dc (V <sub>EE</sub> ) |
| 2               | Bit 2            | 16              | +15 V dc (V <sub>CC</sub> ) |
| 3               | Bit 3            | 17              | GND                         |
| 4               | Bit 4            | 18              | LBE                         |
| 5               | Bit 5            | 19              | cs                          |
| 6               | Bit 6            | 20              | HBE                         |
| 7               | Bit 7            | 21              | Bit 16 (LSB)                |
| 8               | Bit 8            | 22              | Bit 15                      |
| 9               | LDAC             | 23              | Bit 14                      |
| 10              | Gain adjust      | 24              | Bit 13                      |
| 11              | Bipolar offset   | 25              | Bit 12                      |
| 12              | Range            | 26              | Bit 11                      |
| 13              | Summing junction | 27              | Bit 10                      |
| 14              | Vout             | 28              | Bit 9                       |

FIGURE 1. <u>Terminal connections</u>.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-89862 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>7 |

# Device types 01 or 02 interfaced with 8-bit microprocessor



FIGURE 2. Block diagram.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-89862 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>8 |

### Control inputs

| A7 A3<br>(CS)                                               | A2<br>(LDAC) | A1<br>(HBE) | AO<br>(LBE) | Operation                                                          |
|-------------------------------------------------------------|--------------|-------------|-------------|--------------------------------------------------------------------|
| Defined by switches<br>to give low signal<br>to CS when the | 0<br>0       | 0<br>0      | 0<br>1      | All data latched Data into low byte of 1st buffer, all others      |
| device is addressed                                         | 0            | 1           | 0           | latched Data into high byte of 1st buffer, all others latched      |
|                                                             | 0            | 1           | 1           | Invalid address<br>latched                                         |
|                                                             | 1            | 0           | 0           | Data into 2nd buffer (16<br>bits) and D/A, 1st buffer<br>latched   |
|                                                             | 1            | 0           | 1 1         | Invalid address                                                    |
|                                                             | 1 1          | 1 1         | 0 1         | Invalid address Data directly to D/A from bus, latches transparent |

| A <sub>15_</sub> - A <sub>2</sub><br>(CS)                   | A <sub>1</sub><br>(LDAC) | A <sub>O</sub><br>(HBE, LBE) | Operation                                                   |
|-------------------------------------------------------------|--------------------------|------------------------------|-------------------------------------------------------------|
| Defined by switches<br>to give low signal<br>to CS when the | 0                        | 0<br>1                       | Data latched<br>Data into 1st buffer,<br>2nd buffer latched |
| device is addressed                                         | 1                        | 0                            | Data into 2nd buffer,<br>1st buffer latched                 |
|                                                             | 1                        | 1                            | Data directly to D/A, latches transparent                   |

## FIGURE 3. Truth table(s).

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-89862 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>9 |

### Unipolar

| Binary input | Analog output  |
|--------------|----------------|
| 111 111      | +F.S1 LSB      |
| 100 000      | +F.S./2        |
| 011 111      | +F.S./2 -1 LSB |
| 000 000      | 0 V            |

#### <u>Bipolar</u>

| Binary input | Analog output |
|--------------|---------------|
| 111 111      | +F.S1 LSB     |
| 100 000      | o v           |
| 011 111      | -1 LSB        |
| 000 000      | -F.S.         |

### FIGURE 4. Unipolar and bipolar code table(s).

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-89862  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>10 |



# Interface to 8-bit microprocessor bus



- 1. tsu setup time required for input data to be valid before CS, LBE, or HBE going active is 0 ns minimum.

  2. t<sub>H</sub> hold time for CS to stay low is 100 ns minimum.

  3. t<sub>L</sub> latch time for LBE, HBE, and LDAC is 100 ns minimum.

  4. tset setting time from LDAC going active to valid output:

- - a. 0.0015 percent F.S.R., all zeros to all ones is 22  $\mu$ s. b. 0.0015 percent F.S.R., midscale LSB transition is 16  $\mu$ s.

#### FIGURE 6. Timing diagram(s).

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-89862  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>12 |

# Interface to 16-bit microprocessor bus.



- 1. HBE and LBE are connected together.
- 1. HBE and LBE are connected together.

  2. t<sub>SU</sub> setup time required for input data to be valid before CS, LBE, or HBE going active is 0 ns minimum.

  3. t<sub>H</sub> hold time for CS to stay low is 100 ns minimum.

  4. t<sub>L</sub> latch time for LBE, HBE, and LDAC is 100 ns minimum.

  5. t<sub>SET</sub> setting time from LDAC going active to valid output:

- - a. 0.0015 percent F.S.R., all zeros to all ones is 22  $\mu$ s. b. 0.0015 percent F.S.R., midscale LSB transition is 16  $\mu$ s.

FIGURE 6. Timing diagram(s) - Continued.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-89862  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>13 |

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements              | Subgroups<br>(per method<br>5008, group A<br>test table) |
|--------------------------------------------|----------------------------------------------------------|
| Interim electrical parameters              | 1                                                        |
| Final electrical test parameters           | 1*, 2, 3, 7, 8,<br>9                                     |
| Group A test requirements                  | 1, 2, 3, 7, 8,<br>9, 10, 11                              |
| Group C end-point electrical<br>parameters | 1, 2, 3                                                  |

- \* PDA applies to subgroup 1.
- 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with MIL-H-38534 and as specified herein.
- 4.3.1 <u>Group A inspection</u>. Group A inspection shall be in accordance with MIL-H-38534 and as follows:
  - a. Tests shall be as specified in table II herein.
  - b. Subgroups 4, 5, and 6 shall be omitted.
  - c. Subgroups 7 and 8 testing shall be sufficient to verify the truth table.
  - 4.3.2 Group B inspection. Group B inspection shall be in accordance with MIL-H-38534.
  - 4.3.3 Group C inspection. Group C inspection shall be in accordance with MIL-H-38534 and as follows:
    - a. End-point electrical parameters shall be as specified in table II herein.
    - b. Steady-state life test, method 1005 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to either DESC-EC or the acquiring activity upon request. Also, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.
      - (2) TA as specified in accordance with table I of method 1005 of MIL-STD-883.
      - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
  - 4.3.4 Group D inspection. Group D inspection shall be in accordance with MIL-H-38534.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-89862 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET      |

- 5. PACKAGING
- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-H-38534.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for original equipment design applications and logistic support of existing equipment.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form).
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and the applicable SMD. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444, or telephone (513) 296-5373.
- 6.6 Approved sources of supply. Approved sources of supply are listed in QML-38534. Additional sources will be added to QML-38534 as they become available. The vendors listed in QML-38534 have agreed to this drawing and a certificate of compliance (see 3.7 herein) has been submitted to and accepted by DESC-EC.

| STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A |                | 5962-89862  |
|------------------------------------------------------------------------------------|-----------|----------------|-------------|
|                                                                                    |           | REVISION LEVEL | SHEET<br>15 |