| LTR | | | - | | D | ESCR | IPTI( | | EVIS | LONS | | | D | ATE | (YR-MC | )-DA) | | APPR | OVED | | |---------------------------------------------------------------------------------------|------------|-------|----------------------------------|------------------|-----------------|------------------------------------------------------|--------|-------|-------|------|------|------|---------|-----|----------|------------|--------------|------------|------|----| | A | | | device type 03. Editorial change | | | | | | | | | | | | 9-27 | | | M.A. | | | | | , cm | Ough | out. | | | | | | | | | | | | | | | | | | | THE ORI | GINAI | L FIR | RST P | AGE | OF T | HIS | DRAW: | ING I | HAS E | BEEN | REPL | ACED | • | | | | | | | | | REV | A | | | | | | | | | | | | | | | | | | | | | SHEET | <b>3</b> 5 | | | | | | | | | | | | | | | | | | | | | REV | A | A | A | Α | A | A | A | A | А | A | А | A | A | A | A | A | А | A | А | A | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | | REV STAT | | | | RE | V | | A | A | А | A | А | A | А | A | A | А | A | A | A | A | | OF SHEET | S<br> | | | SH | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A PREPARED BY Rick C. Officer | | | | | | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | | | | | | | | | | | | | | STANDARDIZED MILITARY DRAWING THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS | | | • | KED BY<br>rles E | | ore | | | | | | | , LY, C | | 424 | <b>+</b> + | | | - | | | | | | | | OVED B | | e | | | 1 | | | | | | R, A | | OG<br>IC S | ILIC | ON | | AND AGEN<br>DEPARTMEN | CIES C | F THE | | | ING AP<br>02-06 | PROVA | L DATE | | | SIZ | | CAC | F CO | nr | <u> </u> | | | 0004 | | | | AMCC N/A | | | | <b> </b> | | | | | | 314 | E | UAG | E CO | DE. | ŀ | 55 | <b>902</b> - | 9086 | 3 | | SHEET 67268 OF 35 DESC FORM 193 AMSC N/A JUL 91 <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. 5962-E208-93 74E = 9004708 0000227 516 = REVISION LEVEL #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device class Q and M) and space application (device class V) and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>Radiation hardness assurance (RHA) designator</u>. Device class M RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q or V devices shall meet or exceed the electrical performance characteristics specified in table I herein after exposure to the specified irradiation levels specified in the absolute maximum ratings herein and the RHA marked device shall be marked in accordance with MIL-I-38535. A dash (-) indicates a non RHA device. - 1.2.2 Device type(s). The device type(s) shall identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | |-------------|----------------|-------------------------------------| | 01 | TLC32040M | Analog interface circuit | | 02 | TLC32044M | Voice-band analog interface circuit | | 03 | TLC32046M | Wide-band analog interface circuit | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 Q or V Certification and qualification to MIL-I-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------| | χ | GDIP1-T28 or CDIP2-T28 | 28 | dual-in-line | | 3 | cqcc1-n28 | 28 | square leadless chip carrier | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 for class M or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET 2 | 1.3 Absolute maximum ratings. 1/ Power dissipation (P<sub>D</sub>) ----- 4 W Thermal resistance, junction-to-case ( $\theta_{\rm JC}$ ) - - - - - - See MIL-STD-1835 Junction temperature ( $T_{\rm J}$ ) - - - - - - - +150°C Lead temperature soldering 1.6 mm (1/16 inch) from case for 60 seconds: ---- +300°c 1.4 Recommended operating conditions. Positive analog supply voltage ( $V_{CC+}$ ) 3/ ---- 4.75 V minimum to 5.25 V maximum High-level input voltage (V $_{\rm IH}$ ) - - - - - - - - - +2.0 V minimum Low-level input voltage (V $_{\rm IL}$ ) - - - - - - - - - +0.8 V maximum Load resistance at OUT+ and/or OUT- (R\_) ---- 300 $\Omega$ minimum Master clock (MCLK) frequency 4/ ---- 10.368 MHz maximum Load capacitance at OUT+ and/or OUT- (C<sub>L</sub>) - - - - - - 100 pF maximum A/D or D/A conversion rate - - - - - - - - - - - - 16 kHz maximum Conversion rate - - - - - - - - - - - - - 20 kHz Ambient operating temperature range, $(T_a) - - - - - - - - -55^{\circ}C$ to 125°C Analog input amplifier common mode input voltage 5/---- ±1.5 V maximum 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, bulletin, and handbook</u>. Unless otherwise specified, the following specification, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. SPECIFICATION MILITARY MIL-1-38535 Integrated Circuits, Manufacturing, General Specification for. Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. 2/ Voltage values for maximum ratings are with respect to $V_{CC}$ . 3/ Voltages at analog inputs and outputs, REF, $V_{CC+}$ , and $V_{CC-}$ , are with respect to the ANLG GND terminal. Voltages at digital inputs and outputs and $V_{DD}$ are with respect to the DGTL GND terminal. 4/ For device types 01 and 02, the band-pass and low-pass switched-capacitor filter response specifications apply only when the switched-capacitor clock frequency is 288 kHz. For switched-capacitor filter clocks at frequencies other than 288 kHz, the filter response is shifted by the ratio of the switched-capacitor filter clock frequency to 288 kHz. For device type 03, the band-pass switched-capacitor filter (SCF) specifications apply only when the low-pass section SCF clock is 288 kHz and the high-pass section SCF clock is 16 kHz. If the low-pass SCF clock is shifted from 288 kHz, the low-pass roll-off frequency shifts by the ratio of the low-pass SCF clock to 288 kHz. If the high-pass SCF clock is shifted from 16 kHz, the high-pass roll-off frequency shifts by the ratio of the high-pass SCF clock to 16 kHz. Similarly, the low-pass switched-capacitor filter (SCF) specifications apply only when the SCF clock is 288 kHz. If the SCF clock is shifted from 288 kHz, the low-pass roll-off frequency shifts by the ratio of the SCF clock to 288 kHz. 5/ This range applies when (IN+ - IN-) or (AUX IN+ - AUX IN-) equals ± 6 V. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>3 | DESC FORM 193A JUL 91 74E 9004708 0000229 399 🖿 **STANDARDS** **MILITARY** MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. BULLETIN MILITARY MIL-BUL-103 - List of Standardized Military Drawings (SMD's). HANDBOOK MILITARY MIL-HDBK-780 - Standardized Military Drawings (Copies of the specification, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 for device class M and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 Block diagram(s). The block diagram(s) shall be as specified on figure 2. - 3.2.4 <u>Internal timing configuration(s)</u>. Internal timing configuration(s) shall be as specified on figure 3. - 3.2.5 <u>Data word format</u>. Data word format shall be as specified on figure 4. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 Marking. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-I-38535. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>4 | DESC FORM 193A JUL 91 74E **=** 9004708 0000230 000 **=** - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.2 herein). For device classes Q and V a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-I-38535 and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 77 (see MIL-I-38535, appendix A). - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes Q and V sampling and inspection procedures shall be in accordance with MIL-I-38535. - 4.2 <u>Screening</u>. For device class M screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes Q and V screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition B or D. For device class M the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_A = +125$ °C, minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>5 | | Test | Symbol | Conditions 1/ | | Group A | L | imits | Unit | |---------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------|--------|-----------|--------------|-------|------------| | | | -55°C ≤ T <sub>A</sub> ≤ 125°C<br>unless otherwise specified | type | subgroups | Min | Max | ļ | | High level output<br>voltage | V <sub>OH</sub> | ν <sub>DD</sub> = 4.75 ν,<br>I <sub>OH</sub> = -300 μA | ALL | 1,2,3 | 2.4 | | v | | Low level output<br>voltage | v <sub>oL</sub> | V <sub>DD</sub> = 4.75 V,<br> I <sub>OL</sub> = 2 mA | ALL | 1,2,3 | | 0.4 | V | | Supply current from | I <sub>CC+</sub> | | 01,02 | 1,2,3 | <u> </u><br> | 40 | mA | | v <sub>cc+</sub> | | | 03 | | | 45 | - | | Supply current from | 1 <sub>cc-</sub> | | 01,02 | 1,2,3 | | -40 | mA | | v <sub>cc-</sub> | | | 03 | - | | -45 | | | Supply current from | IDD | | 01, 03 | 1,2,3 | | 7 | _ mA | | V <sub>DD</sub> | | | 02 | | | 8 | | | Internal reference<br>output voltage | V <sub>REF</sub> | | ALL | 1,2,3 | 2.9 | 3.3 | V | | Input current | ı | | 01,02 | 1,2,3 | }<br> <br> | ±10 | μΑ | | A/D converter offset<br>error (filters<br>bypassed), receive<br>amplifier input | OEB | | 01 | 1,2,3 | | 65 | m∨ | | A/D converter offset error (filters in), | OE | | 01 | 1,2,3 | | 65 | mV | | receive amplifier | | | 02 | - | | 85 | - | | | | | 03 | - | | 70 | <u> </u> | | Common mode rejection<br>ratio at IN+, IN-,<br>or AUX IN+, AUX IN-,<br>receive amplifier<br>input | CMRR | O-dBm, 1-kHz input signal<br>with an 8-kHz conversion<br>rate | 01,02 | 1,2,3 | 35 | | dB | | Output offset voltage<br>at OUT+ or OUT- | V <sub>00</sub> | | 01 | 1,2,3 | | 75 | mV | | (single ended relative to ANLG GND), transmit | { | | 02, 03 | • | | 85 | - <u> </u> | | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>6 | | TABLE I. | Electrical | performance | characte | ristics | - | Continue | d. | |----------|------------|-------------|----------|---------|---|----------|----| | | | | | | | | | | Test | Symbol Conditions 1/ | | Device | Group A | | | _ Unit | |-------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------|--------|-----------|--------|-------|-------------| | | | -55°C ≤ T <sub>A</sub> ≤ 125°C<br>unless otherwise specified | type | subgroups | Min | Max | | | Maximum peak output voltage swing between OUT+ and OUT- (differential output), transmit filter output | V <sub>ОМ</sub> | R <sub>L</sub> ≥ 300Ω | All | 1,2,3 | ±6 | | V | | Absolute transmit gain tracking error while transmitting into 300Ω 2/ | TE <sub>T</sub> | -48 dB to 0 dB signal range<br> ( 0 dB relative to V <sub>REF</sub> ) | ALL | 4,5,6 | - 0.15 | +0.15 | dB | | Absolute receive gain tracking error 2/ | TER | <br> -48 dB to 0 dB signal range<br> ( 0 dB relative to V <sub>REF</sub> ) | ALL | 4,5,6 | - 0.15 | +0.15 | dB | | Transmit noise<br>(differential) | TN <sub>1</sub> | DX INPUT = 0000000000000,<br>Constant input code | 01 | 4,5,6 | | 500 | μV<br>RMS | | Transmit noise with (sin x)/x | TN <sub>2</sub> | DX INPUT = 0000000000000, | 02 | 4,5,6 | | 575 | μν | | (sin X)/X | | | 03 | | | 500 | RMS | | Transmit noise without<br>(sin x)/x | TN <sub>3</sub> | DX INPUT = 0000000000000,<br>Constant input code | 02, 03 | 4,5,6 | | 450 | μV<br>RMS | | Transmit noise with (sin x)/x | TN <sub>4</sub> | DX INPUT = 00000000000000,<br> Constant input code<br> f = 0 to 30 kHz | 03 | 4,5,6 | | 400 | μV<br>RMS | | Transmit noise without (sin x)/x | TN <sub>5</sub> | | | | | | 1<br>1<br>1 | | Transmit noise with (sin x)/x | TN <sub>6</sub> | <br> DX INPUT = 00000000000000,<br> Constant input code<br> f = 0 to 3.4 kHz | 03 | 4,5,6 | | 300 | µV<br>RMS | | Transmit noise without (sin x)/x | TN <sub>7</sub> | | | | | | | | Transmit noise with (sin x)/x | TN <sub>8</sub> | DX INPUT = 00000000000000,<br> Constant input code<br> f = 0 to 6.8 kHz | 03 | 4,5,6 | | 350 | μV<br>RMS | | Transmit noise without (sin x)/x | TN <sub>9</sub> | (wideband operation with 7.2 kHz roll-off) | | <br> | | | | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>7 | | Test | Symbol | Conditions 1/ | Device | Group A | Limits | | Unit | |-------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------|-------------|-----|-----------| | | | -55°C ≤ T <sub>A</sub> ≤ 125°C<br>unless otherWise specified | type | subgroups | Min | Max | | | Receive noise 3/ | RN | Inputs grounded, gain = 1 | 01 | 4,5,6 | <br> <br> | 475 | μV<br>RMS | | | | | 02, 03 | | | 500 | | | rosstalk attenuation,<br>transmit-to-receive | CA <sub>T-R</sub> | DX INPUT = 00000000000000 | 01 | 4,5,6 | 70 | | dB | | (full differential) | | | 02 | Ţ | 65 | | | | | | | 03 | | 60 | | | | rosstalk attenuation,<br>receive-to-transmit | CA <sub>R-T</sub> | Inputs grounded, gain = 1, 2, and 4 | 01, 03 | 4,5,6 | 70 | | dB | | | | | 02 | | 65 | | | | ttenuation of second<br>harmonic of A/D<br>input signal, single<br>ended | HAq | SCF clock frequency = 288 kHz<br> V <sub>IN</sub> = -0.5 dB to -24 dB<br> referred to V <sub>REF</sub> 2/,<br> T <sub>A</sub> = +25°C | 01, 02 | 4 | 62 | | dB | | ttenuation of second<br>harmonic of A/D<br>input signal,<br>differential | HA <sub>2</sub> | SCF clock frequency = 288 kHz<br> V <sub>IN</sub> = -0.5 dB to -24 dB<br> referred to V <sub>REF</sub> <u>2</u> / | ALL | 4,5,6 | 62 | | dB | | attenuation of third<br>and higher harmonics<br>of A/D input signal,<br>single ended | HA <sub>3</sub> | SCF clock frequency = 288 kHz<br> V <sub>IN</sub> = -0.5 dB to -24 dB<br> referred to V <sub>REF</sub> 2/<br> T <sub>A</sub> = +25°C | 01,02 | <br> <b>4</b><br> <br> | 57 | | dB | | ttenuation of third<br>and higher harmonics<br>of A/D input signal,<br>differential | HA <sub>4</sub> | SCF clock frequency = 288 kHz<br> V <sub>IN</sub> = -0.5 dB to -24 dB<br> referred to V <sub>REF</sub> <u>2</u> / | ALL | 4,5,6 | 57 | | dB | | ttenuation of second<br>harmonic of D/A<br>input signal<br>(full differential) | HA <sub>5</sub> | <br> SCF clock frequency = 288 kHz<br> V <sub>IN</sub> = 0 dB to -24 dB<br> referred to V <sub>REF</sub> <u>2</u> / | ALL | 4,5,6 | 62<br> <br> | | dB | | ttenuation of third<br>and higher harmonics<br>of D/A input signal<br>(full differential) | HA <sub>6</sub> | SCF clock frequency = 288 kHz<br> V <sub>IN</sub> = 0 dB to -24 dB<br> referred to V <sub>REF</sub> <u>2</u> / | ALL | 4,5,6 | 57 | | dB | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>8 | | Test | Symbol | Conditions | Conditions 1/ Device | | | Limits | | i Unit | |--------------------------------------------|-------------------|-------------------------------------------------------|----------------------|------|-----------|--------|-----|---------------------| | | | -55°C ≤ T <sub>A</sub> ≤ 125°<br>unless otherwise spe | C<br><u>cified</u> | type | subgroups | Min | Max | | | | | | A <sub>V</sub> = | | <br> <br> | | | | | A/D channel signal-<br>to-distortion ratio | DR <sub>A-D</sub> | -6 dB ≤ V <sub>IN</sub> <5 dB | 1,2,4 | ALL | 4,5,6 | 58 | | dB | | | | -12 dB < V <sub>IN</sub> < -6 dB | 1,2,4 | ALL | | 58 | | | | | | -18 dB < V <sub>IN</sub> < -12 dB | 1 | ALL | 4 | 56 | | _<br><del>-</del> } | | | 1 | | 2,4 | ALL | 1 | _58 | | <u> </u> | | | | -24 dB ≤ V <sub>IN</sub> < -18 dB | 1 | ALL | 1 | 50 | | 4 | | | | | _2 | ALL | 1 | 56 | | _ | | | | | 4 | ALL | 1 | _58 | | _ | | | İ | 30 d8 < V <sub>IN</sub> < -24 d8 | 1 | ALL | 1 | 44 | | _ | | | | ;<br>; | 2 | ALL | 1 | 50 | | 1 | | | | | 4 | ALL | 1 | 56 | | 1 | | | | -36 dB ≤ V <sub>IN</sub> < -30 dB | 1 | ALL | <u> </u> | _38 | | _ | | | | | 2 | ALL | | 44 | | | | | | | 4 | ALL | 1 | 50 | | | | | | <br> -42 dB < V <sub>IN</sub> < -36 dB | 1 | ALL | <u> </u> | 32 | | | | | • | | 2 | ALL | _ | _38 | | | | | | | 4 | ALL | 1 | 44 | | | | | | <br> -48 dB ≤ V <sub>IN</sub> < -42 dB | 11 | ALL | <u> </u> | 26 | | <br> | | | | | 2 | ALL | <u> </u> | 32 | | | | | | | 4 | ALL | <u> </u> | 38 | | _ | | | | <br> -54 dB \le V <sub>IN</sub> < -48 dB | 11 | ALL | <u> </u> | _20 | | | | | | | 2 | ALL | <u> </u> | 26 | | | | | | 1 | 4 | ALL | | 32 | | Ī | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | DESC FORM 193A JUL 91 74E 9004708 0000235 692 E | Test | Symbol | Conditions | <u>1</u> / | Device | Group A | Limit | ş | ⊥ Unit | |-------------------------------------------|-------------------|----------------------------------------------------------|------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------|------------| | | | -55°C ≤ T <sub>A</sub> ≤ 125°C<br>unless otherwise speci | fied | type | subgroups | Min | Max | | | | | | A <sub>V</sub> = | | | | | | | /A channel signal-<br>to-distortion ratio | DR <sub>D-A</sub> | -6 dB ≤ V <sub>IN</sub> < 0.0 dB | 1 | ALL | 4,5,6 | 58 | | dB | | <u>4</u> / <u>5</u> / | | -12 dB < V <sub>IN</sub> < -6 dB | 1 | ALL | <br> <br><u> </u> | 58 | | | | | | -18 dB ≤ V <sub>IN</sub> < -12 dB | <br> 1<br> | ALL | | 56 | | | | | | -24 dB ≤ V <sub>IN</sub> < -18 dB | 1 | ALL | | 50 | | }<br> <br> | | | | -30 dB ≤ V <sub>IN</sub> < -24 dB | 1 | ALL | | 44 | | | | | | <br> -36 dB <u>&lt;</u> V <sub>IN</sub> < -30 dB | 1 | ALL | | 38 | | | | | | <br> -42 dB ≤ V <sub>IN</sub> < -36 dB | 1 | ALL | | 32 | | | | | | -48 dB ≤ V <sub>IN</sub> < -42 dB | 1 | <br> ALL | College Colleg | 26 | | <u> </u> | | | | -54 dB < V <sub>IN</sub> < -48 dB | 1 | ALL | | 20 | | | | ilter gain, bandpass<br>filter transfer | FG <sub>BP</sub> | f = 100 Hz | | 01 | 4,5,6 | | -42 | ↓ dB | | function $\underline{5}/\underline{6}/$ | | f = 170 Hz | | 01 | 1 | | -25 | <u> </u> | | | | 300 Hz ≤ f < 3.4 kHz | | 01 | <u> </u> | -0.5 | 0.5 | <u> </u> | | | | f = 4 kHz | | 01 | 1 | | -16 | ļ | | | | f ≥ 4.6 kHz | | 01 | <u> </u><br> | | <br> -58<br> | | | | | f <u>≤</u> 50 Hz | | 02 | | -25 | <br> -33<br> | <br> <br> | | | | f = 109 Hz | | 02 | 1 | -4 | -1 | <u> </u> | | | | 172 Hz ≤ f < 3.1 kHz | | 02 | | -0.25 | 0.25 | | | | | 3.1 kHz ≤ f < 3.3 kHz | | 02 | 1 | -0.3 | 0.3 | Ţ | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>10 | | Test | Symbol | Conditions 1/ | Device<br>type | Group A | Li | mits | Unit | |---------------------------------------------------|------------------|-----------------------------------------------------------|----------------|--------------|-------|-----------|----------| | | | -55°C ≤ T <sub>A</sub> ≤ 125°C unless otherwise specified | type | subgroups | Min | <br> Max | <u> </u> | | Filter gain, bandpass | FGBP | 3.3 kHz < f < 3.6 kHz | 02 | 4,5,6 | -0.5 | 0.5 | dB | | filter transfer<br>function <u>5</u> / <u>6</u> / | | f = 3.8 kHz | 02 | 1 | 3 | -0.5 | - | | | | f = 4 kHz | 02 | 1 | -20 | -16 | 1 | | | | f = 4.4 kHz | 02 | ‡ | | -40 | 1 | | | | f = 5 kHz | 02 | 1 | | -65 | <u> </u> | | | | f ≤ 100 Hz | 03 | | -33 | -25 | | | | | f = 200 Hz | 03 | | 4 | _1 | 1 | | | | f = 300 Hz to 6200 Hz | 03 | + | -0.25 | 0.25 | + | | | | f = 6200 Hz to 6600 Hz | 03 | <del> </del> | -0.3 | 0.3 | - | | | | f = 6600 Hz to 7300 Hz | 03 | + | -0.5 | 0.5 | | | | | f = 7600 Hz | 03 | 1 | -5.0 | -0.5 | 1 | | | | f = 8000 Hz | 03 | 1 | -18 | -14 | ļ | | | | f ≥ 8800 Hz | 03 | <u> </u> | | -40 | | | | | f ≥ 10000 Hz | 03 | | | -65 | | | Filter gain, low pass<br>transfer function | FG <sub>LP</sub> | f ≤ 3.4 kHz | 01 | 4,5,6 | -0.5 | 0.5 | dB | | <u>5</u> / <u>6</u> / | | f = 3.6 kHz | 01 | 1 | | -4 | 1 | | | | f = 4 kHz | 01 | | | -30 | ļ | | | | f ≥ 4.4 kHz | 01 | | | -58 | l<br>L | | | | 0 Hz ≤ f < 3.1 kHz | 02 | | -0.25 | 0.25 | | | | | 3.1 kHz ≤ f < 3.3 kHz | 02 | | -0.3 | 0.3 | | | | | 3.3 kHz ≤ f < 3.6 kHz | 02 | | -0.5 | 0.5 | | | | | f = 3.8 kHz | 02 | Ī | -3 | -0.5 | _ | | | | f = 4 kHz | 02 | | -20 | -16 | | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>11 | | Test | Symbol | Conditions 1/ | ! | Group A | Li | mits | ∐ Unit | |-----------------------------------------------------------|---------------------------|--------------------------------------------------------------|-------|-----------|------------------|------|----------| | | 1 | -55°C ≤ T <sub>A</sub> ≤ 125°C<br>unless otherwise specified | type | subgroups | Min | Max | | | Filter gain, low pass<br>transfer function- | FG <sub>LP</sub> | f≥5 kHz | 02 | 4,5,6 | ] | -65 | dB | | continued | | f ≥ 4.4 kHz | 02 | † | | -40 | Ì | | | | f = 0 Hz to 6200 Hz | 03 | <u> </u> | -0.25 | 0.25 | <u> </u> | | | | f = 6200 Hz to 6600 Hz | 03 | | -0.3 | 0.3 | | | | | f = 6600 Hz to 7300 Hz | 03 | | -0.5 | 0.5 | <br> | | | | f = 7600 Hz | 03 | | -5.0 | -0.5 | | | | | f = 8000 Hz | 03 | | -18 | -14 | 1 | | | | f ≥ 8800 Hz | 03 | E | | -40 | | | | | f ≥ 10000 Hz | 03 | | | -65 | <u> </u> | | Master clock (MCLK) cycle time, serial | t<br>(McLK) | T <sub>A</sub> = +25°C <u>7</u> / | 01,02 | 9 | 100 | 192 | ns | | port | CHELKY | | 03 | | 95 | | | | RESET pulse duration, serial port <u>8</u> / | t<br>(RESET) | | ALL | 9 | <br> 800<br> | | | | DX setup time before<br>SCLK falling edge,<br>serial port | t<br>(BX) | | ALL | 9 | 28 | | | | DX hold time after<br>SCLK falling edge,<br>serial port | t<br>(Bx) | | ALL | 9 | t<br>(§cLK)<br>4 | | | | Shift clock (SCLK)<br>cycle time, serial<br>port | t<br>(§cLK) | | ALL | 9 | 400 | | 1 | | Delay from <u>SCLK</u> rising edge to FSR/FSX | t <sub>d</sub><br>(CH-FL) | | 01,02 | | | 260 | | | falling edge, serial port | (CH-FL) | | 03 | † | | 250 | 7 | | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-90863 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>12 | DESC FORM 193A JUL 91 74E 9004708 0000238 3T1 == | Test | Symbol | Conditions 1/ | Device | Group A | Limits | | _ Unit | |--------------------------------------------------------------------------------------------------------|---------------------------|-----------------------------------------------------------|--------|--------------|--------|--------------------------|----------| | | -55°C<br>unless | -55°C < T <sub>A</sub> < 125°C unless otherwise specified | type | subgroups | Min | Max | <u> </u> | | Delay from <u>SCLK r</u> ising<br>edge to FSR/FSX<br>rising edge, serial<br>port | td<br>(CH-FH) | T <sub>A</sub> = +25°C <u>7</u> / | 01,02 | 9 | | 260 | ns | | DR valid after SCLK<br>rising edge, serial<br>port | t <sub>d</sub><br>(CH-DR) | • | 01,02 | | | 316<br> 250 | | | Delay from SCLK rising<br>edge to EODX/EODR<br>falling edge in word<br>mode, serial port | (SH-EL) | | 01,02 | | | 280<br>250<br>280<br>250 | | | Delay from <u>SCLK rising</u><br>edge to <u>EODX/EODR</u><br>rising edge in word<br>mode, serial port | t<br>(СН-ЕН) | | 01,02 | | | | | | Delay from <u>SCLK rising</u><br>edge to <u>EODX/EODR</u><br>falling edge in byte<br>mode, serial port | tdh-EL) | | 03 | | 250 | 250 | | | Delay from <u>SCLK ris</u> ing<br>edge to EODX/EODR<br>rising edge in byte<br>mode, serial port | tdВ-ен) | | 03 | | | 250 | | | Delay from MCLK rising<br>edge to SCLK falling<br>edge, serial port | td(HcH-cL) | • | 01,02 | | | 105 | | | Delay from RESET<br>rising edge to SCLK<br>falling edge, serial<br>port | (RH-CL) | | 01,02 | | | 150 | | | Delay from RESET rising edge to FSX/FSR falling | t <sub>d</sub><br>(RH-FL) | - | 01,02 | <del>-</del> | | 936 | | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90863 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>13 | ## TABLE I. <u>Electrical performance characteristics</u> - Continued. - $1/V_{CC+} = +5 \text{ V}, V_{CC-} = -5 \text{ V}, \text{ and } V_{DD} = 5 \text{ V}.$ MCLK frequency = 5.184 MHz and all outputs are not loaded unless otherwise specified. - 2/ Gain tracking is relative to the absolute gain at 1 kHz and 0 dB. - This noise is referred to the input with a buffer gain of one. If the buffer gain is two or four, the noise figure will be correspondingly reduced. The noise is computed by statistically evaluating the digital output of the A/D converter. - $rac{4}{1}$ The test condition is a 1 kHz signal with 8-kHz conversion rate. The load impedance for DAC is $300\Omega$ . - The above filter specifications are for a switched-capacitor filter clock frequency range of 288 kHz ±2 percent. For switched-capacitor filter clocks at frequencies other than 288 kHz ±2 percent, the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 288 kHz. - The filter gain outside the passband is measured with respect to the gain at 1 kHz for device types 01 and 02 and at 2 kHz for device type 03. The filter gain within the passband is measured with respect to average gain within the passband. The passbands are 300 to 34,000 Hz for device types 01 and 02 and 300 to 7,200 Hz for device type 03 for bandpass filters. The passbands are 0 to 3,400 Hz for device types 01 and 02 and 0 to 7,200 Hz for device type 03 for the low-pass filters. The input signal in bandpass filter gain test condition and the output signal in low-pass filter gain test condition are referenced to 0 dB. - 7/ All times are tested in word mode only. However, byte mode timing can be guaranteed by word mode timing. See figure 5. - 8/ RESET pulse duration is the amount of time that the RESET pin is held below 0.8 V after the power supplies have reached their recommended values. STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 REVISION LEVEL A 14 DESC FORM 193A JUL 91 74E 📟 9004708 0000240 TST 📟 | Device types | 01 and 02 | 03 | |-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Case outlines | X and 3 | X and 3 | | Terminal<br>number | Terminal symbol | Terminal symbol | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 | NC RESET EODR FSR DR MCLK VDD REF DGTL GND SCLK EODX DX WORD/BYTE FSX NC NC ANLG GND ANLG GND VCC- VCC+ OUT- OUT+ AUX IN- AUX IN- IN- IN- IN- IN- | FSD/WORD-BYTE RESET EODR FSR DR MCLK VDD REF DGTL GND SCLK EODX DX DATA-DR/CONTROL FSX NC NC ANLG GND ANLG GND VCC- VCC+ OUT- OUT+ AUX IN- AUX IN- IN- IN- IN- | | 28 | NC | NC | NC = No connection; no external connection should be made to these pins. FIGURE 1. <u>Terminal connections</u>. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>15 | DESC FORM 193A JUL 91 74E 9004708 0000241 996 📟 DESC FORM 193A JUL 91 74E **30** 9004708 0000242 822 **3** ## Device type 03 #### WORD OR BYTE MODE IN+ 26 IN- 25 AUX IN + 24 AUX IN - 23 M U X 5 DR LOW-PASS A/D SERIAL FILTER 4 FSR PORT 3 EODR HIGH-PASS RECEIVE <u>Б</u> MSTR CLK FILTER SECTION INTERNAL VOLTAGE REFERENCE <sup>10</sup>SHIFT CLK 1\_ WORD-BYTE 13 CONTROL TRANSMIT SECTION 12 DX 14 FSX (SIN X) / X CORRECTION D/A 11 EDDX ZO 19 17 18 9 7 VCC+ VCC- ANLG DGTL VDD GND (DIG) # DUAL-WORD (TELEPHONE INTERFACE) MODE RESET REF FIGURE 2. Block diagrams - continued. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-90863 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>17 | DESC FORM 193A JUL 91 74E 9004708 0000243 769 == #### Device type 01 SHIFT CLOCK MASTER CLOCK 1.296 MHz DIVIDE BY 4 5.184 MHz 10.368 MHz 2.592 MHZ 20.736 MHz SEE NOTE 1 41.472 MHz SEE NOTE 1 TMS320 TA REGISTER TA REGISTER 6 BITS OSC DSP 5 BITS 2 s COMPL LOW PASS SHITCHED OPTIONAL EXTERNAL CIRCUITRY FOR FULL DUPLEX MODEMS DIVIDE BY 2 CAP FILTER ADDER CLK=288 kHz SQUARE WAVE SUBTRACTOR 6 BITS 153.5 kHz COMMERCIAL EXTERNAL TB REGISTER DIVIDE CLOCK FRONT END 6 BITS FULL DUPLEX SPLIT BAND O D0 D1=0,0 D0 D1=0.1 FILTERS 00 01-1,1 TX COUNTER B DO D1-1.0 SEE NOTE 2 SEE NOTE 3 1 SEE NOTE 3 TB=40 7.2 kHz TB=36 8.0 kHz TB=30 9.6 kHz TX COUNTER A CONVERSION TA = 9 TA = 18 FREQUENCY TB=20 14.4 kHz TB=15 19.2 kHz 576 kHz PULSES 6 BITS RA REGISTER RA REGISTER 6 BITS 5 BITS 2 s COMPL LOW PASS SWITCHED DIVIDE BY 2 CAP FILTER ADDER CLK-288 MHZ SQUARE HAVE SUBTRACTOR 6 BITS RB REGISTER 6 BITS Ò DO D1=0.1 D0 D1=0.0 DD D1=1.0 DO D1-1,1 RX COUNTER 8 SEE NOTE 3 SEE NOTE 3 RB=40 7.2 kHz A/D R8=36 8.0 kHz RX COUNTER A CONVERSION RB=30 9.6 kHz RA = 9 FREQUENCY RB=20 14.4 kHz RA = 18 NOTES: 1. Frequency 1, 20.736 MHz, is used to show how 153.6 kHz (for a commercially available modem split band filter clock), popular speech and modem sampling signal frequencies, and an internal 288 kHz switched capacitor filter clock can be derived synchronously and as submultiples of the crystal oscillator frequency. Since these derived frequencies are synchronous submultiples of the crystal frequency, aliasing does not occur as the sampled analog signal passes between the analog converter and switched capacitor filter stages. Frequency 2, 41.472 MHz, is used to show that the AIC can work with high frequency signals, which are used by high-speed digital signal processors. SCF CLOCK FREQUENCY = 6 BITS 576 KHz PULSES RB=15 19.2 kHz 2 X CONTENTS OF COUNTER A MASTER CLOCK FREQUENCY Split-band filtering can alternatively be performed after the analog input function via software in the TMS320. These control bits are described in the AIC DX Data Word Format section. FIGURE 3. Internal timing configuration. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90863 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>18 | DESC FORM 193A JUL 91 74E 9004708 0000244 6T5 📼 #### NOTES: - Frequency 1, 20.736 MHz, is used to show how 153.6 kHz (for a commercially available modem split band filter clock), popular speech and modem sampling signal frequencies, and an internal 288 kHz switched capacitor filter clock can be derived synchronously and as submultiples of the crystal oscillator frequency. Since these derived frequencies are synchronous submultiples of the crystal frequency, aliasing does not occur as the sampled analog signal passes between the analog converter and switched capacitor filter stages. Frequency 2, 41.472 MHz, is used to show that the AIC can work with high frequency signals, which are used by high-speed digital signal processors. Split-band filtering can alternatively be performed after the analog input function via software in the TMS320. - Split-band filtering can alternatively be performed after the analog input function via software in the TMS320. These control bits are described in the AIC DX Data Word Format section. FIGURE 3. <u>Internal timing configuration</u>. - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>19 | REVISION LEVEL SHEET 20 DESC FORM 193A JUL 91 74E 9004708 0000246 478 📟 DAYTON, OHIO 45444 #### AIC DR or DX word bit pattern A/D or D/A MSB, 1st bit sent of 2nd byte A/D or D/A LSB 1st bit sent D7 D5 015 D14 D13 D12 p11 D10 D9 80 D6 **D4** D3 D2 DO D1 Device type 01 AIC DX data word format section | D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 | D1 | DO | Comments | |----------------------------------------------------------|----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | primary DX serial communication protocol | , | | | | D15 (MSB) through D2 go to the D/A converter register | 0 | 0 | The TX and RX Counter A's are loaded with the TA and RA register values. The TX and RX Counter B's are loaded with TB and RB register values. | | D15 (MSB) through D2 go to the D/A converter register | 0 | 1 | The TX and RX Counter A's are loaded with the TA + TA' and RA + RA' register values. The TX and RX Counter B's are loaded with the TB and RB register values. NOTE: D1 = 0, D0-1 will cause the next D/A and A/D conversion periods to be changed by addition of TA' and RA' Master Clock cycles, in which TA' and RA' can be positive or negative or zero. Please refer to AIC Responses to Improper Conditions. | | D15 (MSB) through D2 go to the D/A<br>converter register | 1 | 0 | The TX and RX Counter A's are loaded with the TA - TA' and RA - RA' register values. The TX and RX Counter B's are loaded with the TB and RB register values. NOTE: D1 = 1, D0 = 0 will cause the next D/A and A/D conversion periods to be changed by the subtraction of TA' and RA' Master Clock cycles, in which TA' and RA' can be positive or negative or zero. Please refer to AIC Responses to Improper Conditions. | | D15 (MSB) through D2 go to the D/A converter register | 1 | 1 | The TX and RX Counter A's are loaded with the TA and RA register values. The TX and RX Counter B's are loaded with the TB and RB register values. After a delay of four Shift Clock cycles, a secondary transmission will immediately follow to program the AIC to operate in the desired configuration. | ## FIGURE 4. Data word format. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET 21 | DESC FORM 193A JUL 91 74E **3**004708 0000247 304 #### Device type 01 NOTE: Setting the two least significant bits to 1 in the normal transmission of DAC information (Primary Communications) to the AIC will initiate Second Communications upon completion of the Primary Communications. Upon completion of the Primary Communication, FSX will remain high for four SHIFT CLOCK cycles and will then go low and initiate the Secondary Communication. The timing specifications for the Primary and Secondary Communications are identical. In this manner, The Secondary Communication, if initiated, is interleaved between successive Primary Communications. This interleaving prevents the Secondary Communication from interfering with the Primary Communications and DAC timing, thus preventing the AIC from skipping a DAC output. It is important to note that in the synchronous mode, FSR will not be asserted during Secondary Communications. secondary DX serial communication protocol | х× | to TA register | х× | to RA register | 0 | 0 | D13 and D6 are MSBs (unsigned binary) | |-----|-----------------|------|----------------------------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | × | to TA¹ register | × | to RA' register | 0 | 1_ | D14 and D7 are 2's complement sign bits | | x | to TB register | × | to RB register | 1 | 0 | D14 and D7 are MSB's (unsigned binary) | | x ) | x | D7 D | 6 D5 D4 D3 D2 CONTROL REGISTER | 1<br> | 1 | D2 = 0/1 deletes/inserts the bandpass filter D3 = 0/1 disables/enables the loopback function D4 = 0/1 disables/enables the AUX IN+ and AUX IN - pins D5 = 0/1 asynchronous/synchronous transmit and receive sections D6 = 0/1 gain control bits D7 = 0/1 gain control bits | FIGURE 4. Data word format - Continued. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-90863 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>22 | #### Device type 02 AIC DX data word format section | D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D | 2 01 | DΟ | Comments | |----------------------------------------------------------|--------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | primary DX serial communication protocol | Τ | | | | D15 (MSB) through D2 go to the D/A<br>converter register | o | 0 | The TX and RX Counter A's are loaded with the TA and RA register values. The TX and RX Counter B's are loaded with TB and RB register values. | | D15 (MSB) through D2 go to the D/A<br>converter register | <br> 0 | 1 | The TX and RX Counter A's are loaded with the TA + TA' and RA + RA' register values. The TX and RX Counter B's are loaded with the TB and RB register values. NOTE: Dî = 0, D0 = 1 will cause the next D/A and A/D conversion periods to be changed by addition of TA' and RA' Master Clock cycles, in which TA' and RA' can be positive or negative or zero. Please refer to AIC Responses to Improper Conditions. | | D15 (MSB) through D2 go to the D/A<br>converter register | <br> 1 | 0 | The TX and RX Counter A's are loaded with the TA - TA' and RA - RA' register values. The TX and RX Counter B's are loaded with the TB and RB register values. NOTE: D1 = 1, D0 = 0 will cause the next D/A and A/D conversion periods to be changed by the subtraction of TA' and RA' Master Clock cycles, in which TA' and RA' can be positive or negative or zero. Please refer to AIC Responses to Improper Conditions. | | D15 (MSB) through D2 go to the D/A converter register | 1 | 1 | The TX and RX Counter A's are loaded with the TA and RA register values. The TX and RX Counter B's are loaded with the TB and RB register values. After a delay of four Shift Clock cycles, a secondary transmission will immediately follow to program the AIC to operate in the desired configuration. | FIGURE 4. Data word format - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>23 | #### Device type 02 NOTE: Setting the two least significant bits to 1 in the normal transmission of DAC information (Primary Communications) to the AIC will initiate Second Communications upon completion of the Primary Communications. Upon completion of the Primary Communication, FSX will remain high for four SHIFT CLOCK cycles and will then go low and initiate the Secondary Communication. The timing specifications for the Primary and Secondary Communications are identical. In this manner, The Secondary Communication, if initiated, is interleaved between successive Primary Communications. This interleaving prevents the Secondary Communication from interfering with the Primary Communications and DAC timing, thus preventing the AIC from skipping a DAC output. It is important to note that in the synchronous mode, FSR will not be asserted during Secondary Communications. secondary DX serial communication protocol | x x | to TA register | хх | to RA register | 0 | 0 | D13 and D6 are MSBs (unsigned binary) | |-----|-----------------|------|-------------------------|---|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | x | to TA' register | х | to RA' register | 0 | 1_ | D14 and D7 are 2's complement sign bits | | x | to TB register | × | to RB register | 1 | 0_ | D14 and D7 are MSB's (unsigned binary) | | x > | < x x x x D9 ; | k D7 | D6 D5 D4 D3 D2 | 1 | 1 | | | | <b></b> - | | CONTROL<br><br>REGISTER | | | D2 = 0/1 deletes/inserts the A/D high pass filter D3 = 0/1 disables/enables the loopback function D4 = 0/1 disables/enables the AUX IN+ and AUX IN- pins D5 = 0/1 asynchronous/synchronous transmit and receive sections D6 = 0/1 gain control bits D7 = 0/1 gain control bits D9 = 0/1 delete/insert on board second order (sin x)/x correction filter | FIGURE 4. Data word format - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>24 | AIC DR or DX word bit pattern A/D or D/A MSB, 1st bit sent of 2nd byte A/D or D/A LSB 1st bit sent D15 D14 D13 D12 D11 D10 D8 **D**7 D6 05 D4 D.302 D1 ÐΩ Primary DX serial communication protocol | FUNCTIONS | D1 | 00 | |---------------------------------------------------------------------------------------|----|----------| | D15 (MSB) - D2 → D/A Converter Register | | | | $TA \rightarrow TX(A)$ , $RA \rightarrow RX(A)$ . | 0 | 0 | | $TB \rightarrow TX(B)$ , $RB \rightarrow RX(B)$ . | | <u> </u> | | D15 (MSB) - D2 → D/A Converter Register | | | | $TA + TA' \rightarrow TX(A)$ , $RA + RA' \rightarrow RX(A)$ . | | | | $TB \rightarrow TX(B)$ , $RB \rightarrow RX(B)$ . | 0 | 1 | | The next D/A and A/D conversion period will be changed by the addition of TA' | | | | and RA' master clock cycles, in which TA' and RA' can be positive, negative, or zero. | | | | D15 (MSB) - D2 → D/A Converter Register | | | | $TA - TA' \rightarrow TX(A)$ , $RA - RA' \rightarrow RX(A)$ . | | | | $TB \rightarrow TX(B)$ , $RB \rightarrow RX(B)$ . | 1 | 0 | | The next D/A and A/D conversion period will be changed by the subtraction of TA' | | | | and RA' master clock cycles, in which TA' and RA' can be positive, negative, or zero. | | | | D15 (MSB) - D2 → D/A Converter Register | | | | $TA \rightarrow TX(A)$ , $RA \rightarrow RX(A)$ . | | | | $TB \rightarrow TX(B)$ , $RB \rightarrow RX(B)$ . | 1 | 1 | | After a delay of four shift cycles, a secondary transmission follows to program the | | | | AIC to operate in the desired configuration. In the telephone interface mode, data | | İ | | on the DATA DR (pin 13) is routed to DR (Serial Data Output) during secondary | | | | transmission. | | İ | NOTE: Setting the two least significant bits to 1 in the normal transmission of DAC information (primary communications) to the AIC initiates secondary communications upon completion of the primary communications. When the primary communication is complete, FSX remains high for four SHIFT CLOCK cycles and goes low and initiates the secondary communication. The timing specifications for the primary and secondary communications are identical. In this manner, the secondary communication, if initiated, is interleaved between successive primary communications. This interleaving prevents the secondary communication from interfering with the primary communications and DAC timing. This prevents the AIC from skipping a DAC output. It is important to note that FSR is not asserted due to secondary communications activity. However, in the telephone interface mode, FSD is asserted during secondary communications, but not during primary communications. FIGURE 4. <u>Data word format</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>25 | DESC FORM 193A JUL 91 74E 🖿 9004708 0000251 835 💳 AIC DR or DX word bit pattern Secondary DX serial communication protocol | FUNCTIONS | D1 | DO | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----| | D13 (MSB) - D9 → TA, 5 bits unsigned binary. D6 (MSB) - D2 → RA, 5 bits unsigned binary. | D | 0 | | D15, D14, D8, and D7 are unassigned. | | | | D14 (sign bit) - D9 → TA', 6 bits 2s complement. D7 (sign bit) - D2 → RA', 6 bits 2s complement. D15 and D8 are unassigned. | 1 | 1 | | D14 (MSB) - D9 $\rightarrow$ TB, 6 bits unsigned binary.<br>D7 (MSB) - D2 $\rightarrow$ RB, 6 bits unsigned binary. | 0 | 0 | | D15 and D8 are unassigned. D2 = 0/1 deletes/inserts the A/D high-pass filter. D3 = 0/1 deletes/inserts the loopback function. D4 = 0/1 disables/enables the AUX IN+ and AUX IN- pins. D5 = 0/1 asynchronous/synchronous transmit and receive sections. D6 = 0/1 gain control bits (see Gain Control section). D7 = 0/1 gain control bits (see Gain Control section). D9 = 0/1 delete/insert on-board second-order (sinx)/x correction filter D10 = 0/1 output to D100UT (telephone-interface mode) D11 = 0/1 output to D110UT (telephone-interface mode) D8, D12 - D15 are unassigned. | 1 | 1 | #### Reset Function A reset function is provided to initiate serial communications between the AIC and DSP. The reset function initializes all AIC registers, including the control register. After power has been applied to the AIC, a negative-going pulse on the RESET pin initializes the AIC registers to provide an 16-kHz A/D and D/A conversion rate for a 10.368-MHz master clock input signal. Also, the pass-bands of the A/D and D/A filters are 300 Hz to 7200 Hz, and 0 Hz to 7200 Hz, respectively. Therefore, the filter bandwidths are half those shown in the filter transfer function specification section. The AIC, excepting the CONTROL register, is initialized as follows (see AIC DX Data word format section): REGISTER TA TA' TB RA RA' RB INITIALIZED VALUE (HEX) 12 01 12 12 01 12 The CONTROL register bits are reset as follows (see AIC DX Data word format section): D11 = 0, D10 = 0, D9 = 1, D7 = 1, D6 = 1, D5 = 1, D4 = 0, D3 = 0, D2 = 1 FIGURE 4. <u>Data word format</u> - Continued. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-90863 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>26 | DESC FORM 193A JUL 91 74E 9004708 0000252 771 == #### Device types 01 and 02 # AIC Responses to improper conditions | IMPROPER CONDITION | AIC RESPONSE | |----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TA register + TA' register = 0 or 1 | Reprogram TX(A) counter with TA register value | | TA register - TA' register = 0 or 1 TA register + TA' register < 0 | MODULO 64 arithmetic is used to ensure that a positive value is loaded into TX(A) counter, i.e., TA register + TA' register + 40 HEX is loaded into TX(A) counter. | | RA register + RA' register = 0 or 1<br>RA register - RA' register = 0 or 1 | Reprogram RX(A) counter with RA register value | | RA register + RA' register = 0 or 1 | MODULO 64 arithmetic is used to ensure that a positive value is loaded into RX(A) counter, i.e., RA register + RA' register + 40 HEX is loaded into RX(A) counter. | | TA register = 0 or 1 | AIC is shut down. | | RA register = 0 or 1 | | | TB register = 0 or 1 | Reprogram TB register with 24 HEX | | RB register = 0 or 1 | Reprogram RB register with 24 HEX | | AIC and DSP cannot communicate | Hold last DAC output | # Gain Control Table (Analog input signal required for full-scale A/D conversion) | INPUT | CONTROL REG | ISTER BITS | ANALOG 1/ | A/D CONVERSION | |-------------------------------------------------------------------------------|-------------|------------|-----------|----------------| | CONFIGURATIONS | D6 | D7 | INPUT | RESULT | | Differential configuration<br>Analog input = IN+ - IN- | 1 | 1 | ± 6 V | ± full scale | | = AUX IN+ - AUX IN- | 1 1 | i ö | ± 3 V | ± full scale | | - NOV 1111 - NOV 1111 | 0 | 1 | ± 1.5 V | ± full scale | | Single-ended configuration Analog input = IN+ - ANLG GND = AUX IN+ - ANLG GND | 0 | 0 | ± 3 V | ± half scale | | | 1 1 | 0 | ± 3 V | ± full scale | | 700 200 700 E | 1 0 | 1 | ± 1.5 V | ± full scale | $<sup>\</sup>underline{1}/$ In this example, $V_{REF}$ is assumed to be 3 V. In order to minimize distortion, it is recommended that the analog input not exceed 0.1 dB below full scale. FIGURE 4. Data word format - Continued. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-90863 | |------------------------------------------------------|-----------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET 27 | DESC FORM 193A JUL 91 74E 9004708 0000253 608 📟 # Device type 03 ## AIC Responses to improper conditions | IMPROPER CONDITION | AIC RESPONSE | |----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TA register + TA' register = 0 or 1 | Reprogram TX(A) counter with TA register value | | <u> TA register - TA' register = 0 or 1</u> | | | TA register + TA' register < 0 | MODULO 64 arithmetic is used to ensure that a positive value is loaded into TX(A) counter, i.e., TA register + TA' register + | | | 40 HEX is loaded into TX(A) counter. | | RA register + RA' register = 0 or 1 | Reprogram RX(A) counter with RA register value | | RA register - RA' register = 0 or 1 | | | RA register + RA' register = 0 or 1 | MODULO 64 arithmetic is used to ensure that a positive value is loaded into RX(A) counter, i.e., RA register + RA' register + 40 HEX is loaded into RX(A) counter. | | TA register = 0 or 1 | AIC is shut down. | | RA register = 0 or 1 | 1 | | TA register < 4 in word mode | The AIC serial port no longer operates. | | TA register < 5 in byte mode | 1 | | RA register < 4 in word mode | | | RA register < 5 in byte mode | | | TB register = 0 or 1 | Reprogram TB register with 24 HEX | | RB register = 0 or 1 | Reprogram RB register with 24 HEX | | AIC and DSP cannot communicate | Hold last DAC output | Gain Control Table (Analog input signal required for full-scale Bipolar A/D conversion 2s complement) $\underline{1}$ / | INPUT | CONTROL RE | GISTER BITS | ANALOG 2/3/ | A/D CONVERSION | |-------------------------------|------------|-------------|------------------------------|----------------| | CONFIGURATIONS | D6 | D7 | INPUT | RESULT | | | 1 | 1 | | | | Differential configuration | 1 | | $V_{ID} = \pm 6 V$ | ± full scale | | Analog input = IN+ - IN- | 0 | 0 | | | | = AUX IN+ - AUX IN- | 1 | 0 | $v_{ID} = \pm 3 \text{ V}$ | ± full scale | | | 0 | 1 | $V_{ID} = \pm 1.5 \text{ V}$ | ± full scale | | | 1 | 1 | | | | Single-ended configuration | i | į į | $V_{T} = \pm 3 V$ | ± half scale | | Analog input = IN+ - ANLG GND | j o | 0 | 1 | | | = AUX IN+ - ANLG GND | 1 | 0 | V <sub>I</sub> = ± 3 V | ± full scale | | | 0 | 1 1 | V <sub>I</sub> = ± 1.5 V | ± full scale | $\frac{1}{2}$ / $v_{CC+}$ = 5 V, $v_{CC-}$ = -5 V, $v_{DD}$ = 5 V $v_{ID}$ = Differential Input Voltage, $v_{I}$ = Input Voltage referenced to ground with IN- or AUX INconnected to ground. 3/ In this example, $V_{ref}$ is assumed to be 3 V. In order to minimize distortion, it is recommended that the analog input not exceed 0.1 dB below full scale. FIGURE 4. Data word format - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>28 | # Device types 01 and 02 FIGURE 5. Serial port timing waveforms. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90863 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>29 | DESC FORM 193A JUL 91 74E = 9004708 0000255 480 = # Device types 01 and 02 FIGURE 5. Serial port timing waveforms - Continued. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90863 | |---------------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>30 | DESC FORM 193A JUL 91 74E 9004708 0000256 317 == ## Device type 03 # NOTES: - 1. The time between falling edges of FSR is the A/D conversion period, and the time between falling edges of FSX is the D/A conversion period. - In the byte mode, when EODX or EODR is high, the first byte is transmitted or received, and when these signals are low, the second byte is transmitted or received. Each byte-cycle is 12 shift-clocks long, allowing for a four-shift-clock setup time between byte transmissions. FIGURE 5. Serial port timing waveforms - Continued. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90863 | |---------------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>31 | DESC FORM 193A JUL 91 74E 9004708 0000257 253 🖿 FIGURE 5. <u>Serial port timing waveforms</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90863 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>32 | DESC FORM 193A JUL 91 74E 9004708 0000258 19T == #### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - b. Interim and final electrical test parameters shall be as specified in table II herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein. #### 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. For device class M subgroups 7 and 8 tests shall be sufficient to verify the functionality of the device. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - c. Subgroups 10 and 11 in table I, method 5005 of MIL-STD-883 shall be omitted. - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition B or D. For device class M the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90863 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>33 | TABLE II. <u>Electrical test requirements</u>. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883<br>TM 5005, table I | Subgroups<br>(in accordance with<br>MIL-I-38535, table III) | | |---------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------|---------------------------| | | Device<br>class<br>M | Device<br>class<br>Q | Device<br>class<br>V | | Interim electrical parameters (see 4.2) | 1 | 1 | 1 | | Final electrical parameters (see 4.2) | <br> <u>1</u> / 1,2,3,<br> 4,5,6,9 | 1/ 1,2,3,<br>4,5,6,9 | 1/ 1,2,3,<br>4,5,6,9 | | Group A test<br>requirements (see 4.4) | 1,2,3,<br>4,5,6,<br>7,8,9 | 1,2,3,<br>4,5,6,<br>7,8,9 | 1,2,3,<br>4,5,6,<br>7,8,9 | | Group C end-point electrical parameters (see 4.4) | 1 | 1 | 1,2,3,4,5,<br>6,7,8,9 | | Group D end-point electrical parameters (see 4.4) | 1 | 1 | 1 | | Group E end-point electrical parameters (see 4.4) | 1,4,7 | 1,4,7 | 1,4,7 | <sup>1/</sup> PDA applies to subgroup 1. - 4.4.4 Group D inspection. For group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.5 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes Q and V shall be M, D, R, and H and for device class M shall be M and D. - a. End-point electrical parameters shall be as specified in table II herein. - b. For device class M the devices shall be subjected to radiation hardness assured tests as specified in MIL-I-38535, appendix A for RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA environment and level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at $T_A = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ , after exposure, to the subgroups specified in table II herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90863 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>34 | DESC FORM 193A JUL 91 74E 9004708 0000260 848 🚥 #### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal (Short Form). - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 Comments. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444, or telephone (513) 296-5377. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-I-38535 and MIL-STD-1331. - 6.6 One part one part number system. The one part one part number system described below has been developed to allow for transitions between identical generic devices covered by the three major microcircuit requirements documents (MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique part numbers. The three military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique part number. By establishing a one part number system covering all three documents, the OEM can procure to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN under new system | Manufacturing source listing | Document<br><u>listing</u> | |------------------------------------------------------------|------------------------------|------------------------------|----------------------------| | New MIL-H-38534 Standardized Military<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standardized Military<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | # 6.7 Sources of supply. - 6.7.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.7.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90863 | |---------------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>35 | DESC FORM 193A JUL 91 74E 9004708 000026% 784 🖼