### **HARDWARE** Figure 1-1. Block Diagram ## **PIN ASSIGNMENT** The following sections detail the pins of the ISD-T266SC processor. Slashes separate the names of signals that share the same pin. # Pin-Signal Assignment Table 1-1 shows all the pins, and the signals that use them in different configurations. It also shows the type and direction of each signal. | Table 1-1. CompactSPEECH Pin—Signal Assignment | |------------------------------------------------| |------------------------------------------------| | Pin Name | Туре | Signal Name | 1/0 | |----------|------------------|-------------|--------| | A(0:15) | TTL | A(0:15) | Output | | CCLK | TTL | CCLK | Output | | CDIN | TTL | CDIN | Input | | CDOUT | TTL | CDOUT | Output | | CFS0 | TTL | CFS0 | Output | | D(0:7) | TTL | D(0:7) | 1/0 | | MWCS | TTL <sup>1</sup> | MWCS | Input | Table 1-1. CompactSPEECH Pin—Signal Assignment (Continued) | Pin Name | Type | Signal Name | l/O | |----------------------|----------------------------------------|-----------------|-----------------| | TST | TTL | TST | Input | | MWRDY | TTL | MWRDY | Output | | MWRQST | TTL | MWRQST | Output | | MWDOUT | TTL | MWDOUT | Output | | PB(0:2) <sup>2</sup> | TTL | EA(16:18) | Output | | PB(3:6) <sup>3</sup> | TTL | CS(0:3) | Output | | EMCS/ENV0 | TTL1 <sup>4</sup><br>CMOS <sup>5</sup> | EMCS<br>ENV0 | Output<br>Input | | MWCLK | TTL | MWCLK | Input | | MWDIN | TTL | MWDIN | Input | | MMCLK | TTL1 <sup>4</sup> | MMCLK | Output | | MMDIN | TTL | MMDIN | Input | | MMDOUT | TTL1 <sup>4</sup> | MMDOUT | Output | | RESET | Schmitt <sup>1</sup> | RESET | Input | | V <sub>cc</sub> | Power | Vcc | | | V <sub>SS</sub> | Power | V <sub>SS</sub> | | | X1 | XTAL | X1 | OSC | | X2/CLKIN | XTAL<br>TTL | X2<br>CLKIN | OSC<br>Input | <sup>1.</sup> Schmitt trigger input. <sup>2.</sup> Virtual address lines for IVS ROM. <sup>3.</sup> Chip select lines for Serial Flash devices. <sup>4.</sup> TTL 1 output signals provide CMOS levels in the steady state, for small loads. 5. Input during reset, CMOS level input. # Pin Assignment in the 68-PLCC Package Figure 1-2. 68-PLCC Package Connection Diagram NOTE: Pins marked NC should not be connected. ### Pin Assignment in the 100-PQFP Package Figure 1-3. 100-PQFP Package Connection Diagram NOTE: Pins marked NC should not be connected. ■ 9003390 0000785 015 | # **FUNCTIONAL DESCRIPTION** This section provides details of the functional characteristics of the CompactSPEECH processor. It is divided into the following sections: - Resetting - Clocking - Power-down Mode - · Power and Grounding - · Memory Interface - Codec Interface ## Resetting The RESET pin is used to reset the CompactSPEECH processor. On application of power, $\overline{RESET}$ must be held low for at least $t_{pwr}$ after $V_{CC}$ is stable. This ensures that all on-chip voltages are completely stable before operation. Whenever $\overline{RESET}$ is applied, it must also remain active for not less than $t_{RST}$ . During this period, and for 100 $\mu s$ after, the $\overline{TST}$ signal must be high. This can be done with a pull-up resistor on the $\overline{TST}$ pin. The value of $\overline{\text{MWRDY}}$ is undefined during the reset period, and for 100 $\mu s$ after. The microcontroller should either wait before polling the signal for the first time, or the signal should be pulled high during this period. Upon reset, the ENV0 signal is sampled to determine the operating environment. During reset, the EMCS/ENV0 pin is used for the ENV0 input signals. An internal pull-up resistor sets ENV0 to 1. After reset, the same pin is used for EMCS. ### System Load on ENV0 For any load on the ENV0 pin, the voltage should not drop below V<sub>ENVh</sub>. If the load on the ENV0 pin causes the current to exceed 10 $\mu A$ , use an external pull-up resistor to keep the pin at 1. Figure 1-4 shows a recommended circuit for generating a reset signal when the power is turned on. Figure 1-4. Recommended Power-On Reset Circuit ### Clocking The CompactSPECH processor provides an internal oscillator that interacts with an external clock source through the X1 and X2/CLKIN pins. Either an external single-phase clock signal, or a crystal oscillator, may be used as the clock source. ## **External Single-phase Clock Signal** If an external single-phase clock source is used, it should be connected to the CLKIN signal as shown in Figure 1-5, and should conform to the voltage-level requirements for CLKIN stated in "Electrical Characteristics" on page 1-11. Figure 1-5. External Clock Source ### **Crystal Oscillator** A crystal oscillator is connected to the on-chip oscillator circuit via the X1 and X2 signals, as shown in Figure 1-6. Figure 1-6. Connections for an External Crystal Oscillator Keep stray capacitance and inductance, in the oscillator circuit, as low as possible. The crystal resonator, and the external components, should be as close to the X1 and X2/CLKIN pins as possible, to keep the trace lengths in the printed circuit to an absolute minimum. You can use crystal oscillators with maximum load capacitance of 20 pF, although the oscillation frequency may differ from the crystal's specified value. Table 1-2 lists the components in the crystal oscillator circuit. Table 1-2. Crystal Oscillator Component List | Component | Parameters | Values | Tolerance | |--------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------| | Crystal Oscillator | Resonance Frequency Third Overtone Type Maximum Serial Resistance Maximum Shunt Capacitance Maximum Load Capacitance | 40.96 MHz<br>Parallel<br>AT-Cut<br>50 Ω<br>7 pF<br>12 pF | N/A | | Resistor R1 | | 10 ΜΩ | 5% | | Capacitor C1 | | 1000 pF | 20% | | Inductor L | | 3.9 μΗ | 10% | ### Power-down Mode Power-down mode is useful during a power failure, when the power source for the CompactSPEECH processor is a backup battery, or in battery powered devices, while the CompactSPEECH processor is idle. In power-down mode, the clock frequency of the CompactSPEECH processor is reduced, and some of the processor modules are deactivated. As a result, the CompactSPEECH processor consumes much less power than in normal-power mode (less than 1.5 mA). Although the CompactSPEECH processor does not perform all its usual functions in power-down mode, it still keeps stored messages and maintains the time and day. NOTE In power-down mode all the chip select signals, CS0 to CS3, are set to 1. To guarantee that there is no current flow from these signals to the Serial Flash devices, the power supply to these devices must not be disconnected. The CompactSPEECH processor stores messages, and all memory management information, in flash memory. Thus, there is no need to maintain the power to the processor to preserve stored messages. If the microcontroller's real-time clock (and *not* the CompactSPEECH processor's real-time clock) is used to maintain the time and day, neither the flash nor the CompactSPEECH processor require battery backup during power failure. In this case, when returning to normal mode, the microcontroller should perform the initialization sequence, as described in "Initialization" on page 2–17, and use the SETD command to set the time and day. To keep power consumption low in power-down mode, the $\overline{RESET}$ , $\overline{MWCS}$ , MWCLK and MWDIN signals should be held above $V_{CC}$ – 0.5V or below $V_{SS}$ + 0.5V. The PDM (Go To Power-down Mode) command switches the CompactSPEECH processor to power-down mode. (For an explanation of the CompactSPEECH processor commands, see "Command Execution" on page 2-4.) It may only be issued when the CompactSPEECH processor is in the IDLE state. (For an explanation of the CompactSPEECH processor states, see "Command Execution" on page 2-4.) If it is necessary to switch to power-down mode from any other state, the controller must first issue an S command to switch the CompactSPEECH processor to the IDLE state, and then issue the PDM command. Sending any command while in power-down mode resets the CompactSPEECH processor detectors, and returns the CompactSPEECH processor to normal operation mode. NOTE Entering or exiting power-down mode can distort the real-time clock by up to 500 μs. Thus, to maintain the accuracy of the real-time clock, enter or exit the power-down mode as infrequently as possible. # Power and Grounding The CompactSPEECH processor requires a single 5V power supply, applied to the $\rm V_{CC}$ pins. The grounding connections are made on the GND pins. For optimal noise immunity, the power and ground pins should be connected to $V_{CC}$ and the ground planes, respectively, on the printed circuit board. If $V_{CC}$ and the ground planes are not used, single conductors should be run directly from each $V_{CC}$ pin to a power point, and from each GND pin to a ground point. Avoid daisy-chained connections. Use decrooupling capacitors to keep the noise level to a minimum. Attach standard 0.1 $\mu\text{F}$ ceramic capacitors to the $\text{V}_{\text{CC}}$ and GND pins, as close as possible to the CompactSPEECH processor. When you build a prototype, using wire-wrap or other methods, solder the capacitors directly to the power pins of the CompactSPEECH processor socket, or as close as possible, with very short leads. ## **Memory Interface** #### Serial Flash Interface The CompactSPEECH processor supports up to four TC58A040F 4-Mbit Serial Flash memory devices for storing messages. #### TC58A040F The TC58A040F is organized as 128 blocks of 128 pages, each containing 32 bytes. A block is the smallest unit that can be erased, and is 4 Kbytes in size. Not all 128 blocks are available for recording. Up to 10 blocks may contain bad bits, and one block is write-once and holds the locations of these unusable blocks. For further information about the TC58A040F, see Toshiba's Datasheet. ## Message Organization and Recording Time A CompactSPEECH processor message uses at least one block. The number of messages that can be stored on one TC58A040F device is 117 to 127 depending on the number of bad blocks. The maximum recording time depends on four factors: - 1. The basic compression rate (5.2 Kbit/s or 7.3 Kbit/s). - 2. The amount of silence in the recorded speech. - The number of bad blocks. - The number of recorded messages. (The basic memory allocation unit for a message is a 4-Kbyte block, which means that half a block on average is wasted per recorded message) Assuming a single message recorded in all the available memory space of a 4-Mbit device with no bad blocks, the maximum recording time using 5.2 Kbit/s compression is as follows: Table 1-3. Recording Time on a 4-Mbit Device | Silence | Total Recording Time | |---------|---------------------------| | 0 | 13 minutes and 9 seconds | | 10% | 14 minutes and 25 seconds | | 15% | 15 minutes and 7 seconds | | 20% | 15 minutes and 47 seconds | | 25% | 16 minutes and 25 seconds | #### Serial Flash Endurance The Serial Flash may be erased up to 100,000 times. To reduce the effect of this limitation, the memory manager utilizes the Serial Flash's blocks evenly, i.e., each block is erased more or less the same number of times, to ensure that all blocks have the same lifetime. Consider the following extensive usage of all the TC58A040F's blocks: - Record 15 minutes of messages (until the memory is full). - Playback 15 minutes (all the recorded messages). - Delete all messages. Assuming a TC58A040F device is used in this manner 24 times a day, its expected lifetime is: Flash Lifetime=100,000/(24 \* 365)=1.4 years Thus the TC58A040F device will last for over ten years, even when used for twelve hours of recording per day. #### **ROM Interface** IVS vocabularies can be stored in either Serial Flash and/or ROM. The CompactSPEECH processor supports IVS ROM devices through Expansion Memory. Up to 64 Kbytes (64K × 8) of Expansion Memory are supported directly. Nevertheless, the CompactSPEECH processor uses bits of the on-chip port (PB) to further extend the 64 Kbytes address space up to 0.5 Mbytes address space. ROM is connected to the CompactSPEECH processor using the data bus, D(0:7), the address bus, A(0:15), the extended address signals, EA(16:18), and Expansion Memory Chip Select, EMCS, controls. The number of extended address pins to use may vary, depending on the size and configuration of the ROM. ### Reading from Expansion Memory An Expansion Memory read bus-cycle starts at T1, when the data bus is in TRI-STATE, and the address is driven on the address bus. EMCS is asserted (cleared to 0) on a T2W1 cycle. This cycle is followed by three T2W cycles and one T2 cycle. The CompactSPEECH processor samples data at the end of the T2 cycle. The transaction is terminated at T3, when EMCS becomes inactive (set to 1). The address remains valid until T3 is complete. A T3H cycle is added after the T3 cycle. The address remains valid until the end of T3H. ### Codec Interface The CompactSPECH processor provides an on-chip interface to a serial codec. This interface supports codec operation in long or short-frame formats. The format is selected with the CFG command. The codec interface uses four signals CDIN, CDOUT, CCLK and CFS0. The CDIN input pin and the CDOUT, CCLK and CFS0 output pins are connected to the codec. Data is transferred to the codec through the CDOUT pin. Data is read from the codec through the CDIN pin. #### **Short Frame Protocol** When short frame protocol is configured, eight data bits are exchanged with each codec in each frame, i.e., CFS0 cycle. Data transfer starts when CFS0 is set to 1 for one CCLK cycle. The data is then transmitted, bit-by-bit, via the CDOUT output pin. Concurrently, the received data is shifted in via the CDIN input pin. Data is shifted one bit in each CCLK cycle. Figure 1-7 shows how the codec interface signals behave when short frame protocol is configured. Figure 1-7. Codec Protocol—Short Frame #### Long Frame Protocol When long frame protocol is configured, eight data bits are exchanged with each codec, as for the short frame protocol. However, for the long frame protocol, data transfer starts by setting CFS0 to 1 for eight CCLK cycles. Simultaneously, the data for the first codec is shifted out bit-by-bit, via the CDOUT output pin, as in short frame protocol. Concurrently, the received data is shifted in through the CDIN input. The data is shifted one bit in each CCLK cycle. Figure 1-8 shows how the codec interface signals behave when long frame protocol is configured. Figure 1-8. Codec Protocol-Long Frame ### **SPECIFICATIONS** # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact ISD for availability and specifications. | Storage temperature | 65°C to + 150°C | |---------------------------------------------------|-----------------| | Temperature under bias | 0°C to + 70°C | | All input or output voltages, with respect to GND | -0.5V to + 6.5V | **NOTE** Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to the conditions specified below. ## **Electrical Characteristics** $T_A = 0$ °C to +70°C, $V_{cc} = 5V \pm 10$ %, GND = 0V Table 1-4. Electrical Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------|------|-----------------------|-------| | $V_{IH}$ | TTL Input, Logical 1 Input Voltage | | 2.0 | | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>IL</sub> | TTL Input, Logical 0 Input Voltage | | -0.5 | | 0.8 | V | | V <sub>XH</sub> | CLKIN Input, High Voltage | External Clock | 2.0 | | | V | | $V_{XL}$ | CLKIN Input, Low Voltage | External Clock | | | 0.8 | V | | V <sub>ENVh</sub> | ENVO High Level, Input Voltage | | 3.6 | | | V | | V <sub>Hh</sub> | CMOS Input with Hysteresis,<br>Logical 1 Input Voltage | | 3.6 | | | ٧ | | V <sub>HI</sub> | CMOS Input with Hysteresis,<br>Logical 0 Input Voltage | | | | 1.1 | V | | $V_{Hys}$ | Hysteresis Loop Width <sup>1</sup> | | 0.5 | | | V | | V <sub>OH</sub> | Logical 1 TTL, Output Voltage | $I_{OH} = -0.4 \text{ mA}$ | 2.4 | | | V | | Vohwc | MMCLK, MMDOUT and EMCS<br>Logical 1, Output Voltage | $I_{OH} = -0.4 \text{ mA}$ | 2.4 | | 1-11 | V | | | | $I_{OH} = -50 \mu A^2$ | V <sub>CC</sub> -0.2 | | | V | | V <sub>OL</sub> | Logical 0, TTL Output Voltage | I <sub>OL</sub> = 4 mA | | | 0.45 | V | | | | $I_{OL} = 50 \mu A^2$ | | | 0.2 | V | | V <sub>OLWC</sub> | MMCLK, MMDOUT and EMCS | 1 <sub>OL</sub> = 4 mA | | | 0.45 | V | | | Logical 0, Output Voltage | $I_{OL} = 50 \mu A^2$ | | | 0.2 | V | | ال | Input Load Current <sup>3</sup> | $0V \le V_{IN} \le V_{CC}$ | -5.0 | | 5.0 | μΑ | | I <sub>O</sub> (Off) | Output Leakage Current (I/O pins in Input Mode) <sup>3</sup> | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | -5.0 | | 5.0 | μА | | <sup>1</sup> 001 | Active Supply Current | Normal Oper<br>tion Mode,<br>Running<br>Speech Appli-<br>cations <sup>4</sup> | | 65.0 | 80.0 | mA | | I <sub>CC2</sub> | Standby supply current | Normal Opera-<br>tion Mode,<br>DSPM Idle <sup>4</sup> | | 40.0 | | mA | | Symbol | Parameter | Conditions | Min | Тур- | Max | Units | |----------------|------------------------------------|------------------------------------|-----|------|-----|-------| | ССЗ | Power-down Mode Supply Current | Power-down<br>Mode <sup>4, 5</sup> | | | 1.5 | mA | | C <sub>X</sub> | X1 and X2 Capacitance <sup>1</sup> | | | 17.0 | | pF | - 1. Guaranteed by design. - 2. Measured in power-down mode. The total current driven, or sourced, by all the CompactSPEECH processor's output signals is less than 50 $\mu$ A - 3. Maximum 20 $\mu$ A for all pins together. 4. $I_{OUT}$ = 0, $T_{A}$ = 25 °C, $V_{CC}$ = 5V, operating from a 40.96 MHz crystal, and running from internal memory with Expansion Memory disabled. - 5. All input signals are tied to 1 or 0 (above $V_{CC}$ -0.5V or below $V_{SS}$ +0.5V). ### **Switching Characteristics** ### **Definitions** All timing specifications in this section refer to 0.8V or 2.0V on the rising or falling edges of the signals, as illustrated in Figures 1-9 through 1-15, unless specifically stated otherwise. Maximum times assume capacitive loading of 50 pF. CLKIN crystal frequency is 40.96 MHz. NOTE CTTL is an internal signal and is used as a reference to explain the timing of other signals. See Figure 1-23. Signal valid, active or inactive time, after a rising edge of CTTL or MWCLK. Figure 1-9. Synchronous Output Signals (Valid, Active and Inactive) Signal valid time, after a falling edge of MWCLK. Figure 1-10. Synchronous Output Signals (Valid) Signal hold time, after a rising edge of CTTL. Figure 1-11. Synchronous Output Signals (Hold) Signal hold time, after a falling edge of MWCLK. Figure 1-12. Synchronous Output Signals (Hold) Signal setup time, before a rising edge of CTTL or MWCLK, and signal hold time after a rising edge of CTTL or MWCLK. Figure 1-13. Synchronous Input Signals Signal B starts after rising or falling edge of signal A. Figure 1-14. Asynchronous Signals The RESET signal has a Schmitt trigger input buffer. Figure 1-15 shows the characteristics of the input buffer. Figure 1-15. Hysteresis Input Characteristics # **Synchronous Timing Tables** In this section, R.E. means Rising Edge and F.E. means Falling Edge. ## **Output Signals** Table 1-5. Output Signals | Symbol | Figure | Description - | Reference<br>Conditions | Min (ns) | Max (ns) | |----------------------|--------|---------------------------------------|-----------------------------|----------|----------| | t <sub>Ah</sub> | 1-18 | Address Hold | After R.E. CTTL | 0.0 | | | t <sub>Av</sub> | 1-18 | Address Valid | After R.E. CTTL, T1 | | 12.0 | | †CCLKa | 1-16 | CCLK Active | After R.E. CTTL | | 12.0 | | tccLKh | 1-16 | CCLK Hold | After R.E. CTTL | 0.0 | | | t <sub>CCLKia</sub> | 1-16 | CCLK Inactive | After R.E. CTTL | | 12.0 | | t <sub>CDOh</sub> | 1-16 | CDOUT Hold | After R.E. CTTL | 0.0 | | | t <sub>CDOv</sub> | 1-16 | CDOUT Valid | After R.E. CTTL | | 12.0 | | t <sub>CTp</sub> | 1-23 | CTTL Clock Period <sup>1</sup> | R.E. CTTL to next R.E. CTTL | 48.8 | 50,000 | | t <sub>EMCSa</sub> | 1-18 | EMCS Active | After R.E. CTTL, T2W1 | | 12.0 | | t <sub>EMCSh</sub> | 1-18 | EMCS Hold | After R.E. CTTL | 0.0 | | | t <sub>EMCSia</sub> | 1-18 | EMCS Inactive | After R.E. CTTL T3 | | 12.0 | | t <sub>FSa</sub> | 1-16 | CFS0 Active | After R.E. CTTL | | 25.0 | | t <sub>FSh</sub> | 1-16 | CFS0 Hold | After R.E. CTTL | 0.0 | | | t <sub>FSia</sub> | 1-16 | CFS0 Inactive | After R.E. CTTL | | 25.0 | | <sup>†</sup> MMCLKa | 1-21 | Master MICROWIRE Clock Active | After R.E. CTTL | | 12.0 | | t <sub>MMCLKh</sub> | 1-21 | Master MICROWIRE Clock Hold | After R.E. CTTL | 0.0 | | | t <sub>MMCLKia</sub> | 1-21 | Master MICROWIRE Clock Inactive | After R.E. CTTL | | 12.0 | | t <sub>MMDOh</sub> | 1-21 | Master MICROWIRE Data Out Hold | After R.E. CTTL | 0.0 | | | t <sub>MMDOv</sub> | 1-21 | Master MICROWIRE Data Out Valid | After R.E. CTTL | | 12.0 | | t <sub>MWDOf</sub> | 1-19 | MICROWIRE Data Float <sup>2</sup> | After R.E. MWCS | | 70.0 | | t <sub>MWDOh</sub> | 1-19 | MICROWIRE Data Out Hold <sup>2</sup> | After F.E. MWCK | 0.0 | | | t <sub>MWDOnf</sub> | 1-19 | MICROWIRE Data No Float <sup>2</sup> | After F.E. MWCS | 0.0 | 70.0 | | t <sub>MWDOv</sub> | 1-19 | MICROWIRE Data Out Valid <sup>2</sup> | After F.E. MWCK | | 70.0 | Table 1-5. Output Signals (Continued) | Symbol | Figure | Description | Reference<br>Conditions | Min (ns) | Max (ns) | |----------------------|--------|-----------------|-------------------------|----------|----------| | t <sub>MWITOp</sub> | 1-20 | MWDIN to MWDOUT | Propagation Time | | 70.0 | | t <sub>MWRDYa</sub> | 1-19 | MWRDY Active | After R.E. of CTTL | 0.0 | 35.0 | | <sup>†</sup> MWRDYia | 1-19 | MWRDY Inactive | After F.E. MWCLK | 0.0 | 70.0 | | t <sub>PABCh</sub> | 1-22 | PB and MWRQST | After R.E. CTTL | 0.0 | | | t <sub>PABCv</sub> | 1-22 | PB and MWRQST | After R.E. CTTL, T2W1 | | 12.0 | <sup>1.</sup> In normal operation mode $t_{CTp}$ must be 48.8 ns; in power-down mode, $t_{CTp}$ must be 50,000 ns. 2. Guaranteed by design, but not fully tested. ### Input Signals Table 1-6. Input Signals | Symbol | Figure | Description | Reference Conditions | Min (ns) | |---------------------|--------|---------------------------------------------|-------------------------------|----------| | <sup>†</sup> CDIh | 1-16 | CDIN Hold | After R.E. CTTL | 0.0 | | <sup>†</sup> CDIs | 1-16 | CDIN Setup | Before R.E. CTTL | 11.0 | | <sup>t</sup> DIh | 1-18 | Data in Hold (D0:7) | After R.E. CTTL T1, T3 or Ti | 0.0 | | t <sub>DIs</sub> | 1-18 | Data in Setup (D0:7) | Before R.E. CTTL T1, T3 or TI | 15.0 | | t <sub>MMDINh</sub> | 1-21 | Master MICROWIRE Data In Hold | After R.E. CTTL | 0.0 | | t <sub>MMDINs</sub> | 1-21 | Master MICROWIRE Data In Setup | Before R.E. CTTL | 11.0 | | <sup>t</sup> MWCKh | 1-19 | MICROWIRE Clock High (slave) | At 2.0V (both edges) | 100.0 | | <sup>t</sup> mwcki | 1-19 | MICROWIRE Clock Low (slave) | At 0.8V (both edges) | 100.0 | | t <sub>MWCKp</sub> | 1-19 | MICROWIRE Clock Period (slave) <sup>1</sup> | R.E. MWCLK to next R.E. MWCLK | 2.5 μs | | <sup>†</sup> MWCLKh | 1-19 | MWCLK Hold | After MWCS becomes inactive | 50.0 | | <sup>t</sup> MWCLKs | 1-19 | MWCLK Setup | Before MWCS becomes active | 100.0 | | <sup>t</sup> mwcsh | 1-19 | MWCS Hold | After F.E. MWCLK | 50.0 | | <sup>†</sup> MWCSs | 1-19 | MWCS Setup | Before R.E. MWCLK | 100.0 | | t <sub>MWDIh</sub> | 1-19 | MWDIN Hold | After R.E. MWCLK | 50.0 | | t <sub>MWDIs</sub> | 1-19 | MWDIN Setup | Before R.E. MWCLK | 100.0 | Table 1-6. Input Signals (Continued) | Symbol | Figure | Description | Reference Conditions | . Min (ns) | |-------------------|--------|-----------------------------------------|------------------------------------|-------------------------| | t <sub>PWR</sub> | 1-25 | Power Stable to RESET R.E. <sup>2</sup> | After V <sub>cc</sub> reaches 4.5V | 30.0 ms | | <sup>†</sup> RSTw | 1-24 | RESET Pulse Width | At 0.8V (both edges) | 10.0 ms | | t <sub>Xh</sub> | 1-23 | CLKIN High | At 2.0V (both edges) | t <sub>X1p</sub> /2 – 5 | | t <sub>XI</sub> | 1-23 | CLKIN Low | At 0.8V (both edges) | t <sub>X1p</sub> /2 - 5 | | t <sub>Xp</sub> | 1-23 | CLKIN Clock Period | R.E. CLKIN to next R.E. CLKIN | 24.4 | <sup>1.</sup> Guaranteed by design, but not fully tested in power-down mode. # **Timing Diagrams** Figure 1-16. Codec Short Frame Timing <sup>2.</sup> Guaranteed by design, but not fully tested. Figure 1-17. Codec Long Frame Timing - NOTES: 1. This cycle may be either TI (Idle), T3 or T3H. - 2. Data can be driven by an external device at T2W1, T2W, T2 and T3. - 3. This cycle may be either TI (Idle) or T1. Figure 1-18. ROM Read Cycle Timing Figure 1-19. MICROWIRE Transaction Timing—Data Transmitted to Output Figure 1-20. MICROWIRE Transaction Timing—Data Echoed to Output Figure 1-21. Master MICROWIRE Timing NOTE: This cycle may be either Ti (Idle), T2, T3 or T3H. Figure 1-22. Output Signal Timing for Port PB and MWRQST Figure 1-23. CTTL and CLKIN Timing Figure 1-24. Reset Timing When Reset is not at Power-Up Figure 1-25. Reset Timing When Reset Is at Power-Up ## **PHYSICAL DIMENSIONS** DETAIL A 100-Pin Molded Plastic Quad Flat Package (EIAJ) Order Number ISD-T266SC/Q 68-Pin Plastic Leaded Chip Carrier (J) Order Number ISD-T266SC/J