# Am93L11

#### Low-Power One-of-Sixteen Decoder

110222

#### dinctive Characteristics:

58 mw typical power dissipation.

ions typical propagation delav.

- . 100% reliability assurance testing in compliance with MIL STD 883.
- · Compatible with 7400 and 9300 series devices

#### FUNCTIONAL DESCRIPTION

The AM93L11 one-of-sixteen decoder/demultiplexer accepts a four-bit code on the four address inputs  $A_0$ ,  $A_1$ ,  $A_2$ ,  $A_3$  and turns on a corresponding active LOW output. The outputs are turns on a corresponding active LOW output. The outputs are designated by the decimal equivalent of the binary code which selects them. All non-selected outputs will be HIGH. The device is enabled by LOW levels on both enable pins E<sub>a</sub> and E. If either enable is HIGH, then all outputs will be HIGH. Data can be demultiplexed by applying an address to the address inputs and a data stream to one of the enable inputs, with the other enable held LOW. The output corresponding to the address will then follow the input data.



DataSheet4U.com

#### LOADING RULES

In Unit Loads (Notes)

|                   | TTL loads |      | 93L loads |      |
|-------------------|-----------|------|-----------|------|
| Input Load Factor | HIGH      | LOW  | HIGH      | LOW  |
| All Inputs        | 0.5       | 0.25 | 1.0       | 1.0  |
| Output Drive      | HIGH      | LOW  | нвн       | LOW  |
| All Outputs       | 10.0      | 3.0  | 20.0      | 12.0 |

. E.P. A TTL unit load is specified as 0.4 V at -1.6 mA LOW, 2.4 V at 40  $\mu A$  HiGH. A 931, unit load is specified as 0.3 V at -400  $\mu A$  LOW, 2.4 V at 20  $\mu A$  HiGH.

HIGH. Enough output LOW current is available to mix TTL and 93L loads and still meet the 93L requirement of a  $V_{\rm CL}$  of 0.3 V.

# Am 931 11 6 DECODE K 7 8 9 50 H IZ 1414

LOGIC SYMBOL

- PIN 24 GND - PIN 12

#### Am93L11 ORDERING INFORMATION

Package Type 4-Pin Molded DIP 4-Pin Hermetic DIP 'In Hermetic Flat Pak  $c_{j}e^{ic}$ 

Temperature Range

0°C to +16°C 0°C to +15°C 55°C to +126°C 55°C to +125°C

AND Norder Number Am93L1159C U6N93L1159X

U6N93L1151X U4M93L1159X UXX93L11XXD

te dice supplied will contain units which meet both 0°C to +75°C and 55°C to +125°C temperature ranges

MAXIMUM RATINGS (Above which the useful life may be impaired)

-65°C to +150°C Storage Temperature

-55°C to +125°C Temperature (Ambient) Under Bias -05 V to +7 V

Supply Voltage to Ground Potential (Pin 16 to Pin 8) Continuous DC Voltage Applied to Outputs for High Output State -0.5 V to +V, \_ max

05 V to +55 V

DC Input Voltage

**Output Current, Into Outputs** www.DataSheet4 DC Input Current (Note 1)

Note 1. Maximum current defined by DC input voltage

)alaSheet<del>4</del> U .com

www.DataSheet4U.com

CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (Unless Otherwise Noted) ELECTRI: Am93L1159X V<sub>CC</sub> = 4.75 V to 5.25 V Am93L1151X T\_ = -55°C to + 125°C V<sub>CC</sub> = 4.50 V to 5.50 V Description **Test Conditions** Min Typ. (Note 1) Max.

| V <sub>OH</sub> | 0-1-1190111                                      | V - MIN I                                                                         |      | Typ. (Note 1) | Max. | Units  |
|-----------------|--------------------------------------------------|-----------------------------------------------------------------------------------|------|---------------|------|--------|
| •он             | Output HIGH Voltage                              | $V_{CC} = MIN., I_{OH} = -0.4 \text{ mA}$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | 2.4  | 3.6           |      | Volts  |
| V <sub>OL</sub> | Output LOW Voltage                               | $V_{CC} = MIN., I_{OL} = 4.92 \text{ mA}$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ |      | 0.15          | 0.3  | Volts  |
| V <sub>IH</sub> | Input HIGH Level                                 | Guaranteed input logical HIGH voltage for all inputs                              | 2.0  |               |      | Volts  |
| V <sub>IL</sub> | input LOW Level                                  | Guaranteed input logical LOW voltage for all inputs                               | •••  |               | 0.7  | Volts  |
| (Note 2)        | 93L Unit Load<br>Input LOW Current               | V <sub>CC</sub> = MAX., V <sub>IN</sub> = 0.3 V                                   |      | -0.25         |      | ·      |
| m,              | 93L Unit Load<br>Input HIGH Current              | V <sub>CC</sub> = MAX., V <sub>IN</sub> = 2.4 V                                   |      | 2.0           | 20   | DataSI |
| (Note 2)        | Input HIGH Current                               | V <sub>CC</sub> = MAX., V <sub>IN</sub> = 5.5 V                                   |      |               |      | μA<br> |
| Isc             | Output Short Circuit Current                     | V <sub>CC</sub> = MAX., V <sub>OUT</sub> = 0.0 V                                  |      |               | 1.0  | mA.    |
| Icc             | Power Supply Current                             | V <sub>CC</sub> = MAX.                                                            | -2.5 | -16           | -25  | mA     |
| les: 1) Tunios  | Hmite are at V <sub>CC</sub> = 5.0 V, 25°C amble | · ec max.                                                                         | ļ    | 11.5          | 16.5 | mA     |

2) Actual input currents are obtained by multiplying unit load current by the BSL input load factor. (See loading rules)

#### SWITCHING CHARACTERISTICS OF

| Parameters<br>t <sub>pd+</sub> (AŌ) | Description            | Test Conditions                                  | Min. | Тур.        | Max.        | Units |
|-------------------------------------|------------------------|--------------------------------------------------|------|-------------|-------------|-------|
|                                     | Address to Output HIGH | V <sub>CC</sub> = 5.0 V<br>C <sub>i</sub> = 15pF | 22   | 44          | 70          |       |
| t <sub>pd</sub> (AŌ)                | Address to Output LOW  |                                                  | 25   | 50          | <del></del> | ns    |
| L <sub>pd+</sub> (EO)               | Enable to Output HIGH  |                                                  |      | <del></del> | 75          | na    |
| l <sub>pd</sub> (ĒŎ)                | Enable to Output LOW   | of = 19bi                                        | 20   | 40          | 60          | ns    |
| <u> </u>                            |                        |                                                  | 20   | 40          | 60          | ns    |

A TO OUT E TO OUT



ADVANCED

www.DataSheet4M.000m

901 Thompson Place Sunnyvale California 94086 (408) 732-2400 TWX: 910-339-9280

DataSheet4U.com

Advanced Micro Devices can not assume responsibility for use of any circultry described other than circuitry entirely embodied in an Advanced Micro Devices product

### **Preliminary Information**

AMD

21850E/0-November 1998

AMD-K6®-2 Processor Data Sheet



Figure 75. Stop Grant and Stop Clock Modes, Part 2

et4U.com

www.DataSheet4U.com

## **Preliminary Information**

AMD

AMD-K6®-2 Processor Data Sheet

21850E/0-November 1998

# INIT-Initiated Transition from Protected Mode to Real Mode

INIT is typically asserted in response to a BIOS interrupt that writes to an I/O port. This interrupt is often in response to a Ctrl-Alt-Del keyboard input. The BIOS writes to a port (similar to port 64h in the keyboard controller) that asserts INIT. INIT is also used to support 80286 software that must return to Real mode after accessing extended memory in Protected mode.

The assertion of INIT causes the processor to empty its pipelines, initialize most of its internal state, and branch to address FFFF\_FFF0h—the same instruction execution starting point used after RESET. Unlike RESET, the processor preserves the contents of its caches, the floating-point state, the MMX state, Model-Specific Registers (MSRs), the CD and NW bits of the CR0 register, the time stamp counter, and other specific internal resources.

Figure 76 shows an example in which the operating system writes to an I/O port, causing the system logic to assert INIT. The sampling of INIT asserted starts an extended microcode sequence that terminates with a code fetch from FFFF\_FFFOh, the reset location. INIT is sampled on every clock edge but is not recognized until the next instruction boundary. During an I/O write cycle, it must be sampled asserted a minimum of three clock edges before BRDY# is sampled asserted if it is to be recognized on the boundary between the I/O write instruction and the following instruction. If INIT is asserted synchronously, it can be asserted for a minimum of one clock. If it is asserted asynchronously, it must have been negated for a minimum of two clocks, followed by an assertion of a minimum of two clocks.

DataSh

et4U.com

### **Preliminary Information**

21850E/0-November 1998

AMD-K6®-2 Processor Data Sheet



Figure 76. INIT-Initiated Transition from Protected Mode to Real Mode

et4U.com

DataSheet4U.com
Chapter 5

Bus Cycles

####.DataSheet4U.com
171

# **AMD**

# **Preliminary Information**

AMD-K6®-2 Processor Data Sheet

21850E/0-November 1998

et4U.com

DataSheet4U.com

www.DataSheet4U.com

DataShe

21850E/0-November 1998

AMD-K6®-2 Processor Data Sheet

#### **Power-on Configuration and Initialization** 6

On power-on the system logic must reset the AMD-K6-2 processor by asserting the RESET signal. When the processor samples RESET asserted, it immediately flushes and initializes all internal resources and its internal state, including its pipelines and caches, the floating-point state, the MMX and 3DNow! states, and all registers. Then the processor jumps to address FFFF FFF0h to start instruction execution.

#### 6.1 **Signals Sampled During the Falling Transition of RESET**

FLUSH#

FLUSH# is sampled on the falling transition of RESET to determine if the processor begins normal instruction execution or enters Tri-State Test mode. If FLUSH# is High during the falling transition of RESET, the processor unconditionally runs its Built-In Self Test (BIST), performs the normal reset functions, the injumps to address FFFF\_FFF0h to start instruction execution. (See "Built-In Self-Test (BIST)" on page 217 for more details.) If FLUSH# is Low during the falling transition of RESET, the processor enters Tri-State Test mode. (See "Tri-State Test Mode" on page 218 and "FLUSH# (Cache Flush)" on page 103 for more details.)

**BF[2:0]** The internal operating frequency of the processor is determined by the state of the bus frequency signals BF[2:0] when they are sampled during the falling transition of RESET.

The frequency of the CLK input signal is multiplied internally by a ratio defined by BF[2:0]. (See "BF[2:0] (Bus Frequency)"

on page 92 for the processor-clock to bus-clock ratios.)

**BRDYC#** 

BRDYC# is sampled on the falling transition of RESET to configure the drive strength of A[20:3], ADS#, HITM#, and W/R#. If BRDYC# is Low during the fall of RESET, these outputs are configured using higher drive strengths than the standard strength. If BRDYC# is High during the fall of RESET, the standard strength is selected. (See "BRDYC# (Burst Ready Copy)" on page 95 for more details.)

www.DataSheet4U.com

AMD-K6®-2 Processor Data Sheet

21850E/0-November 1998

# **6.2 RESET Requirements**

During the initial power-on reset of the processor, RESET must remain asserted for a minimum of 1.0 ms after CLK and  $V_{CC}$  reach specification. (See "CLK Switching Characteristics" on page 255 for clock specifications. See "Electrical Data" on page 247 for  $V_{CC}$  specifications.)

During a warm reset while CLK and  $V_{\rm CC}$  are within specification, RESET must remain asserted for a minimum of 15 clocks prior to its negation.

# 6.3 State of Processor After RESET

#### **Output Signals**

Table 31 shows the state of all processor outputs and bidirectional signals immediately after RESET is sampled asserted.

**Table 31. Output Signal State After RESET** 

| Signal           | State    | Signal   | State    |
|------------------|----------|----------|----------|
| A[31:3], AP      | Floating | LOCK#    | High     |
| ADS#, ADSC#      | High     | M/IO#    | Low      |
| APCHK#           | High     | PCD      | Low      |
| BE[7:0]#         | Floating | PCHK#    | High     |
| BREQ             | Low      | PWT      | Low      |
| CACHE#           | High     | SCYC     | Low      |
| D/C#             | Low      | SMIACT#  | High     |
| D[63:0], DP[7:0] | Floating | TDO      | Floating |
| FERR#            | High     | VCC2DET  | Low      |
| HIT#             | High     | VCC2H/L# | Low      |
| HITM#            | High     | W/R#     | Low      |
| HLDA             | Low      | _        | -        |

**Registers** 

Table 32 on page 175 shows the state of all architecture registers and Model-Specific Registers (MSRs) after the processor has completed its initialization due to the recognition of the assertion of RESET.

DataSheet4U.<del>cor</del>

et4U.com

www.DataSheet4U.com