## 64K x 8 Reprogrammable Fast Column Access PROM #### **Features** - CMOS for optimum speed/power - · Windowed for reprogrammability - Unique fast column access - $-t_{AA} = 20 \text{ ns (commercial)}$ - $-t_{AA} = 25 \text{ ns (military)}$ - WAIT signal - EPROM technology, 100% programmable - 5V $\pm 10\%$ V<sub>CC</sub>, commercial and military - TTL-compatible I/O - Slim 300-mil package - Capable of withstanding >2001V static discharge #### Functional Description The CY7C285 is a high-performance 65,536 by 8-bit CMOS PROM. It is available in a 28-pin 300-mil package and features a unique fast column access feature that allow access times as fast as 20 ns for each byte in a 64-byte page. There are 1024 pages in the device. The access time when changing pages is 65 ns. In order to easily facilitate the use of the fast column access feature, a WAIT signal is generated to advise the processor of a page change. The CY7C285 offers the advantage of low power, superior performance, and program- ming yield. The EPROM cell requires only 12.5V for the super voltage, allowing for each memory location to be 100% tested, with each location being written into, erased, and repeatedly exercised prior to encapsulation. Each PROM is also tested for AC performance to guarantee that after customer programming the product will meet DC and AC specification limits. Reading the CY7C285 is accomplished by placing an active LOW signal on the $\overline{CS}$ pin. The contents of the memory location addressed by the address lines $(A_0 - A_{15})$ will become available on the output lines $(O_0 - O_7)$ . #### **Selection Guide** | Description | | 7C285-65 | 7C285-75 | 7C285-85 | |--------------------------------|--------------------|----------|----------|----------| | Maximum Access Time (ns) | Page Access Time | 65 | 75 | 85 | | | Column Access Time | 20 | 25 | 35 | | Maximum Operating Current (mA) | Commercial | 180 | 180 | 180 | | | Military | | 200 | 200 | Maximum Ratings | UV Exposure | | Wsec/cm <sup>2</sup> | |------------------------------------------------|-----------|----------------------| | Static Discharge Voltage (per MIL-STD-883, Met | hod 3015) | . >2001V | | | | | #### **Operating Range** | Range | Ambient<br>Temperature | V <sub>CC</sub> | |---------------------------|------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial <sup>[1]</sup> | - 40°C to +85°C | 5V ± 10% | | Military <sup>[2]</sup> | - 55°C to +125°C | 5V ± 10% | #### Electrical Characteristics Over the Operating Range [3,4] | | | | 7C | | | | |-----------------|---------------------------------------------|-------------------------------------------------|----------|------|----------|----------------| | Parameter | Description | Test Conditions | Ī | Min. | Max. | Unit | | $V_{OH}$ | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -2.0 \text{ mA}$ | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}^{[5]}$ | | | 0.4 | V | | $V_{IH}$ | Input HIGH Level | Guaranteed Input Logical HIGH<br>for All Inputs | Voltage | 2.0 | $V_{CC}$ | V | | $V_{IL}$ | Input LOW Level | Guaranteed Input Logical LOW for All Inputs | Voltage | | 0.8 | V | | $V_{CD}$ | Input Diode Clamp Voltage | | | Not | e 4 | T <sub>V</sub> | | $I_{IX}$ | Input Load Current | $GND \le V_{IN} \le V_{CC}$ | | - 10 | +10 | μA | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_{OUT} \le V_{CC}$ , Output I | Disabled | - 40 | +40 | μA | | I <sub>OS</sub> | Output Short Circuit Current <sup>[6]</sup> | $V_{CC} = Max., V_{OUT} = GND$ | | - 20 | - 90 | mA | | $I_{CC}$ | V <sub>CC</sub> Operating Supply Current | $V_{CC} = Max., I_{OUT} = 0 mA$ | Com'l | | 180 | mA | | | | | Mil | | 200 | mA | #### Capacitance<sup>[4]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |-----------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10 | pF | | $C_{OUT}$ | Output Capacitance | $V_{CC} = 5.0V$ | 10 | pF | #### Notes: - Contact a Cypress representative for industrial temperature range specification. - 2. $T_A$ is the "instant on" case temperature. - See the last page of this specification for Group A subgroup testing information. - See Introduction to CMOS PROMs in this Data Book for general information on testing. - 5. $I_{OL} = 6.0 \text{ mA}$ for military. - 6. For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed 30 seconds. #### AC Test Loads and Waveform[4] #### Switching Characteristics Over the Operating Range[3, 4] | | | 7C285-65 7C | | 7C28 | 7C285-75 | | 7C285-85 | | |-------------------|--------------------------------------------------------------|-------------|------|------|----------|------|----------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>RAC</sub> | Slow Address Access Time (A <sub>6</sub> - A <sub>15</sub> ) | <u> </u> | 65 | | 75 | | 85 | ns | | t <sub>CAA</sub> | Fast Address Access Time (A <sub>0</sub> - A <sub>5</sub> ) | | 20 | | 25 | | 35 | ns | | t <sub>HZCS</sub> | Output High Z from CS | | 15 | | 20 | | 25 | ns | | t <sub>ACS</sub> | Output Valid from CS | | 15 | | 20 | | 25 | ns | | twD | WAIT Delay from First Slow Address Change | | 20 | | 25 | | 35 | ns | | $t_{DW}$ | WAIT Hold from Data Valid | 0 | | 0 | | 0 | | ns | | tww | WAIT Recovery from Last Address Change | | 90 | | 110 | | 120 | ns | | t <sub>PWD</sub> | WAIT Pulse Width | 10 | | 12 | | 15 | | ns | #### **Switching Waveform** #### **Erasure Characteristics** Wavelengths of light less than 4000 angstroms begin to erase the 7C285 in the windowed package. For this reason, an opaque label should be placed over the window if the PROM is exposed to sunlight or fluorescent lighting for extended periods of time. The recommended dose of ultraviolet light for erasure is a wavelength of 2537 angstroms for a minimum dose (UV intensity multipled by exposure time) of 25 Wsec/cm². For an ultraviolet lamp with a 12 mW/cm² power rating, the exposure time would be approximately 35 minutes. The 7C285 needs to be within 1 inch of the lamp during erasure. Permanent damage may result if the PROM is exposed to high-intensity UV light for an extended period of time. 7258 Wsec/cm<sup>2</sup> is the recommended maximum dosage. #### **Programming Modes** Programming support is available from Cypress as well as from a number of third-party software vendors. For detailed programming information, including a listing of software packages, please see the PROM Programming Information located at the end of this section. Programming algorithms can be obtained from any Cypress representative. #### **Mode Selection** | | Pin Number | | | | | |----------------------------------------------------------------|-----------------|------------------|------------------|------------------|--------------| | | 22 | 23 | 21 | 20 | 19-15, 13-11 | | Mode: Read or Output Disable | A <sub>15</sub> | A <sub>14</sub> | CS | WAIT | $O_7 - O_0$ | | Read (within a page: A <sub>6</sub> - A <sub>15</sub> stable) | A <sub>15</sub> | A <sub>14</sub> | $V_{IL}$ | V <sub>OH</sub> | $O_7 - O_0$ | | Read (page break: A <sub>6</sub> - A <sub>15</sub> transition) | A <sub>15</sub> | A <sub>14</sub> | $V_{IL}$ | Pulse LOW | $O_7 - O_0$ | | Output Disable | A <sub>15</sub> | A <sub>14</sub> | V <sub>IH</sub> | Output | High Z | | Mode: Other | V <sub>PP</sub> | LATCH | PGM | VFY | $D_7 - D_0$ | | Program | V <sub>PP</sub> | V <sub>ILP</sub> | V <sub>ILP</sub> | V <sub>IHP</sub> | $D_7 - D_0$ | | Program Inhibit | V <sub>PP</sub> | V <sub>ILP</sub> | V <sub>IHP</sub> | $V_{IHP}$ | High Z | | Program Verify | V <sub>PP</sub> | V <sub>ILP</sub> | $V_{IHP}$ | $V_{ILP}$ | $O_7 - O_0$ | | Blank Check | V <sub>PP</sub> | V <sub>ILP</sub> | V <sub>IHP</sub> | V <sub>ILP</sub> | Zeros | Figure 1. Programming Pinouts #### Ordering Information[7] | Speed<br>(ns) | Ordering Code | Package<br>Name | Package<br>Type | Operating<br>Range | |---------------|---------------|-----------------|---------------------------------------------------|--------------------| | 65 | CY7C285-65PC | P21 | 28-Lead (300-Mil) Molded DIP | Commercial | | | CY7C285-65WC | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | 75 | CY7C285-75PC | P21 | 28-Lead (300-Mil) Molded DIP | Commercial | | | CY7C285-75WC | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | | CY7C285-75DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C285-75LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | | CY7C285-75QMB | Q55 | 32-Pin Windowed Rectangular Leadless Chip Carrier | | | | CY7C285-75WMB | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | 85 | CY7C285-85PC | P21 | 28-Lead (300-Mil) Molded DIP | Commercial | | | CY7C285-85WC | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | | CY7C285-85DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C285-85LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | | CY7C285-85QMB | Q55 | 32-Pin Windowed Rectangular Leadless Chip Carrier | | | | CY7C285-85WMB | W22 | 28-Lead (300-Mil) Windowed CerDIP | | #### MILITARY SPECIFICATIONS Group A Subgroup Testing #### **DC Characteristics** | Parameters | Subgroups | |-----------------|-----------| | V <sub>OH</sub> | 1, 2, 3 | | V <sub>OL</sub> | 1, 2, 3 | | $V_{IH}$ | 1, 2, 3 | | $V_{IL}$ | 1, 2, 3 | | I <sub>IX</sub> | 1, 2, 3 | | $I_{OZ}$ | 1, 2, 3 | | I <sub>CC</sub> | 1, 2, 3 | #### **Switching Characteristics** | Parameter | Subgroups | |------------------|-----------------| | t <sub>AA</sub> | 7, 8, 9, 10, 11 | | t <sub>CAA</sub> | 7, 8, 9, 10, 11 | | t <sub>ACS</sub> | 7, 8, 9, 10, 11 | Document #: 38-00097-G Note: 7. Most of these products are available in industrial temperature range. Contact a Cypress representative for specifications and product avail- T-90-20 # PLCC and CLCC Packaging for High-Speed Parts The semiconductor industry is constantly searching for package options that enhance the capabilities of high-performance devices. For fast device performance with minimal ground bounce, electrical characteristics must include low inductance and capacitance from external pin to die bond-wire pad. A package should also furnish good thermal characteristics for reliability over extended temperature ranges. Other major properties sought after are low cost, as well as standardized outline/pin configurations for compatibility, ease of manufacturing, and handling throughput. The package must also work with surface mount technology and have a small footprint to save board space. The package that best meets all these requirements is the PLCC (plastic leaded chip carrier). In the past, utilization of PLCCs was not practical for high-power, bipolar devices. However, the advent of low-power bipolar and BiCMOS ECL-compatible SRAMs and PLDs now provides the opportunity for high-volume usage. As manufacturers switch from bipolar to BiCMOS, the lower power dissipation of high-density ECL SRAMs and complex PLDs promise to give PLCC packages a bright future. For military applications and extended temperature environments or for devices with higher power dissipation, you can substitute the CLCC (ceramic leaded chip carrier). The PLCC has many desirable qualities: - Suitable for surface mounting with J-type leads - Small footprint to save board space - Low inductance and capacitance for high speed with little ground-bounce - Good thermal characteristics for reliability over temperature range - Ease of manufacturing and handling for production throughput - Low cost compared to CERDIP, flatpack, LCC - Standard package outline and pin-configuration compatibility The PLCC's J-type surface-mount leads have the advantage over gull-wing leads, which are susceptible to fatigue. J leads also enhance handling ease in test and burn-in fixtures. The PLCC's 1-pF capacitance compares favorably with the 3 and 6 pF for plastic DIPs and CERDIPs, and inductance is equally impressive: 2 nH versus 6 and 11 nH for plastic DIP and CERDIP. Unlike flatpacks, PLCCs are available in standard tooling. PLCCs come in a variety of pin configurations, from 18 to over 200 pins, versus a maximum of 40 pins for plastic DIPs. #### The Ceramic Leaded Chip Carrier For high-temperature environments and high-power devices, you can make use of the ceramic leaded chip carrier (CLCC, Y package), which can also be surface mounted. The Y package has the same footprint and J leads as the PLCC (Figure 1) and works well for the faster PLDs and SRAMs. If you do not know system temperature in the early stages of a design, you can substitute the Y package for the PLCC and vice versa, so long as the device's die junction temperature does not exceed 150°C. The Y package is slightly more expensive than the PLCC, but with a thermal resistance from junction to ambient ( $\Theta_{JA}$ ) of 35°C/W at 500 LFPM, the Y package can dissipate heat more efficiently. #### Reliability Cypress's bipolar and BiCMOS products in PLCC and CLCC packages go through extensive burn-in and testing at elevated temperature to guarantee package integrity. Cypress strongly recommends 500-LFPM system forced air flow but guarantees reliability in systems with or without the flow if the ambient air does not cause the junction temperature (T<sub>J</sub>) to exceed 150°C. The PLCC's $\Theta_{JA}$ is approximately 45°C/W. The SRAMs have power dissipation that ranges from 780 mW max for the CY100E422L-5 up to 1097 mW max for the CY10E474L-5. This dissipation results in junction temperature rises from 35 to 49°C. The 16P4-type PLD (CY100E302L-6) has a temperature rise of 39°C, and the 28-Lead Plastic Leaded Chip Carrier J64 T-90-20 28-Pin Ceramic Leaded Chip Carrier Y64 Figure 1. Diagrams of 28-Lead Chip Carriers T-90-20 #### PLCC and CLCC Packaging 16P8-type PLD (CY10E301L-6) has a temperature rise of 47°C. The CLCC package's $\Theta_{\rm IA}$ equals 35°C/W for temperature rises of up to 55°C (CY10E474-3). #### Finding Chip-Level Junction Temperature The following relationship determines chip-level junction temperature for the PLCC package: $T_J = \Delta T + T_A$ where $\Delta T = P_D \times \Theta_{JA}$ and $\Theta_{JA} = \Theta_{JC} + \Theta_{CS} + \Theta_{SA}$ To calculate worst case junction temperature (Tj) use maximum supply VEE and IEE for power dissipation and maximum TA for the temperature range of interest. For the 10K/10KH CY10E301L in a PLCC, for example, device IEE = 170 mA max and VEE = 5.46V max for PD = 928 mW. Add 15 mW per output for a total output PD = 120 mW. Therefore, the total PD = 1048 mW. For a PLCC, $\Theta_{JA} = 45^{\circ}\text{C/W}$ at 500 LFPM, and $\Theta_{JA} = 64^{\circ}\text{C/W}$ for still air. For a CLCC, $\Theta_{JA}$ = 35°C/W at 500 LFPM, and $\Theta_{JA}$ = 54°C/W for still air. Because $T_J = total P_D \times \Theta_{JA} + T_A$ and $T_A = 75$ °C worst-case commercial temperature range, for the PLCC: $T_J = (1.048 \text{ W})(45^{\circ}\text{C/W}) + 75^{\circ}\text{C} = 122^{\circ}\text{C}$ at 500 LFPM $T_J = (1.048 \text{ W})(64^{\circ}\text{C/W}) + 75^{\circ}\text{C} = 142^{\circ}\text{C}$ in still air This calculation is for absolute worst-case data sheet conditions. The burn-in temperature used by Cypress (T<sub>J</sub>) is much higher than the device will ever see in a system. Note that most systems will not run at worst case due to guard-banding. For this reason, use VEENOM = 5.2V or 4.5V and IEENOM = (IEEMAX)(85%) for nominal-condition calculations. #### Real-World Values Obviously, most systems do not operate at the worstcase conditions. Therefore, Figures 2 through 5 show graphs over different operating conditions to determine failures in time (FITs) and mean time between failure (MTBF) for a typical system or in a worst-case scenario. The graphs are based on a linear method of interpreting the failures observed at burn-in and indicate the longterm reliability of Cypress devices. You can use the graphs to determine MTBF and FITs for any Cypress device in any package after calculating the appropriate AT. The X-axis on the graphs indicates junction temperature. These values are determined by adding the $\Delta T$ to ambient temperature, as described earlier. As an example, Figures 2 and 3 note the following critical points for a CY10E301L ECL PLD under three different operating conditions: - Point A 10K/10KH typical data sheet conditions: 25°C ambient, nominal VEE and IEE, 50Ω loads, 500 LFPM air flow, T<sub>J</sub> = 64°C, FITs = 7, MTBF = 18,000 yrs. - Point B 10K/10KH typical operating conditions: 55°C ambient, nominal VEE and IEE, 50Ω loads, 500 LFPM air flow, T<sub>J</sub> = 94°C, FITs = 45, MTBF = 2800 vrs. - Point C 10K/KH absolute worst-case conditions: 75°C ambient, 5.46 V max and 170 mA max, 50Ω loads, 500 LFPM air flow, T<sub>J</sub> = 122°C, FITs = 225, MTBF = 525 yrs. The activation energy used for the MTBF and FITs information is 0.7 eV. This is an average number for diesurface-related defects, such as metal and oxide pinholes, etc., but is very conservative for silicon defects or mechanical interfaces to packages. The number is usually 1.0 eV. A small change here results in a significant change in MTBF or FITs. A change to 0.8 eV equates to a 33% reduction in FITs rate or a 50% increase in MTBF. #### The Packages of Choice The PLCC and CLCC are accepted as the packages of choice by many manufacturers of high-speed devices. Motorola Semiconductor uses the PLCC as the only package for the company's very high speed ECLINPS ECL logic family, which stands for "ECL in picoseconds" and is pronounced "eclipse." This family has set-up times and propagation delays in the sub-nanosecond range, with power dissipation of over 1W. Fully compatible with Cypress SRAMs and PLDs, the ECLINPS family includes many 10K, 10KH, and 100K standard logic gates, building blocks, and transceivers. ### PLCC and CLCC Packaging T-90-20 ### ECL PLD FITs vs. Tj Figure 2. Failures in Time vs Junction Temperature Figure 3. Mean Time Between Failures vs Junction Temp. MTBF #### PLCC and CLCC Packaging T-90-20 ### ECL SRAM FITs vs. Tj Tj. Junction Temp (deg C) Figure 4. Failures in Time vs Junction Temperature ### ECL SRAM MTBF vs. Tj Figure 5. Mean Time Between Failure vs Junction Temp.