# 8-Bit Voice Synthesizer MCU #### **Features** - Operating voltage: 2.4V~5.2V - Build-in low supply voltage detection circuit (2.2V or 3.3V) - System clock: 4MHz~8MHz - · Crystal or RC oscillator for system clock - · 24 I/O pins with 4 shared pins included - 8K×16-bit program ROM - 208×8-bit RAM - · One external interrupt input - Three 16-bit programmable timer counter and overflow interrupts - 12-bit high quality D/A output by transistor or HT82V733 - · Built-in voice ROM in various capacity - One optional 32768Hz crystal oscillator for RTC time base (8-bit counter with 3-bit prescaler) - Watchdog Timer - · 8-level subroutine nesting - HALT function and wake-up feature reduce power consumption - Up to 1µs (0.5µs) instruction cycle with 4MHz (8MHz) system clock - Support 16-bit table read instruction (TBLP, TBHP) - 63 powerful and efficient instructions - 68-pin PLCC package #### **Applications** - Intelligent educational leisure products - · Alert and warning systems - High end leisure product controllers - · Sound effect generators #### **General Description** The HT86XXX series are 8-bit high performance microcontroller with voice synthesizer and tone generator. The HT86XXX is designed for applications on multiple I/Os with sound effects, such as voice and melody. It can provide various sampling rates and beats, tone levels, tempos for speech synthesizer and melody generator. It has a single built-in high quality, D/A output. There is an external interrupt which can be triggered with fall- ing edge pulse or falling/rising edge pulse. Low voltage detection is provided to reset under 2.2V or 3.3V. The HT86XXX is excellent for versatile voice and sound effect product applications. The efficient MCU instructions allow users to program the powerful custom applications. The system frequency of HT86XXX can be up to 8MHz under 2.4V and include a HALT function to reduce power consumption. #### **Selection Table** | Body | HT86072 | HT86144 | HT86192 | HT86384 | HT86576* | HT86A00* | |----------------|-----------|-----------|-----------|-----------|------------|------------| | Voice ROM size | 1536K-bit | 3072K-bit | 4096K-bit | 8192K-bit | 12288K-bit | 16392K-bit | | Voice length | 72 sec | 144 sec | 192 sec | 384 sec | 576 sec | 768 sec | Note: \* Available in 4Q, 2002 Rev. 1.00 1 November 1, 2002 <sup>\*</sup> Voice length is estimated by 21K-bit sampling rate # **Block Diagram** # **Pin Assignment** # **Pad Assignment** #### HT86072 Chip size: 2215×2830 $(\mu m)^2$ Rev. 1.00 3 November 1, 2002 <sup>\*</sup> The IC substrate should be connected to VSS in the PCB layout artwork. Chip size: 2215×3635 $(\mu m)^2$ <sup>\*</sup> The IC substrate should be connected to VSS in the PCB layout artwork. Chip size: 2215×4175 $(\mu m)^2$ <sup>\*</sup> The IC substrate should be connected to VSS in the PCB layout artwork. Chip size: 2215×6325 $(\mu m)^2$ <sup>\*</sup> The IC substrate should be connected to VSS in the PCB layout artwork. # **Pad Coordinates** # HT86072 | Pad No. | х | Y | Pad No. | х | Y | |---------|----------|-----------|---------|----------|-----------| | 1 | -942.295 | 118.250 | 18 | -425.400 | -1249.300 | | 2 | -942.295 | 7.650 | 19 | -325.400 | -1249.300 | | 3 | -942.295 | -92.350 | 20 | -214.800 | -1249.300 | | 4 | -942.295 | -202.950 | 21 | -114.800 | -1249.300 | | 5 | -942.295 | -302.950 | 22 | -4.200 | -1249.300 | | 6 | -942.295 | -413.550 | 23 | 95.800 | -1249.300 | | 7 | -942.295 | -513.550 | 24 | 206.400 | -1249.300 | | 8 | -942.295 | -624.150 | 25 | 316.215 | -1249.350 | | 9 | -942.295 | -724.150 | 26 | 416.415 | -1249.350 | | 10 | -942.295 | -834.750 | 27 | 516.415 | -1212.300 | | 11 | -942.295 | -934.750 | 28 | 616.415 | -1212.300 | | 12 | -942.295 | -1045.350 | 29 | 721.415 | -1212.300 | | 13 | -942.295 | -1145.350 | 30 | 833.215 | -1212.300 | | 14 | -942.295 | -1255.950 | 31 | 946.426 | -1212.300 | | 15 | -746.600 | -1249.300 | 32 | 940.115 | -1007.289 | | 16 | -636.000 | -1249.300 | 33 | 940.065 | -891.826 | | 17 | -536.000 | -1249.300 | 34 | 940.065 | -213.974 | # HT86144 | Pad No. | Х | Υ | Pad No. | Х | Υ | |---------|----------|-----------|---------|----------|-----------| | 1 | -942.295 | -284.211 | 18 | -425.400 | -1651.761 | | 2 | -942.295 | -394.811 | 19 | -325.400 | -1651.761 | | 3 | -942.295 | -494.811 | 20 | -214.800 | -1651.761 | | 4 | -942.295 | -605.411 | 21 | -114.800 | -1651.761 | | 5 | -942.295 | -705.411 | 22 | -4.200 | -1651.761 | | 6 | -942.295 | -816.011 | 23 | 95.800 | -1651.761 | | 7 | -942.295 | -916.011 | 24 | 206.400 | -1651.761 | | 8 | -942.295 | -1026.611 | 25 | 316.215 | -1651.811 | | 9 | -942.295 | -1126.611 | 26 | 416.415 | -1651.811 | | 10 | -942.295 | -1237.211 | 27 | 516.415 | -1614.761 | | 11 | -942.295 | -1337.211 | 28 | 616.415 | -1614.761 | | 12 | -942.295 | -1447.811 | 29 | 721.415 | -1614.761 | | 13 | -942.295 | -1547.811 | 30 | 833.215 | -1614.761 | | 14 | -942.295 | -1658.411 | 31 | 946.426 | -1614.761 | | 15 | -746.600 | -1651.761 | 32 | 940.115 | -1409.750 | | 16 | -636.000 | -1651.761 | 33 | 940.065 | -1294.287 | | 17 | -536.000 | -1651.761 | 34 | 940.065 | -616.435 | Rev. 1.00 7 November 1, 2002 | Pad No. | х | Y | Pad No. | х | Υ | |---------|----------|-----------|---------|----------|-----------| | 1 | -942.295 | -553.325 | 18 | -425.400 | -1920.875 | | 2 | -942.295 | -663.925 | 19 | -325.400 | -1920.875 | | 3 | -942.295 | -763.925 | 20 | -214.800 | -1920.875 | | 4 | -942.295 | -874.525 | 21 | -114.800 | -1920.875 | | 5 | -942.295 | -974.525 | 22 | -4.200 | -1920.875 | | 6 | -942.295 | -1085.125 | 23 | 95.800 | -1920.875 | | 7 | -942.295 | -1185.125 | 24 | 206.400 | -1920.875 | | 8 | -942.295 | -1295.725 | 25 | 316.215 | -1920.925 | | 9 | -942.295 | -1395.725 | 26 | 416.415 | -1920.925 | | 10 | -942.295 | -1506.325 | 27 | 516.415 | -1883.875 | | 11 | -942.295 | -1606.325 | 28 | 616.415 | -1883.875 | | 12 | -942.295 | -1716.925 | 29 | 721.415 | -1883.875 | | 13 | -942.295 | -1816.925 | 30 | 833.215 | -1883.875 | | 14 | -942.295 | -1927.525 | 31 | 946.426 | -1883.875 | | 15 | -746.600 | -1920.875 | 32 | 940.115 | -1678.864 | | 16 | -636.000 | -1920.875 | 33 | 940.065 | -1563.401 | | 17 | -536.000 | -1920.875 | 34 | 940.065 | -885.549 | # HT86384 | 11100304 | | | | | | |----------|----------|-----------|---------|----------|-----------| | Pad No. | X | Y | Pad No. | X | Y | | 1 | -942.295 | -1627.476 | 18 | -425.400 | -2995.026 | | 2 | -942.295 | -1738.076 | 19 | -325.400 | -2995.026 | | 3 | -942.295 | -1838.076 | 20 | -214.800 | -2995.026 | | 4 | -942.295 | -1948.676 | 21 | -114.800 | -2995.026 | | 5 | -942.295 | -2048.676 | 22 | -4.200 | -2995.026 | | 6 | -942.295 | -2159.276 | 23 | 95.800 | -2995.026 | | 7 | -942.295 | -2259.276 | 24 | 206.400 | -2995.026 | | 8 | -942.295 | -2369.876 | 25 | 316.215 | -2995.076 | | 9 | -942.295 | -2469.876 | 26 | 416.415 | -2995.076 | | 10 | -942.295 | -2580.476 | 27 | 516.415 | -2958.026 | | 11 | -942.295 | -2680.476 | 28 | 616.415 | -2958.026 | | 12 | -942.295 | -2791.076 | 29 | 721.415 | -2958.026 | | 13 | -942.295 | -2891.076 | 30 | 833.215 | -2958.026 | | 14 | -942.295 | -3001.676 | 31 | 946.426 | -2958.026 | | 15 | -746.600 | -2995.026 | 32 | 940.115 | -2753.015 | | 16 | -636.000 | -2995.026 | 33 | 940.065 | -2637.552 | | 17 | -536.000 | -2995.026 | 34 | 940.065 | -1959.700 | # **Pad Description** | Pad Name | I/O | Mask Option | Description | |------------|-----|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PA0~PA7 | I/O | Wake-up,<br>Pull-high<br>or None | Bidirectional 8-bit I/O port. Each bit can be configured as a wake-up input by mask option. Software instructions determine the CMOS output or Schmitt trigger input with or without pull-high resistor (mask option). | | PB0~PB7 | I/O | Pull-high<br>or None | Bidirectional 8-bit I/O port. Software instructions determine the CMOS output or Schmitt trigger input (pull-high resistor depending on mask option). | | PC0~PC7 | I/O | Pull-high<br>or None | Bidirectional 8-bit I/O port. Software instructions determine the CMOS output or Schmitt trigger input (pull-high resistor depending on mask option). | | GND | _ | _ | Negative power supply, ground | | VDD | _ | _ | Positive power supply | | vcc | _ | _ | DAC power supply | | VSS | _ | _ | DAC negative power supply, ground | | RES | ı | _ | Schmitt trigger reset input, active low | | ĪNT | I | Falling Edge Trigger<br>or Falling/Rising Edge<br>Trigger | External interrupt Schmitt trigger input with pull-high resistor. Choice falling edge trigger or falling/rising edge trigger by mask option. Falling edge triggered active on a high to low transition. Rising edge triggered active on a low to high transition. | | OSC1, OSC2 | _ | RC or Crystal | OSC1 and OSC2 are connected to an RC network or a crystal(by mask option) for the internal system clock. In the case of RC operation, OSC2 is the output terminal for 1/4 system clock. The system clock may come from the crystal, the two pins cannot be floating. | | AUD0, AUD1 | 0 | _ | Audio output for driving a external transistor or for driving HT82V733 | | NC | _ | _ | No connection | # **Absolute Maximum Ratings** | Supply Voltage | 2.4V to 5.2V | Storage Temperature | 50°C to 125°C | |---------------------------------|-----------------------------|-----------------------|---------------| | Input VoltageV <sub>SS</sub> -0 | 3V to V <sub>DD</sub> +0.3V | Operating Temperature | –20°C to 70°C | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. Rev. 1.00 9 November 1, 2002 # **D.C. Characteristics** | Committee of | Danamatan | | Test Conditions | Min | T | M | 11 | |-------------------|----------------------------------|----------|---------------------------------|------|------|------|------| | Symbol | Parameter | $V_{DD}$ | Conditions | Min. | Тур. | Max. | Unit | | $V_{DD}$ | Operating Voltage | _ | _ | 2.4 | _ | 5.2 | ٧ | | I <sub>STB1</sub> | Standby Current (Watchdog Off) | 3V | No load, system HALT | _ | 1 | _ | μА | | I <sub>STB2</sub> | Standby Current(Watchdog On) | 3V | No load, system HALT | _ | 1 | 7 | μА | | I <sub>DD</sub> | Operating Current | 3V | No load, f <sub>SYS</sub> =4MHz | _ | 1 | 1.5 | mA | | I <sub>OL</sub> | I/O Port Sink Current | 3V | V <sub>OL</sub> =0.3V | 1.5 | 4 | _ | mA | | I <sub>OH</sub> | I/O Port Source Current | 3V | V <sub>OH</sub> =2.7V | -1 | -2 | _ | mA | | Io | AUD Source Current | 3V | V <sub>OH</sub> =2.7V | -1.5 | -3 | _ | mA | | V <sub>IL1</sub> | Input Low Voltage for I/O Ports | 3V | _ | _ | 1.3 | _ | V | | V <sub>IH1</sub> | Input High Voltage for I/O Ports | 3V | _ | _ | 1.8 | _ | V | | V <sub>IL2</sub> | Reset Low Voltage (RES) | 3V | _ | _ | 1.5 | _ | V | | V <sub>IH2</sub> | Reset High Voltage (RES) | | _ | _ | 2.4 | _ | V | | £ | 0 4 5 | 0) ( | R <sub>OSC</sub> =100kΩ | 3.6 | 4.0 | 4.4 | | | f <sub>SYS</sub> | System Frequency | 3V | R <sub>OSC</sub> =62kΩ | 7.2 | 8.0 | 8.8 | MHz | # A.C. Characteristics | Symbol | Parameter | | Test Conditions | N4: | T | May | Unit | | |---------------------|--------------------------------|-----------------|-------------------------------|------|------|------|------------------|--| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Onit | | | f <sub>SYS</sub> | System Clock (RC OSC) | 3V | _ | 4 | _ | 8 | MHz | | | f <sub>TIMER</sub> | Timer Input Frequency | 3V | _ | 0 | _ | 8 | MHz | | | t <sub>WDTOSC</sub> | Watchdog Oscillator | 3V | _ | 45 | 90 | 180 | μS | | | t <sub>WDT</sub> | Watchdog Time-out Period (RC) | 3V | Without WDT prescaler | 12 | 23 | 45 | ms | | | t <sub>RES</sub> | External Reset Low Pulse Width | _ | _ | 1 | _ | _ | μS | | | t <sub>SST</sub> | System Start-up Timer Period | _ | Power-up or wake-up from HALT | _ | 1024 | _ | t <sub>SYS</sub> | | | t <sub>INT</sub> | Interrupt Pulse Width | _ | _ | 1 | _ | _ | μS | | Rev. 1.00 10 November 1, 2002 # **Functional Description** #### **Execution flow** The system clock for the HT86XXX series is derived from either a crystal or an RC oscillator. It is internally divided into four non-overlapping clocks. One instruction cycle consists of four system clock cycles. Instruction fetching and execution are pipelined in such a way that a fetch takes one instruction cycle while decoding and execution takes the next instruction cycle. However, the pipelining scheme causes each instruction to effectively execute within one cycle. If an instruction changes the program counter, two cycles are required to complete the instruction. #### Program counter - PC The 13-bit program counter (PC) controls the sequence in which the instructions stored in program ROM are executed. After accessing a program memory word to fetch an instruction code, the contents of the program counter are incremented by one. The program counter then points to the memory word containing the next instruction code. When executing a jump instruction, conditional skip execution, loading PCL register, subroutine call, initial reset, internal interrupt, external interrupt or return from Execution flow | Mode | | | | | | Progr | am Co | unter | | | | | | |------------------------------------|-----|-----|-----|----|----|-------|-------|-------|----|----|----|----|----| | Wiode | *12 | *11 | *10 | *9 | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 | | Initial Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | External or Serial Input Interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Timer/Event Counter 0 Overflow | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | Timer/Event Counter 1 Overflow | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | Timer Counter 2 Overflow | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Timer Counter 3 Overflow | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | Skip | | | | | | | PC+2 | | | | | | | | Loading PCL | *12 | *11 | *10 | *9 | *8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | | Jump, Call Branch | #12 | #11 | #10 | #9 | #8 | #7 | #6 | #5 | #4 | #3 | #2 | #1 | #0 | | Return from Subroutine | S12 | S11 | S10 | S9 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | Program counter Note: \*12~\*0: Program counter bits S12~S0: Stack register bits #12~#0: Instruction code bits @7~@0: PCL bits subroutine, the PC manipulates the program transfer by loading the address corresponding to each instruction. The conditional skip is activated by instruction. Once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained. The lower byte of the program counter (PCL) is a read/write register (06H). Moving data into the PCL performs a short jump. The destination must be within 256 locations. When a control transfer takes place, an additional dummy cycle is required. #### Program memory - ROM The program memory stores the program instructions that are to be executed. It also includes data, table and interrupt entries, addressed by the program counter along with the table pointer. The program memory size for HT86XXX is 8192×16 bits. Certain locations in the program memory are reserved for special usage: #### · Location 000H This area is reserved for program initialization. The program always begins execution at location 000H each time the system is reset. #### Location 004H This area is reserved for the external interrupt service program. If the $\overline{\text{INT}}$ input pin is activated, and the interrupt is enabled and the stack is not full, the program will jump to location 004H and begins execution. ### Program memory #### Location 008H This area is reserved for the 16-bit Timer/Event Counter 0 interrupt service program. If a timer interrupt results from a Timer/Event Counter 0 overflow, and if the interrupt is enabled and the stack is not full, the program will jump to location 008H and begins execution. #### Location 00CH This area is reserved for the 16-bit Timer/Event Counter 1 interrupt service program. If a timer interrupt results from a Timer/Event Counter 1 overflow, and if the interrupt is enabled and the stack is not full, the program will jump to location 00CH and begins execution. #### Location 010H This area is reserved for the 16-bit Timer Counter 2 interrupt service program. If a timer interrupt results from a Timer Counter 2 overflow, and if the interrupt is enabled and the stack is not full, the program will jump to location 010H and begins execution. #### Location 014H This area is reserved for the 8-bit Timer Counter 3 interrupt service program. If a timer interrupt results from a Timer Counter 3 overflow, and if the interrupt is enabled and the stack is not full, the program will jump to location 014H and begins execution. #### **Table location** Any location in the ROM space can be used as look up tables. The instructions TABRDC [m] (used for any bank) and TABRDL [m] (only used for last page of program ROM) transfer the contents of the lower-order byte to the specified data memory [m], and the higher-order byte to TBLH (08H). Only the destination of the lower-order byte in the table is well-defined. The higher-order bytes of the table word are transferred to the TBLH. The table higher-order byte register (TBLH) is read only. The table pointer (TBHP, TBLP) is a read/write register, which indicates the table location. Because TBHP is unknown after power on reset, TBHP must be set specified. | Instruction | | | | | | Tab | le Loca | tion | | | | | | |-------------|-----|-----|-----|----|----|-----|---------|------|----|----|----|----|----| | instruction | *12 | *11 | *10 | *9 | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 | | TABRDC [m] | P12 | P11 | P10 | P9 | P8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | | TABRDL [m] | 1 | 1 | 1 | 1 | 1 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | Table location Note: \*12~\*0: Current program ROM table @7~@0: Write @7~@0 to TBLP pointer register P12~P8: Write P12~P8 to TBHP pointer register #### Stack register - Stack The stack register is a special part of the memory used to save the contents of the program counter (PC). This stack is organized into eight levels. It is neither part of the data nor part of the program space, and cannot be read or written to. Its activated level is indexed by a stack pointer (SP) and cannot be read or written to. At a subroutine call or interrupt acknowledgement, the contents of the program counter are pushed onto the stack. The program counter is restored to its previous value from the stack at the end of subroutine or interrupt routine, which is signaled by return instruction (RET or RETI). After a chip resets, SP will point to the top of the stack. The interrupt request flag will be recorded but the acknowledgment will be inhibited when the stack is full and a non-masked interrupt takes place. After the stack pointer is decremented (by RET or RETI), the interrupt request will be serviced. This feature prevents stack overflow and allows programmers to use the structure more easily. In a similar case, if the stack is full and a "CALL" is subsequently executed, stack overflow occurs and the first entry is lost. #### Data memory - RAM The data memory is designed with 208×8 bits. The data memory is further divided into two functional groups, namely, special function registers (00H~2AH) and general purpose user data memory (30H~FFH). Although most of them can be read or be written to, some are read only. The special function registers include an indirect addressing register (R0:00H), memory pointer register (MP0:01H), accumulator (ACC:05H), program counter lower-order byte register (PCL:06H), table pointer (TBLP:07H), table higher-order byte register (TBLH:08H), status register (STATUS:0AH), interrupt control register 0 (INTC:0BH), Timer/Event Counter 0 (TMR0H:0CH,TMR0L:0DH), Timer/Event Counter 0 control register (TMR0C:0EH), Timer/Event Counter 1 (TMR1H:0FH, TMR1L:10H), Timer/Event Counter 1 control register (TMR1C:11H), I/O registers (PA:12H,PB:14H,PC:16H), I/O control registers (PAC:13H,PBC:15H,PCC:17H), voice ROM address latch0[23:0] (LATCH0H:18H, LATCH0M:19H, LATCH0L:1AH), voice ROM address latch1[23:0] (LATCH1H:1BH, LATCH1M:1CH, LATCH1L:1DH), interrupt control register 1 (INTCH:1EH), table pointer higher-order byte register (TBHP:1FH), Timer Counter 2 (TMR2H:20H, TMR2L:21H), Timer Counter 2 control register (TMR2C:22H), Timer Counter 3 (TMR3L:24H), Timer Counter 3 control register (TMR3C:25H), voice control register (VOICEC:26H), DAC output (DAH:27H,DAL:28H), volume control register (VOL:29H), voice ROM latch data register (LATCHD:2AH). The general purpose data memory, addressed from 30H~FFH, is used for data and control information under instruction commands. The areas in the RAM can directly handle the arithmetic, logic, increment, decrement, and rotate operations. Except some dedicated bits, each bit in the RAM can be set and reset by "SET [m].i" and "CLR [m].i". They are also indirectly accessible through the memory pointer register 0 (MP0:01H) or the Memory Pointer register 1 (MP1:03H). | Address | RAM Mapping | Read/Write | Description | |---------|-------------|------------|--------------------------------------------| | 00H | R0 | R/W | Indirect addressing register 0 | | 01H | MP0 | R/W | Memory pointer 0 | | 02H | R1 | R/W | Indirect addressing register 1 | | 03H | MP1 | R/W | Memory pointer 1 | | 04H | Unused | | | | 05H | ACC | R/W | Accumulator | | 06H | PCL | R/W | Program counter lower-order byte address | | 07H | TBLP | R/W | Table pointer lower-order byte address | | 08H | TBLH | R | Table higher-order byte content register | | 09H | WDTS | R/W | Watchdog Timer option setting register | | 0AH | STATUS | R/W | Status register | | 0BH | INTC | R/W | Interrupt control register 0 | | 0CH | TMR0H | R/W | Timer/Event counter 0 higher-byte register | | 0DH | TMR0L | R/W | Timer/Event counter 0 lower-byte register | | 0EH | TMR0C | R/W | Timer/Event counter 0 control register | Rev. 1.00 13 November 1, 2002 | Address | RAM Mapping | Read/Write | Description | |---------|---------------|-----------------------------------|-------------------------------------------------------------| | 0FH | TMR1H | R/W | Timer/Event counter 1 higher-byte register | | 10H | TMR1L | R/W | Timer/Event counter 1 lower-byte register | | 11H | TMR1C | R/W | Timer/Event counter 1 control register | | 12H | PA | R/W | Port A I/O data register | | 13H | PAC | R/W | Port A I/O control register | | 14H | РВ | R/W | Port B I/O data register | | 15H | PBC | R/W | Port B I/O control register | | 16H | PC | R/W | Port C I/O data register | | 17H | PCC | R/W | Port C I/O control register | | 18H | LATCH0H | R/W | Voice ROM address latch 0 [A23~A16] | | 19H | LATCH0M | R/W | Voice ROM address latch 0 [A15~A8] | | 1AH | LATCH0L | R/W | Voice ROM address latch 0 [A7~A0] | | 1BH | LATCH1H | R/W | Voice ROM address latch 1 [A23~A16] | | 1CH | LATCH1M | R/W | Voice ROM address latch 1 [A15~A8] | | 1DH | LATCH1L | R/W | Voice ROM address latch 1 [A7~A0] | | 1EH | INTCH | R/W | Interrupt control register 1 | | 1FH | ТВНР | R/W | Table pointer higher-order byte register | | 20H | TMR2H | R/W | Timer Counter 2 higher-byte register | | 21H | TMR2L | R/W | Timer Counter 2 lower-byte register | | 22H | TMR2C | R/W | Timer Counter 2 control register | | 23H | Unused | | | | 24H | TMR3L | R/W | Timer Counter 3 lower-byte register | | 25H | TMR3C | R/W | Timer Counter 3 control register | | 26H | VOICEC | R/W | Voice control register | | 27H | DAL | R/W, higher-nibble available only | DAC output data D3~D0 to DAL7~DAL4 | | 28H | DAH | R/W | DAC output data D11~D4 to DAH7~DAH0 | | 29H | VOL | R/W, higher-nibble available only | Volume control register, and volume controlled by VOL7~VOL4 | | 2AH | LATCHD | R | Voice ROM data register | | 2BH~2FH | Unused | | | | 30H~FFH | User data RAM | R/W | User data RAM | #### Indirect addressing register Location 00H and 02H are indirect addressing registers that are not physically implemented. Any read/write operation of [00H] and [02H] accesses the RAM pointed to by MP0 (01H) and MP1 (03H) respectively. Reading location 00H or 02H indirectly returns the result 00H. While, writing it indirectly leads to no operation. The function of data movement between two indirect addressing registers is not supported. The memory pointer registers, MP0 and MP1, are both 8-bit registers used to access the RAM by combining the corresponding indirect addressing registers. #### Accumulator - ACC (05H) The accumulator (ACC) is related to the ALU operations. It is also mapped to location 05H of the RAM and is capable of operating with immediate data. The data movement between two data memory locations must pass through the ACC. #### Arithmetic and logic unit - ALU This circuit performs 8-bit arithmetic and logic operations and provides the following functions: - Arithmetic operations (ADD, ADC, SUB, SBC, DAA) - Logic operations (AND, OR, XOR, CPL) - Rotation (RL, RR, RLC, RRC) - Increment and Decrement (INC, DEC) - · Branch decision (SZ, SNZ, SIZ, SDZ etc) #### Status register - STATUS (0AH) This 8-bit STATUS register (0AH) consists of a zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PD), watchdog time-out flag (TO). It also records the status information and controls the operation sequence. Except the TO and PD flags, bits in the status register can be altered by instructions similar to other registers. Data written into the status register does not alter the TO or PD flags. Operations related to the status register, however, may yield different results from those intended. The TO and PD flags can only be changed by a Watchdog Timer overflow, chip power-up, or clearing the Watchdog Timer and executing the "HALT" instruction. The Z, OV, AC, and C flags reflect the status of the latest operations. On entering the interrupt sequence or executing the subroutine call, the status register will not be automatically pushed onto the stack. If the contents of the status is important, and if the subroutine is likely to corrupt the status register, the programmer should take precautions and save it properly. #### Interrupts The HT86XXX provides an external interrupt, three 16-bit programmable timer interrupts, and an 8-bit programmable timer interrupt. The Interrupt Control registers (INTC:0BH, INTCH:1EH) contain the interrupt control bits to set to enable/disable and the interrupt request flags. Once an interrupt subroutine is serviced, all other interrupts will be blocked (by clearing the EMI bit). This scheme may prevent any further interrupt nesting. Other interrupt requests may happen during this interval but only the interrupt request flag is recorded. If a certain interrupt needs servicing within the service routine, the EMI bit and the corresponding INTC/INTCH bit may be set to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the SP is decremented. If immediate service is desired, the stack must be prevented from becoming full. | Labels | Bits | Function | |--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | 0 | C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. | | AC | 1 | AC is set if an operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared. | | Z | 2 | Z is set if the result of an arithmetic or logical operation is zero; otherwise Z is cleared. | | OV | 3 | OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared. | | PD | 4 | PD is cleared by system power-up or executing the "CLR WDT" instruction. PD is set by executing the "HALT" instruction. | | ТО | 5 | TO is cleared by system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out. | | _ | 6, 7 | Unused bit, read as "0" | Status register Rev. 1.00 15 November 1, 2002 As an interrupt is serviced, a control transfer occurs by pushing the program counter onto the stack and then branching to subroutines at the specified location(s) in the program memory. Only the program counter is pushed onto the stack. The programmer must save the contents of the register or status register (STATUS) in advance if they are altered by an interrupt service program which corrupts the desired control sequence. External interrupt is triggered by a high-to-low/low-to-high transition of $\overline{\text{INT}}$ pin which sets the related interrupt request flag (EIF:bit 4 of INTC). When the interrupt is enabled, and the stack is not full and the external interrupt is active, a subroutine call to location 04H will occur. The interrupt request flag (EIF) and EMI bits will be cleared to disable other interrupts. The internal Timer/Event Counter 0 interrupt is initialized by setting the Timer/Event counter 0 interrupt request flag (T0F:bit 5 of INTC), caused by a Timer/Event Counter 0 overflow. When the interrupt is enabled, and the stack is not full and the T0F bit is set, a subroutine call to location 08H will occur. The related interrupt request flag (T0F) will be reset and the EMI bit cleared to disable further interrupts. The internal Timer/Event Counter 1 interrupt is initialized by setting the Timer/Event Counter 1 interrupt request flag (T1F:bit 6 of INTC), caused by a Timer/Event Counter 1 overflow. When the interrupt is enabled, and the stack is not full and the T1F bit is set, a subroutine call to location 0CH will occur. The related interrupt request flag (T1F) will be reset and the EMI bit cleared to disable further interrupts. The internal Timer Counter 2 interrupt is initialized by setting the Timer Counter 2 interrupt request flag (T2F:bit 0 of INTCH), caused by a Timer Counter 2 overflow. When the interrupt is enabled, and the stack is not full and the T2F bit is set, a subroutine call to location 10H will occur. The related interrupt request flag (T2F) will be reset and the EMI bit cleared to disable further interrupts. The internal Timer Counter 3 interrupt is initialized by setting the Timer Counter 3 interrupt request flag (T3F:bit 1 of INTCH), caused by a Timer Counter 3 overflow. When the interrupt is enabled, and the stack is not full and the T3F bit is set, a subroutine call to location 14H will occur. The related interrupt request flag (T3F) will be reset and the EMI bit cleared to disable further interrupts. During the execution of an interrupt subroutine, other interrupt acknowledges are held until the RETI instruction is executed or the EMI bit and the related interrupt control bit are set to 1 (of course, if the stack is not full). To return from the interrupt subroutine, the RET or RETI instruction may be invoked. RETI will set the EMI bit to enable an interrupt service, but RET will not. Interrupts occurring in the interval between the rising edges of two consecutive T2 pulses, will be serviced on the latter of the two T2 pulses, if the corresponding interrupts are enabled. In the case of simultaneous requests, the following table shows the priority that is applied. These can be masked by resetting the EMI bit. The Timer/Event Counter 0/1 interrupt request flag (T0F/T1F) which enables Timer/Event Counter 0/1 control bit (ET0I/ET1I), the Timer Counter 2/3 interrupt request flag (T2F/T3F) which enables Timer Counter 2/3 control bit (ET2I/ET3I), and external interrupt request flag (EIF) which enables external interrupt control bit (EEI) form the interrupt control register (INTC:0BH and INTCH:1EH). EMI, EEI, ET0I, ET1I, ET2I, and ET3I are used to control the enabling/disabling of interrupts. These bits prevent the requested interrupt begin serviced. Once the interrupt request flags (T0F, T1F, T2F, T3F, EIF) are set, they will remain in the INTC/INTCH register until the interrupts are serviced or cleared by a software instruction. It is recommended that application programs do not use CALL subroutines within an interrupt subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately in some applications. If only one stack is left and the interrupt enable is not well controlled, once a CALL subroutine if used in the interrupt subroutine will corrupt the original control sequence. | Register | Bit No. | Label | Function | |---------------|---------|-------|------------------------------------------------------------------| | | 0 | ЕМІ | Controls the master (global) interrupt (1= enabled; 0= disabled) | | | 1 | EEI | Controls the external interrupt (1= enabled; 0= disabled) | | | 2 | ET0I | Controls the timer 0 interrupt (1= enabled; 0= disabled) | | INTC<br>(0BH) | 3 | ET1I | Controls the timer 1 interrupt (1= enabled; 0= disabled) | | | 4 | EIF | External interrupt request flag (1= active; 0= inactive) | | | 5 | T0F | Timer 0 request flag<br>(1= active; 0= inactive) | | | 6 | T1F | Timer 1 request flag<br>(1= active; 0= inactive) | | | 7 | _ | Unused bit, read as "0" | INTC0 register | Register | Bit No. | Label | Function | |----------|---------|-------|----------------------------------------------------------| | | 0 | ET2I | Controls the timer 2 interrupt (1= enabled; 0= disabled) | | | 1 | ET3I | Controls the timer 3 interrupt (1= enabled; 0= disabled) | | INTCH | 2, 3 | _ | Unused bit, read as "0" | | (1EH) | 4 | T2F | Timer 2 interrupt request flag (1= active; 0= inactive) | | | 5 | T3F | Timer 3 interrupt request flag (1= active; 0= inactive) | | | 6, 7 | _ | Unused bit, read as "0" | INTC1 register | Interrupt Source | Priority | Vector | |--------------------------------|----------|--------| | External Interrupt | 1 | 04H | | Timer/Event Counter 0 Overflow | 2 | 08H | | Timer/Event Counter 1 Overflow | 3 | 0CH | | Timer Counter 2 Overflow | 4 | 10H | | Timer Counter 3 Overflow | 5 | 14H | #### Oscillator configuration The HT86XXX provides two types of oscillator circuit for the system clock, i.e., RC oscillator and crystal oscillator. No matter what type of oscillator, the signal is used for the system clock. The HALT mode stops the system oscillator and ignores external signal to conserve power. If the RC oscillator is used, an external resistor between OSC1 and VSS is required, and the range of the resistance should be from $30k\Omega$ to $680k\Omega$ . The system clock, divided by 4, is available on OSC2 with pull-high resistor, which can be used to synchronize external logic. The RC oscillator provides the most cost effective solution. However, the frequency of the oscillation may vary with VDD, temperature, and the chip itself due to process variations. It is therefore not suitable for timing sensitive operations where accurate oscillator frequency is desired. System oscillator On the other hand, if the crystal oscillator is selected, a crystal across OSC1 and OSC2 is needed to provide the feedback and phase shift required for the oscillator, and no other external components are required. A resonator may be connected between OSC1 and OSC2 to replace the crystal and to get a frequency reference, but two external capacitors in OSC1 and OSC2 are required. There is another oscillator circuit designed for Timer3's clock source as the RTC time base which is determined by mask option. If the mask option determines that Timer3's clock source is from a 32kHz crystal, then a 32kHz crystal should be connected to the last two pins of I/O port C, i.e., PC6 and PC7. #### Watchdog Timer - WDT The WDT clock source is implemented by a dedicated RC oscillator (WDT oscillator) or instruction clock (system clock divided by 4), decided by mask options. This timer is designed to prevent a software malfunction or sequence jumping to an unknown location with unpredictable results. The Watchdog Timer can be disabled by mask option. If the Watchdog Timer is disabled, all the executions related to the WDT result in no operation. Once the internal WDT oscillator (RC oscillator with period $78\mu s$ normally) is selected, it is first divided by 256 (8-stages) to get the nominal time-out period of approximately 20 ms. This time-out period may vary with temperature, VDD and process variations. By invoking the WDT prescaler, longer time-out period can be realized. Writing data to WS2, WS1, WS0 (bit 2,1,0 of WDTS(09H)) can give different time-out period. Watchdog Timer If WS2, WS1, WS0 all equal to 1, the division ratio is up to 1:128, and the maximum time-out period is 2.6 seconds If the device operates in a noisy environment, using the on-chip RC oscillator (WDT OSC) is strongly recommended, since the HALT will stop the system clock. The WDT overflow under normal operation will initialize a "chip reset" and set the status bit "TO". Whereas in the HALT mode, the overflow will initialize a "warm reset" only the PC and SP are reset to zero. To clear the contents of the WDT (including the WDT prescaler), three methods are adopted; external reset (external reset (a low level to RES), software instructions, or a HALT instruction. The software instruction is "CLR WDT" and execution of the "CLR WDT" instruction will clear the WDT | WS2 | WS1 | WS0 | Division Ratio | |-----|-----|-----|----------------| | 0 | 0 | 0 | 1:1 | | 0 | 0 | 1 | 1:2 | | 0 | 1 | 0 | 1:4 | | 0 | 1 | 1 | 1:8 | | 1 | 0 | 0 | 1:16 | | 1 | 0 | 1 | 1:32 | | 1 | 1 | 0 | 1:64 | | 1 | 1 | 1 | 1:128 | WDTS register #### Power down - HAI T The HALT mode is initialized by a HALT instruction and results in the following: The system oscillator will be turned off but the WDT oscillator keeps running (if the WDT oscillator is selected). - The contents of the on chip RAM and registers remain unchanged. - WDT and WDT prescaler will be cleared and recount again. - All I/O ports maintain their their original status. - The PD flag is set and the TO flag is cleared. The system can leave the HALT mode by means of an external reset, an interrupt, an external falling edge signal on port A or a WDT overflow. An external reset causes a device initialization and the WDT overflow performs a "warm reset". By examining the TO and PD flags, the reason for the chip reset can be determined. The PD flag is cleared when the system powers-up or executes the "CLR WDT" instruction, and is set when the HALT instruction is executed. The TO flag is set if a WDT time-out occurs, and causes a wake-up that only resets the PC and SP. The other maintain their original status. The port A wake-up and interrupt methods can be considered as a continuation of normal execution. Each bit in port A can be independently selected to wake up the device by a mask option. Awakening from an I/O port stimulus, the program will resume execution of the next instruction. If awakening from an interrupt, two sequences may happen. If the related interrupt is disabled or the interrupt is enabled by the stack is full, the program will resume execution at the next instruction. If the interrupt is enabled and the stack is not full, the regular interrupt response takes place. Once a wake-up event occurs, it takes 1024 system clock period to resume normal operation. In other words, a dummy cycle period will be inserted after a wake-up. If the wake-up results from an interrupt acknowledge, the actual interrupt subroutine will be delayed by one more cycle. If the wake-up results in next instruction execution, this will be executed immediately after a dummy period is finished. If an interrupt request flag is set to "1" before entering the HALT mode, the wake-up function of the related interrupt will be disabled. To minimize power consumption, all I/O pins should be carefully managed before entering the HALT status. #### Reset There are 3 ways in which a reset can occur: - RES reset during normal operation - RES reset during HALT - WDT time-out reset during normal operation The WDT time-out during HALT is different from other chip reset conditions, since it can perform a "warm reset" that resets only the PC and SP, leaving the other circuits in their original state. Some registers remain unchanged during any other reset conditions. Most registers are reset to their "initial condition" when the reset conditions are met. By examining the PD flag and TO flag, the program can distinguish between different "chip resets". | то | PD | RESET Conditions | |----|----|--------------------------------------| | 0 | 0 | RES reset during power-up | | u | u | RES reset during normal operation | | 0 | 1 | RES wake-up HALT | | 1 | u | WDT time-out during normal operation | | 1 | 1 | WDT wake-up HALT | Note: "u" stands for "unchanged" To guarantee that the system oscillator has started and stabilized, the SST (System Start-up Timer) provides an extra-delay of 1024 system clock pulses after a system power up or when awakening from a HALT state. When a system power up occurs, the SST delay is added during the reset period. But when the reset comes from the RES pin, the SST delay is disabled. Any wake-up from HALT will enable the SST delay. Reset timing chart Reset circuit Reset configuration The function unit chip reset status are shown below. | PC | 000H | |---------------------|------------------------------------------------| | Interrupt | Disable | | Prescaler | Clear | | WDT | Clear. After master reset, WDT begins counting | | Timer/event counter | Off | | Input/output ports | Input mode | | SP | Points to the top of the stack | #### **Timer/Event Counter 0/1** There are four timer counters are implemented in the HT86XXX. The Timer/Event Counter 0 and 1 contain 16-bit programmable count-up counters whose clock may come from an external source or the system clock divided by 4 (T1). Using the internal instruction clock (T1), there is only one reference time base. The external clock input allows the user to count external events, measure time intervals or pulse width, or to generate an accurate time base. There are three registers related to Timer/Event Counter 0; TMR0H (0CH), TMR0L (0DH), TMR0C (0EH). Writing to TMR0L only writes the data into a low byte buffer. Writing to TMR0H will write the data and the contents of the low byte buffer into the Timer/Event Counter 0 preload register (16-bit) simultaneously. The Timer/Event Counter 0 preload register is changed only by a write to TMR0H operation. Writing to TMR0L will keep the Timer/Event Counter 0 preload register unchanged. Reading TMR0H will also latch the TMR0L into the low byte buffer to avoid false timing problems. Reading the TMR0L only returns the value from the low byte buffer which may be a previously loaded value. In other words, the low byte of Timer/Event Counter 0 cannot be read directly. It must read the TMR0H first to ensure that the low byte contents of Timer/Event Counter 0 are latched into the buffer. There are three registers related to the Timer/Event Counter 1; TMR1H (0FH), TMR1L (10H), TMR1C (11H). The Timer/Event Counter 1 operates in the same manner as Timer/Event Counter 0. | Label | Bits | Function | | | |-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | _ | 0~2 | Unused bit, read as "0" | | | | TE 3 | | To define the TMR0/TMR1 activedge of timer/event counter (0=active on low to high; 1=active on high to low) | | | | TON 4 | | To enable/disable timer counting (0=disabled; 1=enabled) | | | | _ 5 | | Unused bit, read as "0" | | | | TM0, 6<br>TM1 7 | | To define the operating mode (TMR1, TMR0) 01=Event count mode (external clock) 10=Timer mode (internal clock) 11=Pulse width measurement mode 00=Unused | | | TMR0C/TMR1C/TMR2C register Timer/Event Counter 0/1 The TMR0C is the Timer/Event Counter 0 control register, which defines the Timer/Event Counter 0 options. The Timer/Event Counter 1 has the same options as the Timer/Event Counter 0 and is defined by TMR1C. The timer/event counter control registers define the operating mode, counting enable or disable and active edge. The TM0, TM1 bits define the operating mode. The event count mode is used to count external events, which implies that the clock source comes from an external (TMR0/TMR1 is connected to PC4/PC5) pin. The timer mode functions as a normal timer with the clock source coming from the instruction clock. The pulse width measurement mode can be used to count the high or low level duration of an external signal (TMR0/TMR1). The counting method is based on the instruction clock. In the event count or timer mode, once the timer/event counter starts counting, it will count from the current contents in the timer/event counter to FFFFH. Once an overflow occurs, the counter is reloaded from the timer/event counter preload register and generates a corresponding interrupt request flag (T0F/T1F; bit 5/6 of INTC) at the same time. In the pulse width measurement mode with the TON and TE bits equal to one, once the TMR0/TMR1 has received a transient from low to high (or high to low; if the TE bit is 0) it will start counting until the TMR0/TMR1 returns to the original level and resets TON. The measured result will remain in the timer/event counter even if the activated transient occurs again. In other words, only one cycle measurement can be done. When TON is set again, the cycle measurement will function again as long as it receives further transient pulses. Note that, in this operating mode, the timer/event counter starts counting not according to the logic level but according to the transient edges. In the case of counter overflows, the counter is reloaded from the timer/event counter preload register and issues the interrupt request just like in the other two modes. To enable the counting operation, the Timer ON bit (TON; bit 4 of TMR0C/TMR1C) should be set to 1. In the pulse width measurement mode, TON will be cleared automatically after the measurement cycle is complete. But in the other two modes TON can only be reset by instruction. The overflow of the timer/event counter is one of the wake-up sources. No matter what the operation mode is, writing a 0 to ET0I/ET1I can disable the corresponding interrupt service. In the case of a Timer/Event Counter OFF condition, writing data to the timer/event counter preload register will also reload that data to the timer/event counter. But if the timer/event counter is turned on, data written to the timer/event counter will only be kept in the timer/event counter preload register. The timer/event counter will continue to operate until an overflow occurs. When the timer/event counter (reading TMR0H/TMR1H) is read, the clock will be blocked to avoid errors. As this may result in a counting error, this must be taken into consideration by the programmer. #### **Timer Counter 2** The timer counter TMR2 is also a 16-bit programmable count-up counter. It operates in the same manner as Timer/Event Counter 0/1, but the clock source of TMR2 is from only internal instruction cycle (T1). Therefore only (TM1,TM0)=(1,0) is allowable. **Timer Counter 2** #### Timer Counter 3 (RTC time base) The timer counter TMR3 is an 8-bit programmable count-up counter. Its counting is as the same manner as Timer Event Counter 0/1 and Timer Counter 2, but the clock source of TMR3 can be from internal instruction cycle (T1) or external 32kHz crystal which is connected to PC6 and PC7. The TMR3's clock source is determined by mask option. If the 32kHz crystal is enabled, then TMR3's clock source is 32kHz which is from PC6 and PC7. If the 32kHz crystal is disabled, then TMR3's clock source is internal T1. The TMR3 is internal clock source only, i.e. (TM1,TM0)=(1,0). There is a 3-bit prescaler (TMR3S2,TMR3S1,TMR3S0) which defines different division ratio of TMR3's clock source. | Label | Bits | Function | | | |------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TMR3S2,<br>TMR3S1,<br>TMR3S0 | 0~2 | To define the operating clock source (TMR3S2, TMR3S1, TMR3S0) 000: clock source/2 001: clock source/4 010: clock source/8 011: clock source/16 100: clock source/32 101: clock source/64 110: clock source/128 111: clock source/256 | | | | TE 3 | | To define the TMR3 active edge of timer/event counter (0=active on low to high; 1=active on high to low) | | | | TON | 4 | To enable/disable timer counting (0=disabled; 1=enabled) | | | | | 5 | Unused bit, read as "0" | | | | TM0,<br>TM1 | 6<br>7 | To define the operating mode (TM1, TM0) 01=Event count mode (external clock) 10=Timer mode (internal clock) 11=Pulse width measurement mode 00=Unused | | | TMR3 register Rev. 1.00 21 November 1, 2002 The registers states are summarized in the following table. | Register | Reset (Power On) | WDT Time-out (Normal Operation) | RES Reset<br>(Normal Operation) | RES Reset<br>(HALT) | WDT Time-out<br>(HALT) | |----------|------------------|---------------------------------|---------------------------------|---------------------|------------------------| | PC | 0000H | 0000H | 0000H | 0000H | 0000H | | MP0 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | MP1 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | WDTS | 0000 0111 | 0000 0111 | 0000 0111 | 0000 0111 | uuuu uuuu | | STATUS | 00 xxxx | 1u uuuu | uu uuuu | 01 uuuu | 11 uuuu | | INTC | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | | TMR0H | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMR0L | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMR0C | 00-0 1 | 00-0 1 | 00-0 1 | 00-0 1 | uu-u u | | TMR1H | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMR1L | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMR1C | 00-0 1 | 00-0 1 | 00-0 1 | 00-0 1 | uu-u u | | PA | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PAC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | РВ | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PBC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PCC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | TMR2H | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMR2L | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMR2C | 00-0 1 | 00-0 1 | 00-0 1 | 00-0 1 | uu-u u | | TMR3L | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMR3C | 00-0 1xxx | 00-0 1uuu | 00-0 1uuu | 00-0 1uuu | uu-u uuuu | | INTCH | -0000 | -0000 | -0000 | -0000 | -uuuu | | TBHP | x xxxx | u uuuu | u uuuu | u uuuu | u uuuu | | DAL | xxxx | uuuu | uuuu | uuuu | uuuu | | DAH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | VOL | xxxx | uuuu | uuuu | uuuu | uuuu | | VOICEC | 00 -00- | uu -uu- | uu -uu- | uu -uu- | uu -uu- | | LATCH0H | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | LATCH0M | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | LATCH0L | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | LATCH1H | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | LATCH1M | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | LATCH1L | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | LATCHD | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | Note: "u" means "unchanged" "x" means "unknown" "-" means "undefined" #### Low voltage reset - LVR The microcontroller provides low voltage reset circuit in order to monitor the supply voltage of the device. If the supply voltage of the device is within 2.2V or 3.3V (by mask option), such as changing a battery, the LVR will automatically reset the device internally. #### Input/output ports There are 24 bidirectional input/output lines in the microcontroller, labeled from PA to PC, which are mapped to the data memory of [12H], [14H], and [16H] respectively. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, that is, the inputs must be ready at the T2 rising edge of instruction "MOV A, [m]" (m=12H,14H or 16H). For output operation, all the data is latched and remains unchanged until the output latch is rewritten. Each I/O line has its own control register (PAC, PBC, PCC) to control the input/output configuration. With this control register, CMOS output or Schmitt trigger input with or without pull-high resistor structures can be reconfigured dynamically (i.e. on-the-fly) under software control. To function as an input, the corresponding latch of the control register must write "1". The input source also depends on the control register. If the control register bit is "1", the input will read the pad state. If the control register bit is "0", the contents of the latches will move to the internal bus. The latter is possible in the "read-modify-write" instruction. For output function, CMOS is the only configuration. These control registers are mapped to locations 13H, 15H, and 17H. After a chip reset, these input/output lines remain at high levels or floating state (dependent on pull-high options). Each bit of these input/output latches can be set or cleared by "SET [m].i" and "CLR [m].i" (m=12H, 14H, 16H) instructions. Some instructions first input data and then follow the output operations. For example, "SET [m].i", "CLR [m].i", "CPL [m]", "CPLA [m]" read the entire port states into the CPU, execute the defined operations (bit-operation), and then write the results back to the latches or the accumulator. Each line of port A has the capability of waking-up the device. The wake-up capability of port A is determined by mask option. There is a pull-high option available for all I/O lines. Once the pull-high option is selected, all I/O lines have pull-high resistors. Otherwise, the pull-high resistors are absent. It should be noted that a non-pull-high I/O line operating in input mode will cause a floating state. By some different mask options, there are 4 shared pins (PC.4, PC.5, PC.6, and PC.7) in PC. They can be normal I/O pins or for special functions. The PC.4 is the external clock source of timer/event counter TMR0 if TMR0 is set to external clock mode, and the PC.5 is the external clock source of timer/event counter TMR1 if TMR1 is set to external clock mode. The PC.6 and PC.7 can be connected to a 32kHz crystal as the clock source of the timer counter TMR3 if the mask option is set to enable 32kHz (RTC) crystal. Rev. 1.00 23 November 1, 2002 #### Audio output and volume control - DAL, DAH, VOL The HT86XXX provides one 12-bit current type DAC device for driving external $8\Omega$ speaker through an external NPN transistor. The programmer must write the voice data to register DAL (27H) and DAH (28H). The 12-bit audio output will be written to the higher nibble of DAL and the whole byte of DAH, and the DAL3~0 is always read as 0H. There are 16 scales of volume controllable level that are provided for the current type DAC output. The programmer can change the volume by only writing the volume control data to the higher-nibble of the VOL (29H), and the lower-nibble of VOL (29H) is always read as 0H ### Voice Control register - VOICEC (26H) The voice control register controls the voice ROM circuit and DAC circuit, selects voice ROM latch counter, and controls 32kHz crystal to start in speed-up mode or not. If the DAC circuit is not enabled, any DAH/DAL output is invalid. Writing a "1" to DAC bit is to enable DAC circuit, and writing a "0" to DAC bit is to disable DAC circuit. If the voice ROM circuit is not enabled, then voice ROM data cannot be accessed at all. Writing a "1" to VROMC bit is to enable the voice ROM circuit, and writing a "0" to VROMC bit is to disable the voice ROM circuit. The bit 4 (LATCHC) is to determine what voice ROM address latch counter will be adopted as voice ROM address latch counter. The bit 7 (FAST) is to determine how to activate 32kHz crystal of TMR3's clock source. | Label | Bits | Function | |--------|------|-----------------------------------------------------------------------------------------------------------------------| | _ | 0 | Unused bit, read as "0" | | DAC | 1 | Enable/disable DAC circuit<br>(0= disable DAC circuit;<br>1= enable DAC circuit) | | VROMC | 2 | Enable/disable voice ROM circuit<br>(0= disable voice ROM circuit;<br>1= enable voice ROM circuit) | | _ | 3 | Unused bit, read as "0" | | LATCHC | 4 | Select voice ROM counter<br>(0= voice ROM address latch 0;<br>1= voice ROM address latch 1) | | _ | 5, 6 | Unused bit, read as "0" | | FAST | 7 | Enable/disable speed-up 32kHz crystal. Default to 0.<br>(0= speed-up 32kHz crystal;<br>1= non-speed-up 32kHz crystal) | #### Voice ROM data address latch counter LATCH0H(18H)/LATCH0M(19H)/LATCH0L(1AH), LATCH1H(1BH)/LATCH1M(1CH)/LATCH1L(1DH) and voice ROM data register(2AH) The voice ROM data address latch counter is the handshaking between the microcontroller and voice ROM, where the voice codes are stored. One 8-bit of voice ROM data will be addressed by setting 24-bit address latch counter LATCH0H/LATCH0M/LATCH0L or LATCH1H/LATCH1M/LATCH1L. After the 8-bit voice ROM data is addressed, a few instruction cycles (4 $\mu s$ at least) will be cost to latch the voice ROM data, then the microcontroller can read the voice data from LATCHD(2AH). Example: Read an 8-bit voice ROM data which is located at address 000007H by address latch 0 set [26H].2 ; Enable voice ROM circuit clr [26H].4 ; Select voice ROM address ; latch counter 0 mov A, 07H ; mov LATCH0L, A ; Set LATCH0L to 07H mov A, 00H ; mov LATCH0M, A ; Set LATCH0M to 00H mov A, 00H ; mov LATCH0H, A ; Set LATCH0H to 00H call Delay Time ; Delay a short period of time mov A, LATCHD ; Get voice data at 000007H # Mask option | Mask Option | Description | | |---------------------------------|------------------------------------------------------------------------------------------------------------|--| | PA Wake-up | Enable/disable PA wake-up function | | | Watchdog Timer (WDT) | Enable/disable WDT function One or two CLR instruction WDT clock source is from WDTOSC or T1 | | | External INT Trigger Edge | External INT is triggered on falling edge only, or is triggered on falling and rising edge. | | | Timer 3 Clock Source | Timer3's clock source is from T1, or is from the external 32kHz crystal which is connected to PC6 and PC7. | | | External Timer 0/1 Clock Source | Enable/disable external timer of timer 0 and timer 1, share with PC4 and PC5. | | | Low Voltage Reset (LVR) | Enable/disable low voltage reset<br>Low voltage reset at 2.2V or 3.3V. | | | PA Pull-high | Enable/disable PA pull-high | | | PB Pull-high | Enable/disable PB pull-high | | | PC Pull-high | Enable/disable PC pull-high | | # $F_{OSC} - R_{OSC}$ table ( $V_{DD}$ =5V) | Fosc | Rosc | |----------|-------| | 4MHz±10% | 100kΩ | | 6MHz±10% | 75kΩ | | 8MHz±10% | 62kΩ | Rev. 1.00 25 November 1, 2002 # **Application Circuits** Note: R2>R3 # **Package Information** 68-pin PLCC outline dimensions | Symbol | Dimensions in mil | | | | |--------|-------------------|------|------|--| | | Min. | Nom. | Max. | | | Α | 980 | _ | 1000 | | | В | 948 | _ | 958 | | | С | 980 | _ | 1000 | | | D | 948 | _ | 958 | | | E | 143 | _ | 153 | | | F | _ | _ | 190 | | | G | 20 | _ | _ | | | Н | _ | 50 | _ | | | I | 16 | _ | 22 | | | J | 24 | _ | 32 | | | К | 6 | _ | 10 | | | α | 0° | _ | 10° | | Holtek Semiconductor Inc. (Headquarters) No.3, Creation Rd. II, Science-based Industrial Park, Hsinchu, Taiwan Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw #### Holtek Semiconductor Inc. (Sales Office) 11F, No.576, Sec.7 Chung Hsiao E. Rd., Taipei, Taiwan Tel: 886-2-2782-9635 Fax: 886-2-2782-9636 Fax: 886-2-2782-7128 (International sales hotline) # Holtek Semiconductor (Shanghai) Inc. 7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China Tel: 021-6485-5560 Fax: 021-6485-0313 http://www.holtek.com.cn #### Holtek Semiconductor (Hong Kong) Ltd. RM.711, Tower 2, Cheung Sha Wan Plaza, 833 Cheung Sha Wan Rd., Kowloon, Hong Kong Tel: 852-2-745-8288 Fax: 852-2-742-8657 #### Holmate Semiconductor, Inc. 48531 Warm Springs Boulevard, Suite 413, Fremont, CA 94539 Tel: 510-252-9880 Fax: 510-252-9885 http://www.holmate.com #### Copyright © 2002 by HOLTEK SEMICONDUCTOR INC. The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw. Rev. 1.00 28 November 1, 2002