#### T.46.13.47 # **Signetics** #### Military Customer Specific Products #### **DESCRIPTION** The PLC415 PLD is a CMOS Programmable Logic Sequencer of the Mealy type. The PLC415 is a pin-for-pin compatible, functional superset of the PLS105 and PLUS405 Bipolar Programmable Logic Sequencer devices. The PLC415 is ideally suited for high density, power sensitive controller functions. The Power Down feature provides true CMOS standby power levels of less than 100µA. The PLC415 has been designed to accept both CMOS and TTL input levels to facilitate logic integration in almost any system environment. The PLC415 architecture has been tailored for state machine functions. Both arrays are programmable, thus providing full interconnectability. Any one or all of the 64 AND transition terms can be connected to any (or all) of the 8 buried state and 8 output registers. Two clock sources enable the design of 2 state machines on one chip. The J-K flipflops provide the added flexibility of the toggle function which is indeterminate on S-R flip-flops. The programmable initialization feature supports asynchronous initialization of the state machine to any user defined pattern. Separate INIT functions and Output Enable functions are controllable either from the array or from an external pin. The unique Complement Array feature supports complex ELSE transition statements with a single product term. The PLC415 has 2 Complement Arrays which allows the user to design two independent complement functions. This is particularly useful if two state machines have been implemented on one chip. # PLC415 CMOS Programmable Logic Sequencer (17 × 68 × 8) Preliminary Specification . . . #### **FEATURES** - Pin-for-Pin compatible, functional superset of PLS105/A and PLUS405 Logic Sequencers - Zero standby power of less than 100µA (worst case) - Power dissipation at f<sub>MAX</sub> = 80mA (worst case) - CMOS and TTL compatible - Programmable asynchronous initialization and OE functions - Controllable from AND Array or external source - 17 input variables - 8 output functions - 68 Product Terms - 64 transition terms - 4 control terms - 8-bit State Register - 8-bit Output Register - 2 Transition Complement Arrays - Multiple clocks - Diagnostic test modes features for access to state and output registers - Power-on preset of all registers to "1" - . J-K flip-flops - Automatic Hold states - Security Fuse - 3-State outputs #### **APPLICATIONS** - Interface protocols - Sequence detectors - Peripheral controllers - Timing generators - Sequential circuits - Elevator controllers - Security locking systems - Counters - Shift Registers #### **PIN CONFIGURATIONS** #### **ORDERING INFORMATION** | DESCRIPTION | ORDER CODE | |----------------------------------------------------------------------|--------------------| | 28-Pin Ceramic DIP<br>with window; Reprogram-<br>mable (600mil-wide) | PLC415/BXA | | 28-Pin Ceramic DIP;<br>One-time Programmable<br>(600mil-wide) | PLC415/BXA<br>(OT) | PLC415 T-46-13-47 #### PIN DESCRIPTION | PIN NO. | SYMBOL | NAME AND FUNCTION | POLARITY | |------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 1 | CLK1 | Clock: The Clock input to the State and Output Registers. A Low-to-High transition on this line is necessary to update the contents of both registers. Pin 1 only clocks $P_{0-3}$ and $F_{0-3}$ if Pin 4 is also being used as a clock. | Active-High (H) | | 2, 3, 5-9,<br>26-27<br>20-22 | l <sub>0</sub> - l <sub>4</sub> , l <sub>7,</sub> l <sub>6</sub><br>l <sub>8</sub> - l <sub>9</sub><br>l <sub>13</sub> - l <sub>15</sub> | Logic Inputs: The 12 external inputs to the AND array used to program jump conditions between machine states, as determined by a given logic sequence. True and complement signals are generated via use of "H" and "L". | Active-High/Low<br>(H/L) | | 4 | I₅/CLK2 | Logic Input/Clock: A user programmable function: | | | | | Logic Input: A 13th external logic input to the AND array, as above. | Active-High/Low<br>(H/L) | | | | • Clock: A 2nd clock for the State Registers $P_{4-7}$ and Output Registers $F_{4-7}$ , as above. Note that input buffer $I_5$ must be deleted from the AND array (i.e., all fuse locations "Don't Care") when using Pin 4 as a Clock. | Active-High (H) | | 23 | l <sub>12</sub> | <b>Logic/Diagnostic Input:</b> A 14th external logic input to the AND array, as above, when exercising standard TTL or CMOS levels. When $I_{12}$ is held at +11V, device outputs $F_0$ - $F_7$ reflect the contents of State Register bits $P_0$ - $P_7$ . The contents of each Output Register remains unaltered. | Active-High/Low<br>(H/L) | | 24 | 111 | Logic/Diagnostic Input: A 15th external logic input to the AND array, as above, when exercising standard TTL or CMOS levels. When $I_{11}$ is held at +11V, device outputs $F_0$ - $F_7$ become direct inputs for State Register bits $P_0$ - $P_7$ ; a Low-to-High transition on the appropriate clock line loads the values on pins $F_0$ - $F_7$ into the State Register bits $P_0$ - $P_7$ . The contents of each Output Register remains unaltered. | Active-High/Low<br>(H/L) | | 25 | 110 | Logic/Diagnostic Input: A 16th external logic input to the AND array, as above, when exercising standard TTL or CMOS levels. When $I_{10}$ is held at +11V, device outputs $F_0$ - $F_7$ become direct inputs for Output Register bits $O_0$ - $O_7$ ; a Low-to-High transition on the appropriate clock line loads the values on pins $F_0$ - $F_7$ into the Output Register bits $O_0$ - $O_7$ . The contents of each State Register remains unaltered. | Active-High/Low<br>(H/L) | | 10-13<br>15-18 | F <sub>0</sub> - F <sub>7</sub> | <b>Logic Outputs/Diagnostic Outputs/Diagnostic Inputs:</b> Eight device outputs which normally reflect the contents of Output Register Bits $O_0$ - $Q_7$ , when enabled. When $I_{12}$ is held at +11V, $F_0$ - $F_7$ become inputs to State Register bits $P_0$ - $P_7$ . When $I_{10}$ is held at +11V, $F_0$ - $F_7$ become inputs to Output Register bits $Q_0$ - $Q_7$ . | Active-High (H) | | 19 | INIT/OE<br>I <sub>16</sub> /PD | External Initialization, External /OE, PD or $I_{16}$ : A user programmable function: Only one of the four options below may be selected. Note that both Initialization and /OE options are alternately available via the AND array. (P-terms INA, INB, OEA, and OEB.) | 3 | | • | | • External Initialization: Provides an asynchronous Preset to logic "1" or Reset to logic "0" of any or all State and Output Registers, determined Individually on a register-by-register basis. INIT overrides the clock, and when held High, clocking is inhibited. Normal clocking resumes with the first full clock pulse following a High-to-Low clock transition, after the INIT pulse goes Low. See timing diagrams for twock and tyck. Note that if the External Initialization option is selected, I16 is disabled automatically via the design software and the Power Down and External OE options are not available. Internal OE is available via P-Terms OEA and/or OEB. This option can be selected for one or both banks of registers. | Active-High (H) | | | | <ul> <li>External Output Enable: Provides an Output Enable/Disable function for Output Registers. Note that if the External OE option is selected, I<sub>16</sub> is disabled automatically via the design software and the Power Down and External INIT options are not available. Internal INIT is available via P-terms INA and/or INB. This option can be selected for one or both banks of registers.</li> </ul> | Active-Low (L) | | | | <ul> <li>Power Down: When invoked, provides a Power Down (zero power) mode. The contents of all Registers is retained, despite the toggling of the Inputs or the clocks. To obtain the lowest possible power level, all Inputs should be static and at CMOS input levels. Note that if the PD options is selected, I,e is disabled automatically via the design software and the External INIT and External OE options are not available, Internal INIT is available via P-terms INA and/or INB and Internal OE is available via P-terms OEA and/or OEB.</li> </ul> | Active-High (H) | | | | <ul> <li>Logic Input: The 17th external logic input to the AND array as above. Note that when the I<sub>16</sub> option is selected, the Power Down, External IOE and External INIT are not avail- able. Internal OE and Internal INIT are available from P-Terms OEA/OEB and INA/INB, respectively.</li> </ul> | Active-High/Low<br>(H/L) | #### CMOS Programmable Logic Sequencer (17 $\times$ 68 $\times$ 8) **PLC415** T-46-13-47 TRUTH TABLE 1, 2, 3, 4, 5, 6 | | OPT | ION | | | | | | | | | | |-------|-------------|-----|-----------------|-----------------|------|-----|-----|-----|----------------|----------------|----------------| | Vcc | INIT | OE | l <sub>10</sub> | l <sub>11</sub> | 112 | CK | J | K | Qр | QF | F | | | Н | | Х | Х | X | X | X | X | H/L | H/L | QF | | | x | | +11V | X | X | 1 | Х | Х | Qp | L | L | | | x | | +11V | X | Х | 1 | X | X | Qp | Н | Н | | | x | | l x | +11V | Х | 1 | X | Χ. | L | Q <sub>F</sub> | L | | | l x | | x | +11V | X | 1 | X | . X | н | QF | Н | | | X<br>X<br>L | | X | X | +11V | X | X | X | Q <sub>P</sub> | Q <sub>F</sub> | Q <sub>P</sub> | | | L | | X | X | X | X | . X | X | Q <sub>P</sub> | Q <sub>f</sub> | Q <sub>F</sub> | | . +5V | | н | X | Х | X | Х | Х | X | Q <sub>P</sub> | Q <sub>F</sub> | Hi-Z | | | | х | +11V | X. | Х | 1 | Х | X | Q <sub>P</sub> | L | L | | | | x | +11V | X | X | 1 | X | X | Qp | Н | H . | | | | х | X | +11V | X | 1 | X | Х | L | Q <sub>F</sub> | L | | | | х | х | +11V | Х | Ť | X | X | н | Q <sub>F</sub> | Н | | | 1 | L | X | X | +11V | Х | X | X | Qp | Q <sub>F</sub> | Qр | | | | L | X | X | X | X | X | X | Qρ | Q <sub>F</sub> | Q <sub>F</sub> | | | | L | х | Х | х | 1 | L | L | Оp | Q <sub>F</sub> | Q <sub>F</sub> | | | | L | X | х | X | 1 | L | н | L | L | L | | | | L | x | Х | х | 1 | • н | L | ' н | Н | н | | | | L | × | X | X | . 1 | Н | Н | Q <sub>P</sub> | Q <sub>F</sub> | Ω <sub>F</sub> | | 1 | L | L | X | × | Х | X | X | х | н | н | Н | #### NOTES: - Notes: 1. Positive Logic: S/R (or J/K) = T<sub>0</sub> + T<sub>1</sub> + T<sub>2</sub> + ... T<sub>63</sub> T<sub>n</sub> = (C<sub>0</sub>, C<sub>1</sub>)(I<sub>0</sub>, I<sub>1</sub>, I<sub>2</sub>, ...) (P<sub>0</sub>, P<sub>1</sub>... P<sub>7</sub>) 2. Either Initialization or Output Enable are available, but not both. The desired function is a user-programmable option. - T denotes transition from Low-to-High level. - $X = Don't Care (\leq 5.5V)$ - H/L Implies that either a High or a Low can occur, depending upon user-programmed Initialization selection (each State and Output Register - individually programmable). 6. When using the F<sub>n</sub> pins as inputs to the State and Output Registers in diagnostic mode, the F buffers are 3-Stated and the indicated levels on the output pins are forced by the user. #### **VIRGIN STATE** A factory-shipped virgin device contains all fusible links intact, such that: - 1. INIT/OE/PD/l<sub>16</sub> is set to INIT. In order to use the INIT function, the user must select either the PRESET or the RESET option for each flip-flop. Note that regardless of the user-programmed initialization, or even if the INIT function is not used, all registers are preset to "1" by the power-up - 2. All transition terms are inactive (0). - 3. All J/K flip-flop inputs are disabled (0). - 4. The Complement Arrays are inactive. - 5. Clock 1 is connected to all State and Output Registers. #### **LOGIC FUNCTION** ## CMOS Programmable Logic Sequencer (17 $\times$ 68 $\times$ 8) **PLC415** T-46-13-47 #### **FUNCTIONAL DIAGRAM** **PLC415** #### CMOS Programmable Logic Sequencer (17 $\times$ 68 $\times$ 8) **PLC415** T-46-13-47 #### **DETAILS FOR PLC415 LOGIC DIAGRAM** **PLC415** T-46-13-47 #### **DETAILS FOR PLC415 LOGIC DIAGRAM (Continued)** The Complement Array is a special sequencer feature that is often used for detecting illegal states. It is also ideal for generating IF-THEN-ELSE logic statements with a minimum number of product terms. The concept is deceptively simple. If you subscribe to the theory that the expressions (/A $\cdot$ /B $\cdot$ /C) and ( $\overline{A} + \overline{B} + \overline{C}$ ) are equivalent, you will begin to see the value of this single term NOR array. The Complement Array is a single OR gate with inputs from the AND array. The output of the Complement Array is inverted and fed back to the AND array (NOR). The output of the array will be Low if any one or more of the AND terms connected to it are active (High). If, however, all the connected terms are inactive (Low), which is a classic unknown state, the output of the Complement Array will be High. Consider the Product Terms A, B and D that represent defined states. They are also connected to the input of the Complement Array. When the condition (not A and not B and not D) exists, the Complement Array will detect this and propagate an Active-High signal to the AND array. This signal can be connected to Product Term E, which could be used in turn to reset the state machine to a known state. Without the Complement Array, one would have to generate product terms for all unknown or illegal states. With very complex state machines, this approach can be prohibitive, both in terms of time and wasted resources. Note that the PLC415 has 2 Complement Arrays which allow the user to design 2 independent Complement functions. This is particularly useful if 2 independent state machines have been implemented on one device. #### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>** | SYMBOL | PARAMETER | RATINGS | UNIT | |------------------|-----------------------------|-------------|-----------------| | Vcc | Supply voltage | +7 | V <sub>DC</sub> | | V <sub>IN</sub> | Input voltage | +5,5 | V <sub>DC</sub> | | Vout | Output voltage | +5.5 | V <sub>DC</sub> | | I <sub>IN</sub> | Input currents | -30 to +30 | mA | | lout | Output currents | +100 | mA | | TA | Operating temperature range | -55 to +125 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | #### NOTE: Stresses above those listed may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other condition above those indicated in the operational and programming specification of the device is not implied. **PLC415** 7-46-13-47 DC ELECTRICAL CHARACTERISTICS -55°C $\leq$ T<sub>A</sub> $\leq$ +125°C, 4.5V $\leq$ V<sub>CC</sub> $\leq$ 5.5V | SYMBOL | PARAMETER | TEST CO | NOITION | LIMITS | | | UNI | |-----------------|-------------------------------------------------------|---------------------------------------------------------------|-------------|--------|-------------|-----------------------|-------------| | | | • | | Min | Typ1 | Max | | | Input voltag | ge <sup>2</sup> | | | | L | - <del></del> | <del></del> | | ViL | Low | V <sub>cc</sub> | = Min | -0.3 | | 0.8 | ٧ | | V <sub>H</sub> | High | V <sub>CC</sub> | = Max | 2.0 | | V <sub>CC</sub> + 0.3 | V | | Output volt | age <sup>2</sup> | | | | <del></del> | 1-32 1 | | | VOL | Low | V <sub>CC</sub> = Min, | loL = 16mA | | | 0.5 | V | | VoH | High | l <sub>OH</sub> = - | -3.2mA | 2.4 | | | V | | input curre | nt | | | | | <del></del> | · | | I <sub>IL</sub> | Low | V <sub>IN</sub> = GND | | | | -10 | μΑ | | IH | High | V <sub>IN</sub> = V <sub>CC</sub> | | · | | 10 | μA | | Output curr | rent | | | | , | <del> </del> | | | lo(OFF) | Hi-Z state | V <sub>OUT</sub> = V <sub>CC</sub><br>V <sub>OUT</sub> = GND | | | | 10<br>-10 | μA<br>μA | | los | Short-circuit 3,6 | V <sub>OUT</sub> = GND | | | <del></del> | -130 | mA | | IccsB | Vcc supply current with PD asserted7 | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0 or V <sub>CC</sub> | | | 50 | 100 | μА | | Ica | V <sub>CC</sub> supply current Active <sup>4, 5</sup> | I <sub>OUT</sub> = 0mA | atf=1MHz | | | 60 | mA | | | (TTL or CMOS Inputs) | V <sub>CC</sub> = Max | atf = Max | | | 90 | mA | | Capacitano | 0 | | <del></del> | | | <del> </del> | | | CI | Input | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2.0V | | | 12 | . 17 | pF | | Cg<br>IOTES: | 1/0 | V <sub>B</sub> = 2.0V | | | 15 | 20 | pF | 1. All typical values are at V<sub>CC</sub> = 5V. T<sub>A</sub> = +25°C. 2. All voltage values are with respect to network ground terminal. 3. Duration of short-circuit should not exceed one second. Test one at a time. 4. Tested with TTL input levels: V<sub>IL</sub> = 0.45V, V<sub>IH</sub> = 2.4V. Measured with all inputs and outputs switching. 5. Refer to Figure 1, I<sub>CC</sub> vs Frequency (worst case). 6. Refer to Figure 2 for the provided the case income leading. Refer to Figure 2 for Δt<sub>PD</sub> vs output capacitance loading. The outputs are automatically 3-Stated when the device is in the Power Down mode. To achieve the lowest possible current, the inputs and clocks should be at CMOS static levels. ## CMOS Programmable Logic Sequencer (17 $\times$ 68 $\times$ 8) PLC415 7-46-13-47 AC ELECTRICAL CHARACTERISTICS R<sub>1</sub> = 252 $\Omega$ , R<sub>2</sub> = 178 $\Omega$ , -55°C $\leq$ T<sub>A</sub> $\leq$ +125°C, 4.5V $\leq$ V<sub>CC</sub> $\leq$ 5.5V | SYMBOL | PARAMETER | FROM | TO | TEST | LIMITS | | | UNIT | |---------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------|-----------|----------|------|----------|--------------| | | | | | CONDITION | Min | Тур | Max | | | Pulse widt | h . | | | | | | | | | <sup>‡</sup> скн | Clock High | CK+ | CK- | 30pF | 25 | 10 | | ns | | t <sub>CKL</sub> | Clock Low | CK- | CK+ | 30pF | 25 | 10 | | ns | | t <sub>iNITH</sub> | Initialization Input pulse | INIT+ | INIT- | 30pF | 20 | | | ns | | Set-up time | 9 | | | | | | | | | t <sub>IS1</sub> | Input | (i) +/- | CK+ | 30pF | 45 | 25 | | ns | | t <sub>152</sub> 1 | Input through Complement array | (l) +/- | CK+ | 30pF | 65 | 40 | | ns | | t <sub>ISPO</sub> | Power Down Setup (from PD pin) | PD+ | CK+ | 30pF | 38 | 15 | | กร | | \$ISPU | Power Up Setup (from PD pin) | PD- | First Valid CK+ | 30pF | 38 | 30 | | ns | | tys1 | Power on Preset Setup | V <sub>cc</sub> + | CK- | 30pF | 0 | | | ns | | tvckı | Clock resume (after INIT) when using INIT pin (pin 19) | INIT- | CK- | 30pF | 10 | -5 | | ns | | t <sub>VCK2</sub> 1 | Clock resume (after INIT) when using P-term INIT (from AND array) | (l) +/- | CK- | 30pF | 20 | . 8 | | ns | | INVCK1 | Clock lockout (before INIT) when us-<br>ing INIT pin (pin 19) | ск- | INIT- | 30pF | 10 | -3 | | ns | | tnvck21 | Clock lockout (before INIT) when using P-term INIT (from AND array) | ск- | INIT- | 30pF | 0 | -5 | | ns | | Propagation | on delays | | | | | | | , <u>-</u> . | | t <sub>ско</sub> | Clock to Output | CK+ | (F) +/- | 30pF | | 15 | 30 | ns | | t <sub>POZ</sub> | Power Down to outputs off | PD+ | Outputs Off | 5pF | | 25 | 35 | ns | | <b>t</b> PUA1 | Power Up to outputs Active with dedicated Output Enable | PD- | Outputs Active | 30pF | | 20 | 40 | ns | | tpua21 | Power Up to outputs Active with P-term Output Enable1 | PD- | Outputs Active | 30pF | | 37 | 60 | ns | | t <sub>iHPU</sub> | Last valid clock to Power Down delay (Hold) | Last Valid Clock | PD+ | 30pF | 25 | 15 | | ns | | t <sub>iHPD</sub> | First valid clock cycle beforePowerUp | Beginning of First<br>Valid Clock Cycle | PD- | 30pF | 0 | -25 | | ns | | toe1 | Output Enable: from /OE pin | OE- | Output Enabled | 30pF | | 15 | 30 | ns | | toes1 | Output Enable; from P-term | (i) +/- | Output Enabled | 30pF | | 25 | 40 | ns | | too: | Output Disable; from /OE pin | OE+ | Output Disabled | 5pF | | 20 | 30 | ns | | t002 | Output Disable; from P-term | (l) +/- | Output Disabled | 5pF | | 30 | 40 | ns | | <b>UNIT</b> 1 | INIT to output when using INIT pin | INIT+ | (F) +/- | 30pF | | 22 | 35 | กร | | tinit2 | INIT to output when using P-term INIT | (i) +/- | (F) +/- | 30pF | <u> </u> | 35 | 45 | ns | | tppg1 | Power-on Preset (F <sub>n</sub> = 1) | Vcc+ | (F) + | 30pF | | | 15 | ns | | t <sub>CKP1</sub> | Registered operating period;<br>(fist + tскот) | (1) +/- | (F) +/- | 30pF | | 40 | 60 | ns | | t <sub>CKP2</sub> 1 | Registered operating period with Complement Array (1/s2 + tcK01) | (1) +/- | (F) +/- | .30pF | | 55 | 75 | nŝ | | Hold tim | le | | | | | | | | | t <sub>H</sub> | input Hold | CK+ | (F) +/- | 30pF | <u> </u> | -10 | 0 | ns | | Frequen | cy of operation | | · · · · · · · · · · · · · · · · · · · | <b>.</b> | | | | | | fclk | Clock (toggle) frequency | C+ | C+ | 30pF | 15 | 45 | <u> </u> | MHz | | f <sub>MAX1</sub> | Registered operating frequency (tis1 + tcko1) | (l) +/- | (F) +/- | 30pF | 13.3 | 22 | | MHz | | f <sub>MAX2</sub> | Registered operating frequency with<br>Complement Array (t <sub>IS2</sub> + t <sub>CKO1</sub> ) | (1) +/- | (F) +/- | 30pF | 11.9 | 16.4 | | MHz | **PLC415** T-46-13-47 #### **TEST LOAD CIRCUIT** #### **VOLTAGE WAVEFORMS** #### **TIMING DIAGRAMS** **PLC415** # CMOS Programmable Logic Sequencer (17 $\times$ 68 $\times$ 8) T-46-13-47 The PLC415 has a unique power down feature that is ideal for power sensitive controller and state machine applications. During idle periods, the PLC415 can be powered down to a near zero power consumption level of less than 100 micro Amps, Externally controlled from Pin 19, the power down sequence first saves the data in all the State and Output registers. In order to insure that the last valid states are saved, there are certain hold times associated with the first and last valid clock edges and the Power Down input pulse. The Outputs are then automatically 3-Stated and power consumption is reduced to a minimum. Once in the power down mode, any or all of the inputs, including the clocks, may be toggled without the loss of data. To obtain the lowest possible power level, the inputs should be at static CMOS input levels during the power down period. #### **TIMING DIAGRAMS (Continued)** Preliminary Specification ## CMOS Programmable Logic Sequencer $(17 \times 68 \times 8)$ **PLC415** T-46-13-47 #### Diagnostic Mode—State Register Outputs Diagnostic Mode—State Register Input Jam PLC415 T-46-13-47 #### **TIMING DEFINITIONS** | SYMBOL | PARAMETER | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | folk | Minimum guaranteed toggle<br>frequency of the clock (from<br>Clock High to Clock High). | | f <sub>MAX1, 2</sub> | Minimum guaranteed operating frequency. | | tскн | Width of input clock pulse. | | t <sub>CKL</sub> | Interval bet <del>wee</del> n clock<br>pulses. | | tckP1 | Minimum guaranteed operating period - when not using Complement Array. | | t <sub>CKP2</sub> | Minimum guaranteed operating period - when using Complement Array. | | tско | Delay between positive transition of Clock and when Outputs become valid (with outputs enabled). | | . t <sub>H</sub> | Required delay between positive transition of Clock and end of valid Input data. | | THPD | Required delay between the positive transition of the beginning of the first valid clock cycle to the beginning of Power Down Low to insure that the last valid states are intact and that the next positive transition of the clock is valid. | | timpu | Required delay between the positive transition of the last valid clock and the beginning of Power Down High to insure that last valid states are saved. | | tiNITH | Width of initialization input pulse. | | tiniri | Delay between positive transition of Initialization and when Outputs become valid when using external INIT control (from pin 19). | | t <sub>MIT2</sub> | Delay between positive transition of Initialization and when outputs become valid when using internal INIT control (from P-terms INA and INB). | | <sup>t</sup> spd | Required delay between the beginning of Power Down High (from pin 19) and the positive transition of the next clock to insure that the clock edge is not detected as a valid Clock and that the last valid states are saved. | | SYMBOL | PARAMETER | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>ISPU</sub> | Required delay between the beginning of Power Down Low and the positive transition of the first valid clock. | | t <sub>IS1</sub> | Required delay between beginning of valid input and positive transition of Clock. | | t <sub>iS2</sub> | Required delay between beginning of valid input and positive transition of Clock, when using optional Complement Array (two passes necessary through the AND Array). | | tnyck1 | Required delay between the negative transition of the clock and the negative transition of the Asynchronous Initialization when using external INIT control (from pin 19) to guarantee that the clock edge is not detected as a valid negative transition. | | tnvck2 | Required delay between the negative transition of the clock and the negative transition of the Asynchronous Initialization, when using the internal INIT control (from P-terms INA and INB), to guarantee that the clock edge is not detected as a valid negative transition. | | t001 | Delay between beginning of<br>Output Enable High and<br>when Outputs are in the<br>OFF-state, when using<br>external OE control (from<br>pin 19). | | t002 | Delay between beginning of<br>Output Enable High and<br>when outputs are in the<br>OFF-State when using<br>internal OE control (from<br>P-terms OEA and OEB). | | ¢o∈1 | Delay between beginning of<br>Output Enable Low and when<br>Outputs become valid when<br>using external OE control<br>from pin 19. | | toe2 | Delay between beginning of<br>Output Enable Low and when<br>outputs become valld when<br>using internal OE control<br>(from P-terms OEA and<br>OEB). | | teoz | Delay between beginning of<br>Power Down High and when<br>outputs are in OFF-State and<br>the circuit is "powered down". | | | <u> </u> | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | PARAMETER | | t <sub>PPR</sub> | Delay between V <sub>CC</sub> (after power-on) and when Outputs become preset at *1*. | | tpuA1,2 | Delay between beginning of<br>Power Down Low and when<br>outputs become Active (valid) | | | and the circuit is "powered<br>up", See AC Specifications. | | t <sub>RH</sub> | Required delay between positive transition of Clock and end of valid Input data when jamming data into State or Output Registers in diagnostic mode. | | truH | Required delay between positive transition of Clock and end of inputs 111 or 110 transition to State and Output Register Input Jam Diagnostic Modes, respectively. | | tajs | Required delay between when inputs I <sub>11</sub> or I <sub>10</sub> transition to State and Output Register Input Jam Diagnostic Modes, respectively, and when the output pins become available as inputs. | | t <sub>SRD</sub> | Delay between input I <sub>12</sub> transition to Logic mode and when the Outputs reflect the contents of the Output Register. | | t <sub>SRE</sub> | Delay between input I <sub>12</sub> transition to Diagnostic Mode and when the Outputs reflect the contents of the State Register. | | tvcki | Required delay between negative transition of Asynchronous Initialization and negative transition of Clock preceding the first valid clock pulse when using external INIT control (pin 19). | | tyck2 | Required delay between the negative transition of the Asynchronous Initialization and the negative transition of the clock preceding the first valid clock pulse when using Internal INIT control (from P-terms INA and INB). | | tvs | Required delay between V <sub>CC</sub> (after power-on) and negative transition of Clock preceding first reliable clock pulse. | **PLC415** #### **LOGIC PROGRAMMING** PLC415 logic designs can be generated using Signetics AMAZE design software or several other commercially available, JEDEC standard PLD design software packages. Boolean and/ or state equation entry format is accepted. Schematic capture entry formats are also sup- PLC415 logic designs can also be generated using the program table format detailed on the following page(s). This Program Table Entry format (PTE) is supported by the Signetics AMAZE PLD design software. AMAZE is available free of charge to qualified users. To implement the desired logic functions, each logic variable (I, B, P, S, T, etc.) from the logic equations if assigned a symbol. TRUE, COM-PLEMENT, PRESET, RESET, OUTPUT EN-ABLE, INACTIVE, etc., symbols are defined below. #### INITIALIZATION (PRESET/RESET)11 OPTION - (P/R) #### "AND" ARRAY - (I), (P) Notes are on page 872. #### CMOS Programmable Logic Sequencer (17 × 68 × 8) **PLC415** T-46-13-47 **Preliminary Specification** #### **LOGIC PROGRAMMING (Continued)** PIN 19 FUNCTION: POWER DOWN, INIITALIZATION, OE, OR INPUT Notes are on page 872. #### **LOGIC PROGRAMMING (Continued)** #### "OR" ARRAY - J-K FUNCTION - (N), (F) #### "COMPLEMENT" ARRAY -(C) #### **CLOCK OPTION - (CLK1/CLK2)** - NOTES: 1. This is the initial unprogrammed state of all links. 2. Any gate T<sub>n</sub> will be unconditionally inhibited if any one of its I or P link pairs is left intact. 3. To prevent oscillations, this state is not allowed for C link pairs coupled to active gates T<sub>n</sub>. 4. These states are not allowed when using PRESET/RESET option. 5. Input buffer I<sub>g</sub> must be deleted from the AND array (i.e., all fuse locations "Don't Care") when using second clock option. 6. When using Power Down feature, INPUT 16 is automatically disabled via the design software. 7. If the internal (P-term) control fuse for INIT and/or OE is programmed as Active High, the associated External Control function will be permanently disabled, regardless of the state of the External INIT/OE fuse. 8. One internal control fuse exists for each group of 8 registers. P<sub>0-3</sub> and F<sub>0-3</sub> are banked together in one group, as are P<sub>4-7</sub> and F<sub>4-7</sub>. Control can be split between the INIT/OE pin (Pin 19) and P-terms INA, INB, OEA and OEB. 9. The PLC415 also has a power-up preset feature. This feature insures that the device will power-up in a known state with all register elements (State and Output Register) at a logic High (H). When programming the device it is important to realize this is the initial state of the device. You must provide a next state jump if you do not wish to use all Highs (H) as the present state. 10. L = cell unprogrammed. - H = cell programmed. H = cell programmed. 11. Inputs 10, 11 and 12 (pins 25, 24, & 23) can be used for supervoltage diagnostic mode tests. It is recommended that these inputs not be connected to product terms INA, INB, OEA or OEB if you intend to make use of the diagnostic modes due to the fact that the patterns associated with the internal INIT and OE control product terms may interfere with the diagnostic mode data loading and reading. 10 11 12 13 15 16 17 18 ## CMOS Programmable Logic Sequencer (17 $\times$ 68 $\times$ 8) **PLC415** -46-13-47 #### **PROGRAM TABLE OPTIONS** OR (Ns, Fn) POWER DOWN ENABLED (Cn) INITIALIZATION (lm, Ps) TOGGLE 0 POWER DOWN DISABLED INACTIVE PRESET н SET INTERNAL INIT/OE H I, P GENERATE RESET RESET PROPAGATE NO INT Ĭ, P INTERNAL INIT/OE L INDETERMINATE O NO CHANGE DON'T CARE TRANSPARENT SE COMP. 1/182 NOF NEXT STATE (Na) OUTPUT (Fn) INPUT (Im) PRESENT STATE (Ps) Cn C1 C0 16 15 14 13 12 11 10 19 18 17 16 15 14 13 12 11 K 7 P6 P5 P4 P3 P2 P1 P0 N7 N6 N5 N4 N3 N2 N1 PROJECT NAME. CUSTOMER NAME SIGNETICS PART # **CUSTOMER PART** 19 20 21 22 23 24 25 26 27 2 PIN NO. NOTES: 1. In the unprogrammed state all cells are conducting. Thus, the program table for an unprogrammed state of all cells are conducting. Thus, the program table for an unprogrammed state of all other options is "t.". 2. Unused Or, Im and Ps cells are normally programmed as Don't Care (-). 3. Unused product terms can be left blank (inactive) for future code modification. device would contain "0"s for all product terms (inactive) and PLC415 T-46-13-47 # ERASURE CHARACTERISTICS (For Quartz Window Packages Only) The erasure characteristics of the PLC415 Series devices are such that erasure begins to occur upon exposure to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps has wavelengths in the 3000 - 4000Å range. Data shows that constant exposure to room level fluorescent lighting could erase a typical PLC415 in approximately three years, while it would take approximately one week to cause erasure when exposed to direct sunlight. If the PLC415 is to be exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the window to prevent unintentional erasure. The recommended erasure procedure for the PLC415 is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity × exposure time) for erasure should be a minimum of 15Wsec/cm². The erasure time with this dosage is approximately 30 to 35 minutes using an ultraviolet lamp with a 12,000μW/cm² power rating. The device should be placed within one inch of the lamp tubes during erasure. The maximum integrated dose a CMOS EPLD can be exposed to without damage is 7258Wsec/cm² (1 week @ 12000μW/cm²). Exposure of these CMOS EPLDs to high intensity UV light for longer periods may cause permanent damage. The maximum number of guaranteed erase/ write cycles is 50. Data retention exceeds 20 years.