# SONY # **CXA1356M/N** ## 1GHz Band PLL IC for Mobile Communications **Preliminary** #### Description The CXA1356M/N are frequency synthesizer PLL ICs which have developed for 1GHz mobile communication systems. These ICs have low current consumption, small package and are appropriate for portable sets of cellular units, etc. #### **Features** - Low current consumption Icc=13.5mA (Vcc=5.0V) - Maximum operating frequency 1.8GHz (typ.) - High input sensitivity - Ultra small 16-pin VSOP package #### **Applications** 1GHz mobile communication equipment for cellular, etc. #### Absolute Maximum Ratings (Ta=25 ℃) - Supply voltage Storage temperature Vcc 7 Tstg −65 to +150 C - Allowable power dissipation Pp 300 mW #### Structure Bipolar silicon monolithic IC #### **Operating Conditions** • Supply voltage Vcc 4.5 to 5.5 V • Operating temperature Topr −35 to +85 °C ### **Biock Diagram and Pin Configuration** #### **Electrical Characteristics** (Ta=25 °C, Vcc=5V) | | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | |------------|------------------------|--------|-------------|------|------|------|------| | Currer | t consumption | lcc | | | 13.5 | | mA | | Maxim | um operating frequency | fimax | | | 1800 | | MHz | | | "H" input voltage | ViH | | | 3 | | V | | DIN | "L" input voltage | VIL | | | 2 | | ٧ | | CLK<br>LAT | "H" input current | Ін | - | | 0.1 | | μА | | | "L" input current | lıL | | | -0.1 | | μА | | PD | "H" output current | Іон | VPDOUT=2.5V | | -240 | | μA | | OUT | "L" output current | lor | VPDOUT=2.5V | | 240 | | μΑ | #### **Description of Operation** Control Signal and Control System The CXA1356M/N is designed to work with a controller which consists of general 4-bit/8-bit microprocessor. It has 3 pins of CLK, LAT and DIN as the control data input pins. As the output pins for control, two pins of AO and BO are also available. A simple, multi-function system can be implemented by taking advantage of these pins. #### [1] Control Signal Input Process The signal input process is comprised of two different data modes, DATA READ mode (normal mode) and DATA CHECK mode. #### (a) DATA READ mode (normal mode) To completely initialize this IC two 20 bit data streams, for a total of 40 bits of data, must be input in this mode. First, make the LAT pin in the LOW state and input data at the DIN pin in synchronization with the clock. The data is read into the shift register one bit at a time with each clock pulse. After 20 bits of data have been stored in the shift register, the data is latched by making the LAT pin HIGH while holding the CLK pin HIGH. (After the data is latched return the LAT pin to LOW. If the CLK or DIN pins change while the LAT pin is HIGH the stored data may change. So take care.) As explained in detail below, the data is input into the main divider or reference divider according to the value of C bit. In order to actually use this IC, at first input the 20 bits of input data which represent the reference divider division number, input pin selection, and AO and BO output pin data from the controller by the above sequence. At this time, the last C bit data should be LOW. Next, set up the main divider data using the same method with 20 bits of input data. At this time, make C bit high. After this the IC is completely initialized. If only the main divider division number need to be changed, by repeating the latter sequence (C bit; HIGH), a new set of data can be stored. #### (b) DATA CHECK mode This mode is provided to verify the correctness of data which is input into the shift register by the controller. Immediately after input data is latched and the LAT pin is returned LOW (remembering to keep CLK HIGH), the data can be output to pin BO one bit at a time with each clock pulse. At that time, the T1 and T2 bits must be held HIGH and LOW respectively in order to output the shift register data to pin BO. T1 and T2 bits are explained in the "Control Data Structure" section. #### [2] Control Data Structure Control data for the CXA1356M/N is constructed a 20-bit data stream. The last two bits represent the function code which recognizes the purpose of the data stream. Selecting the TEST mode is also provided for using this code. As explained later, the first bit of two data stream is the LSB of a binary value of the main divider or reference divider division number. (a) Control input data for reference divider (C=LOW) As this data is called initialization data, whenever the power is turned on this input sequence is mandatory. The data format is assigned below. | R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 R10 R11 PI3 PI4 I | l1 Pl2 | Pl4 Pl1 | PI2 A | B T1 | С | |-------------------------------------------------|--------|---------|-------|------|---| |-------------------------------------------------|--------|---------|-------|------|---| • R0 to R11 : Reference divider divisor. (Binary value with R0 as LSB). In practice, there is an offset component between the actual division number and the input data. Their relationship is as follows. (Actual divider division number) = (Input data) +2 • PI1 to PI4 : Input signal pin selection. | PI1 | PI2 | PI2 PI3 PI4 | | | |-----|-----|-------------|---|-----------| | L | Н | L | L | RF1 input | | Н | Н | L | L | RF2 input | • A, B, T1 : Each of the AO and BO pins has two functions which are switched depending on the T1 value. When T1 is LOW, A and B are output to the AO and BO pins respectively. When T1 is HIGH, the AO pin outputs the LOCK/UNLOCK state signal of the phase comparator. AO pin: H : LOCK L : UNLOCK The BO pin outputs the shift register contents in the DATA CHECK mode in synchronization with the clock pulse. See [1] (b) • C : This is a code to determine the latch direction of the input data. Input LOW for this mode. Copyright (c) 1988-93 Reed Publishing (USA) Inc. ALL RIGHTS RESERVED. THIS IMAGE DATABASE HAS BEEN CREATED BY CAHNERS TECHNICAL INFORMATION SERVICE, A DIVISION OF REED PUBLISHING (USA)., AND IS PROPRIETARY TO CAHNERS TECHNICAL INFORMATION SERVICE. OF THIS DATABASE MAY BE DUPLICATED IN HARD COPY OR MACHINE READABLE FORM WITHOUT PRIOR WRITTEN AUTHORIZATION FROM CAHNERS TECHNICAL INFORMATION SERVICE, EXCEPT THAT LICENSEE IS GRANTED A NON-EXCLUSIVE LICENSE TO REPRODUCE LIMITED, LIMITED PORTIONS OF THE DATABASE FOR LICENSEE'S INTERNAL USE PROVIDED THAT A SUITABLE NOTICE OF COPYRIGHT IS INCLUDED ON ALL COPIES. UNDER NO CIRCUMSTANCES MAY COPIES BE MADE FOR RESALE IN ANY MEDIA. (b) Control input data for main divider (C=HIGH) Sets up main divider division number data. | NO N1 N2 N3 N4 N5 N6 N7 N8 N9 N10 N11 N12 N13 N14 N15 N16 N17 T2 C | - | NO | N1 | N2 | N3 | N4 | N5 | N6 | N7 | N8 | N9 | N10 | N11 | N12 | N13 | N14 | N15 | N16 | N17 | T2 | С | |----------------------------------------------------------------------------------------------------------|---|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|----|---| |----------------------------------------------------------------------------------------------------------|---|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|----|---| N0 to N17 : Main divider division number (Binary value with N0 as LSB). Main divider has a 1/4 fixed divider circuit at the input, and the actual divisor is shown in the following relationship (PI3=PI4=LOW): | Range of Division Input | Relation Between N and | Range of True | |-------------------------|------------------------|-----------------| | Data N | True Division Number | Division Number | | 4 to 262,143 | ND=4 • (N+8) | | T2 : Used to select test mode. Normal user should input a LOW value. When the main divider output and reference divider output must be checked, make this T2 bit and the T1 bit HIGH and input a LOW for A and B. The AO and BO output pins will output the reference divider output and main divider output respectively. • C : As described before. Input HIGH for this mode. | | Input | data | | 40 | 20 | |----|-------|------|---|--------------------------|-----------------------| | T1 | T2 | Α | В | AO output | BO output | | L | L | | | A | В | | Н | L | | | UNLOCK signal | Shift register output | | Н | Н | L | L | Reference divider output | Main divider output | #### [3] Data Input and Control Signal Timing #### (a) DATA READ mode (normal mode) #### (b) DATA CHECK mode (shift register data check) # Electrical Characteristic Test Circuit High Frequency Input Sensitivity Test Circuit #### **Example of Representative Characteristics** #### RF1 and RF2 Input Sensitivity vs. Input Frequency Characteristics DATA, CLK, LATCH INPUT CIRCUIT #### Package Outline Unit: mm CXA1356M 16pin SOP (Plastic) 300mil 0.2g **CXA1356N** 16pin VSOP (Plastic) 225mil