# Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER VLSI Products **==** 9003336 0000922 729 **==** # CONTENTS | Digital Phase Detector Sampling | |--------------------------------------------------| | Delay | | Additional Reference Suppression Filtering | | _ | | Stability Analysis (Revisited) and | | Closed Loop Response | | Synthesizer Output Spectrum 32 | | Frequency Synthesizer Design | | Considerations with the Q3216 35 | | General Electromagnetic Issues 35 | | VCO and Reference Line Receiver | | | | Input Minimum Edge Rates 37 | | Phase/Frequency Detector | | Considerations 37 | | Settling Time Considerations 39 | | Using External Prescalers for Higher | | Frequency Translation 40 | | Q3036 to Q3216 Migration 42 | | O0410 PM F 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 | | Q0410 PLL Evaluation Boards | | Q0410-1 Phase Locked Oscillator | | (PLO) Synthesizer System 43 | | Q0410-2 PLL Custom Prototyping | | Kit43 | | Q0710 DDS-Driven PLL Frequency | | Synthesizer Evaluation System 44 | | | | PLCC Packaging (Q3216I-16N) 45 | | CLDCC Packaging (Q3216M-16L) 46 | | | | Recommended Sockets 47 | | | | Ordering Information 47 | | Ordering Information 47 | | Ordering Information | | | # Other QUALCOMM VLSI Products - 10-bit and 12-bit Digital to Analog Converters (DAC) - Direct Digital Synthesizers (DDS) - DDS and PLL Evaluation Boards - Viterbi Decoders 256 Kbps to 25 Mbps Maximum Data Rates - Pragmatic Trellis Modulation Codecs to 75 Mbps - Variable Rate Vocoders Copyright © 1995. QUALCOMM Incorporated. All rights reserved. Printed in the United States of America. QUALCOMM® is a registered trademark of QUALCOMM Incorporated. April 1995 DL80-3749-12 A Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, Pre-Integrator Filtering...... 27 E-mail: vlsi-products@qualcomm.com Telephone: {619} 658-5005, Fax: (619) 658-1556 **■** 9003336 0000923 665 **■** # **FIGURES** | 1. Q3216 Block Diagram 5 | 20. Phase Offset Adjust Circuit 38 | |------------------------------------------------------------|-------------------------------------------| | 2. Q3216 in a PLL Frequency Synthesizer | 21. PD D, PD U Output Maximum | | System 6 | Loading 39 | | 3. VCO Sinusoidal Input Reflection | 22. Single-loop Synthesizer Topology | | Measurement 7 | with External Prescaler 40 | | 4. VCO Sinusoidal Input Sensitivity 7 | 23. Q3216 PLL with External Prescaler | | 5. VCO Input Sensitivity Measurement | Example 41 | | Test Circuit 8 | 24. Q0410 Block Diagram 43 | | 6. Phase/Frequency Detector | 25. Q3216I-16N 44-pin PLCC | | Waveforms 16 | Packaging45 | | 7. Typical I <sub>CC</sub> (Static) vs. V <sub>CC</sub> 17 | 26. Q3216M-16L 44-pin CLDCC | | 8. Bus Mode Interface AC Timing | Packaging46 | | Waveforms 19 | TABLES | | 9. Serial Mode Interface AC Timing | IRULLO | | Waveforms 19 | 1. Digital Processor Interface (DPI) Mode | | 10. Q3216 44-pin Configuration 20 | Selection 11 | | 11. A-B. Output Spectrum 23 | 2. 8-bit Bus Mode Primary Register | | 12. Second Order Type II PLL 24 | Map 12 | | 13. Active Loop Filter Circuits 25 | 3. Serial Mode Data Programming | | 14. Reference Suppression Filter 28 | Sequence 12 | | 15. 1.25 MHz Reference Suppression | 4. Absolute Maximum Ratings 15 | | Filter Voltage Transfer | 5. Operating Conditions 15 | | Characteristics 28 | 6. DC Electrical Specifications 16 | | 16. 1 MHz 3-pole Reference Suppression | 7. AC Electrical Specifications 18 | | Filter 30 | 8 A-J. Input/Output Pin | | 17. Bode Analysis - Open Loop Gain | Functions 20-22 | | and Phase Margin 33 | 9. Phase Margin vs. Loop | | 18. Closed Loop Frequency | Configuration 32 | | Response 34 | 10. Quick Reference for Q3036 to Q3216 | | 19. Optional Reference Input Line | Migration 42 | | Receiver Circuit38 | 11. Q3216 Ordering Information 47 | E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, ## **FEATURES** - Backwards Compatible with the Q3036 PLL Chip - MIL-STD 883 Screened Devices available - < 0.6 W Power Consumption nominal - On-chip +10/11 Prescaler - Single +5V Supply Operation - Wide Input Sensitivity Range: -10 to +5 dBm - Programmable via 16 TTL/CMOS-Compatible Parallel Inputs, 8-Bit Data Bus, or Serial Loading - 100 MHz Phase/Frequency Detector - High Gain Linearized Phase/ Frequency Detector (No Dead Zone): 302 mV/Rad - Out-of-Lock Indication - VCO Division Ratios: For Serial and 8-bit Bus Mode: 2 to 5135 up to 300 MHz or 90 to 5135 to 1.6 GHz For Direct Parallel Mode: 2 to 1295 up to 300 MHz or 90 to 1295 to 1.6 GHz - Reference Division Ratios of 1 to 16 in Direct Parallel Mode or 1 to 64 in Serial and 8-bit Bus Mode - Programmability for Faster Multiplexing between Two Pre-loaded Frequencies - Evaluation Boards Available -Q0410-1, -2 # **APPLICATIONS** - Lab Instrumentation - Mobile/Airborne Communications - Frequency Hopping Systems - Digital Radios and Modems - High Performance Test Equipment - Local Oscillator Generation for VSAT, DBS, and GPS Applications RADAR and Missile Local Oscillators QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, # GENERAL DESCRIPTION The QUALCOMM Q3216 is a low power, single chip solution for Phase Locked Loop (PLL) Frequency Synthesizers. Requiring only a single +5V supply, the Q3216 contains all the necessary elements—with the exception of the VCO and loop filter components—to build a PLL Frequency Synthesizer operating from UHF through L-Band, and is also backwards compatible with the Q3036 I.C. as a replacable part. The block diagram for the Q3216 is shown in figure 1. It's major components, described in detail in the following sections, are: - high speed line receivers - ÷10/11 dual modulus prescaler - 9-bit M and 4-bit A pulse swallow counters - 6-bit reference counter - digital phase/frequency comparator - out-of-lock detection circuitry - TTL/+5V CMOS-compatible parallel, serial, or 8-bit data bus interface. The Q3216 is fabricated using a three metalization layer, single polysilicon oxide-isolated Bi-CMOS process. Its architecture provides breakthrough prescaler performance for high frequency operation, permitting PLL designs with > E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 **--** 9003336 0000925 438 **--** 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER **TECHNICAL DATA SHEET** 03216 QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE **---** 9003336 0000926 **3**74 **---** smaller VCO division ratios. The Q3216 design makes possible wider loop bandwidths yielding faster settling times and lower VCO phase noise contributions. The parallel interface permits hardwiring the Q3216 for applications without the requirement of a processor. The ÷10/11 prescaler can be bypassed selectively to make two divide modes possible. When the ÷10/11 prescaler is enabled, frequency divide ratios can be achieved from 90 to 5135, in unit steps, from DC to 1.6 GHz when operating in Serial or 8-bit Bus interface modes. Direct Parallel interface allows divide ratios from 90 to 1295 in unit steps up to 1.6 GHz. In the non-prescaler mode, it is possible to divide inputs directly up to 300 MHz by 2 to 512, in unit steps when operating in Serial or 8-bit Bus interface and from 2 to 128 using Direct Parallel interface. Similarly, the reference counter allows the reference input frequency to be divided directly in ratios of 1 to 64 with the Serial or 8-bit Bus interface and from 1 to 16 using Direct Parallel interface. As shown in figure 2, the Q3216's highly integrated architecture greatly simplifies the design of UHF through L-Band synthesizers. # Q3216M-16L MILITARY VERSION DESCRIPTION The Q3216M-16L is packaged in a 44-pin hermetically sealed ceramic leaded chip carrier (CLDCC). Device assembly is in accordance with MIL-STD-883 for Class B microcircuits. Screening and inspection of all devices is in accordance with Method 5004. Quality conformance inspection requirements of all devices are in accordance with Method 5005 of MIL-STD-883 for Class B microcircuits for Group A and Group B testing. The maximum sustainable junction temperature for the device is +150°C. Based on testing, the Q3216M-16L can be safely rated for continuous operation in still, ambient air at 85°C. Higher ambient conditions may be possible if active cooling or other means to convect thermal energy away from the part is provided. It is the customer's responsibility to perform the necessary thermal calculations for operation above 85°C. Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 9003336 0000927 200 # FUNCTIONAL OVERVIEW Differential Line Receivers The VCO and reference frequency divider chains are clocked by their respective input clock signals, which have been processed by their differential line receivers. The line receiver inputs are externally AC coupled and can be driven differentially or single ended, where the unused input is de-coupled to ground. When configured this way, the VCO input has a guaranteed sinusoidal input sensitivity of -10 dBm (200 mV $_{\rm p,p}$ from a 50 $\Omega$ source) in the range 20 MHz to 1.6 GHz, and an input VSWR of less than 3.6:1. Typical VSWR and sensitivity measurements are shown in figures 3 and 4. They were obtained using the test circuit in figure 5a. The reference input operates in a similar manner in the range 20 MHz to 100 MHz. Below 20 MHz, square wave signals are recommended (see "Frequency Synthesizer Design Considerations with the Q3216" section). QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 7 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE **-** 9003336 0000928 147 - # **VCO Divider** The VCO frequency division chain is used to divide the VCO IN (pin 27) frequency, F<sub>VCO</sub>, down to the phase detector frequency, FPD. It operates in two modes. In the first mode, prescaler mode (PRE EN/ = LOW) up to 1.6 GHz, frequency division is accomplished with a pulse-swallow counter made up of the 10/11 front-end dual modulus prescaler (DMP), the 4-bit A counter and the 9-bit M counter. This mode, selected by the pulse-swallow counter, effectively implements a programmable divide-by N counter at the VCO frequency, even counters is given by: $N = F_{VCO}/F_{PD} = 10 \cdot (M + 1) + A$ , for $A \le M + 1$ . $M \ne 0$ though only the DMP is operating at that frequency. The total VCO input frequency division ratio, N, obtained from programming the binary M and A for $$A \le M + 1$$ , $M \ne 0$ (1) When operating in the prescaler mode, programming of control inputs via the 8-Bit Bus or Serial Bus interface utilizes access to all nine M counter bits, M0 - M8, and provides continuous integer divide ratios from 90 to 5135. Programming of control inputs via the Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER **TECHNICAL DATA SHEET** DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 9003336 0000929 083 📟 Direct Parallel interface does not utilize the M7 and M8 counter bits since these are not provided from external inputs. Therefore, the direct parallel mode allows the resulting 7-bit M counter to provide continuous integer divide ratios from 90 to 1295. With the M counter set to a binary value of "0", the VCO input division chain is disabled; this, in turn, will cause the phase detector outputs, PD U and PD D, to go to an ECL 2V HIGH and LOW state, respectively. However, the following non-continuous division ratios in the prescaler mode are possible: Given a value for N, the binary values, M and A, are determined as follows: $$M = integer \{N/10\} - 1$$ (2) and $$A = N - 10 \cdot (M + 1)$$ (3) In the alternate mode, non-prescaler mode, (PRE EN/=HIGH), the prescaler is bypassed so that the VCO input frequency is divided directly by the M counter. The counter operates at frequencies up to 300 MHz. In this mode, frequency division ratio is determined by $$(F_{VCO}/F_{PD}) = M + 1, M \neq 0$$ (4) where M = 1,...,511 is the binary value programmed to the M0 - M8 inputs of the M counter and the values programmed to the A0 - A3 inputs of the A counter are ignored. As in the previous mode, programming via the 8-Bit Bus or Serial Bus interface will allow divide ratios of 2 to 512, while programming via the Direct Parallel interface will allow divide QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, ratios of 2 to 128. Finally, the output of the VCO frequency division chain is available as the VCO DIV OUT signal (pin 30). It is a pseudo ECL-level emitter follower output, which requires a pull down resistor (510 ohms is recommended) and directly interfaces to ECL logic. It is referenced to +5V and GND. The waveform is a digital pulse with a frequency of FPD and duty cycle of 10/N in the prescaler mode, and 1/N in the non-prescaler mode. ## Reference Divider The reference frequency division chain is used to divide the REF IN (pin 42) frequency, FREF, down to the phase detector frequency, FPD, using the 6-bit R counter. The counter operates at frequencies up to 100 MHz and frequency division ratio is determined by $$(F_{REF}/F_{PD}) = R + 1 \tag{5}$$ where R = 0,..., 63 is the binary value programmed to the R0 - R5 inputs of the R counter. As in the case with the VCO Divider, programming of control inputs via the 8-Bit Bus or Serial Bus interface utilizes access to all six R counter bits and permits divide ratios of 1 to 64. Programming of control inputs via the Direct Parallel interface does not utilize the R4 and R5 counter bits since these are not provided from external inputs. Therefore, this allows the resulting 4-bit R counter to provide divide ratios from 1 to 16. The divided result is available at REF DIV OUT (pin 39), and is similar to VCO DIV OUT. # Digital Phase/Frequency Detector The Q3216 has a digital Phase/Frequency detector capable up to 100 MHz operation and a phase detector gain constant of 302 mV/Rad. This high gain suppresses the active loop filter noise floor. > E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE 03216 Additionally, the high phase detector gain permits wider loop bandwidths, which yield faster settling times and lower VCO phase noise contributions. The outputs of the VCO and reference frequency divider chains are connected to an internal digital phase/frequency detector (PFD). The PFD is triggered by the rising edges of these signals and has three outputs. Refer to figure 6. Two of these outputs make up a double-ended PFD output. The two signals corresponding to this output are PD U OUT (Phase Detector pulse Up) and PD D OUT (Phase Detector pulse Down). The first output, PD U OUT (pin 36), pulses HIGH approximately 1.9 V when the divided VCO lags behind the divided reference in phase or frequency. The pulse begins at the rising edge of the REF DIV input and is terminated on the rising edge of the divided VCO signal, VCO DIV. Conversely, PD D OUT (pin 37) pulses HIGH in the same manner when the divided VCO leads the divided reference in phase of frequency. The pulse begins at the rising edge of the VCO DIV input and terminates on the rising edge of the divided reference signal, REF DIV. Thus, the phase error is encoded as a pulse-width modulated waveform, whose DC average is proportional to its duty cycle which equals the phase error. In typical differential phase detector output applications, PD U OUT is subtracted from PD D OUT in a differential OP-AMP active loop integrator filter, as shown in Figure 13. Therefore, it is only necessary that the differential output power between the two phase detector outputs, PU and PD, be linearly proportionate to the phase difference between the VCO DIV and REF DIV input rising edges. A residual pulse width, t<sub>RP</sub>, is also added onto both phase detector outputs after the rising edge of QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, the lagging input to mitigate the usual "dead zone" nonlinearity. This works as follows: as long as this residual pulse is kept above a minimum duration, then the phase detector outputs will always reach full amplitude all the way down to zero phase difference, thereby maintaining output power which stays linearly proportionate to the time skew between the phase detector inputs. The third output, LD OUT (pin 43), is used for an out-of-lock indication. It pulses LOW when either PD U OUT or PD D OUT is pulsing HIGH. Lock detection is performed by NORing the phase detector PD U and PD D output signals. The result is a signal which pulses for a duration equal to the time skew between the VCO DIV and REF DIV rising edges. These pulses are integrated with an internal 2K series resistor, and a shunt capacitor connected to the CEXT output (pin 34). When the PLL is out of lock and there is pulsing on the PFD outputs sufficient to bring the voltage on CEXT above an internal comparator threshold, then the open collector output, LD OUT, will turn on, sinking up to 25mA. LD OUT can be wired to an opencollector fault bus or used to drive an LED, indicating an out-of-lock condition. The Phase/Frequency Detector waveforms are shown in Figure 6. It has been observed where certain conditions produce electrical overstress (EOS) to pin 43 and damage the LD OUT. Such an occurance would typically be the result of capacitive discharge with insufficient current limiting resistance with respect to LD OUT and how out-of-lock conditions are indicated within a particular system design. Careful attention to proper current limiting in this regard will eliminate any EOS potential. E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE **9**003336 0000931 731 **=** Table 1. Digital Processor Interface (DPI) Mode Selection | BUSMODE/<br>INPUT | SMODE<br>INPUT | DPI MODE | |-------------------|----------------|-----------------------| | LOW | LOW | 8-BIT BUS | | LOW | HIGH | SERIAL BUS | | HIGH | Х | DIRECT PARALLEL INPUT | # Digital Processor Interface (DPI) Modes The Q3216 can be programmed using one of three operating modes including a Direct Parallel Input Mode, 8-Bit Bus Mode, or Serial Bus Mode. All of the DPI data and control inputs operate at either static or low speeds relative to the rest of the device and are to be compatible with CMOS/TTL levels, whose characteristics are described in Table 6. The DPI outputs consist of twenty counter programming bits, M0 - M8, A0 - A3, R0 -R5 as well as the prescaler enable control input, PRE EN/. An Enhanced Operation Mode option for the 8-bit bus and serial bus modes is provided to enable access to all of these counter programming bits and is described below. A Frequency Multiplexing Mode option for the 8-bit bus and serial bus modes is also provided to allow rapid toggling between stored programmed frequencies and is described beneath the following sections of these two respective interface modes. The interface modes are selected in the following manner: When the external DPI control signal, BUSMODE/(pin 22), is HIGH, the DPI is in the direct parallel mode. When the BUSMODE/ input is LOW, the DPI is in either the 8-bit bus or serial bus mode, depending on the HIGH or LOW state, respectively, of the SMODE input (pin 21). Serial mode addressing is accomplished in a standard fashion using three signals: SDATA, SCLK, and SEN/. DPI mode selection is summarized in Table 1. In order to QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, consolidate the utility of as many of the package pins as possible, most of the CMOS/TTL inputs are multi-functional as denoted in Figure 10; this is possible because of some of the mutual exclusivity of the DPI modes and these inputs. Internally, these differing control signal inputs are logically OR'ed to avoid contention. #### Enhanced Operation: "Q3036 Mode" An enhanced operation mode control signal, Q3036 MODE/(pin 44), is referenced after QUALCOMM's original single-chip PLL, the Q3036, and allows the O3216 to maintain identical DPI modes and divider ratios as the Q3036 for backwards compatibility, or be set for expanded divider capability and DPI operation. When the Q3036 MODE/ input is HIGH, this enables access to all twenty counter programming bits for operation only in the 8-bit bus or serial bus interface mode if the additional M7, M8 or R4, R5 counter bits are required for larger division ratios. This allows for programmability to the full range of divider ratios as described in the Functional Overview section under the VCO Divider and Reference Divider subsections. When the Q3036 MODE/ input is LOW, all of the counter programming bits except M7, M8, R4, and R5 are available in all three interface modes with a corresponding reduction in the available range of divider ratios as also discussed in the above-mentioned section. When operating with Q3036 E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 11 03216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER **TECHNICAL DATA SHEET** DATA SUBJECT TO CHANGE WITHOUT NOTICE MODE/ set LOW, the M7, M8, R4, and R5 inputs are set internally to the LOW state. As initially mentioned, this allows any previously designed synthesizer circuits using the Q3036 to be directly replaced with the Q3216 device. All external CMOS/TTL inputs will register as a HIGH or LOW state when left floating, according to the LOW or HIGH state of the Q3036 MODE/ input, respectively. #### 8-bit Bus Mode With the BUSMODE/ input LOW and the SMODE input LOW, the 8-bit bus mode is selected and the external DBUS0-7 inputs are latched into one of the three primary registers, with the A WR, M1 WR, or M2 WR external control inputs according to the timing requirements shown in Figure 8. In the 8-bit bus mode, the interface is double-buffered consisting of a set of primary registers and secondary Table 2. 8-bit Bus Mode Primary Register Map | EXTERNAL | INTERNAL | PRIMARY REGISTER | MAPPING | |----------|---------------------|----------------------|----------------------| | INPUT | A WR<br>RISING EDGE | M1 WR<br>Rising Edge | M2 WR<br>Rising Edge | | DBUSO | A0 | MO | M7 | | DBUS1 | Al | MI | M8 | | DBUS2 | A2 | M2 | R4 | | DBUS3 | A3 | M3 | R5 | | DBUS4 | RO | M4 | N/A | | DBUS5 | R1 | M5 | N/A | | DBUS6 | R2 | M6 | N/A | | DBUS7 | R3 | PRE EN/ | N/A | #### **Direct Parallel Input Mode** With the BUSMODE/ input set HIGH and the Q3036 MODE/ input set LOW, all of the DPI outputs except M7, M8, R4, and R5 are taken directly from external inputs, as listed in the pin assignment/ descriptions, Table 8J. As can be seen from the Q3216 Block Diagram (Figure 1), BUSMODE/ is really the select input to a row of 20 x 2:1 MUXes, one each of whose inputs are connected to the external inputs, with the exception of the M7, M8, R4, and R5 signals. This mode allows the device to be hardwired for fixed frequency phase-locked oscillators as well as parallel-loaded fast frequency hopping applications. registers. The primary registers are programmed in parallel fashion without affecting the inputs to the counters. The contents from the primary registers are loaded into the secondary registers on the rising edge of the HOP WR input and are then immediately available to the counters and prescaler as DPI outputs. The DPI outputs are simply the secondary register outputs. A mapping of the DBUSO-7 inputs to the primary registers for all twenty counter programming bits is shown in Table 2, and listed in the pin assignment/ descriptions, Table 8H. Table 3. Serial Mode Data Programming Sequence | BIT NO. | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | |----------------|----|----|----|----|------------|----|------------|----|----|----|----|----|----|----|----|----|------------|----|----|----| | SDATA<br>INPUT | R5 | R4 | M8 | M7 | PRE<br>En/ | M6 | <b>M</b> 5 | M4 | МЗ | M2 | M1 | MO | R3 | R2 | Rì | RO | <b>A</b> 3 | A2 | Al | A0 | Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 **9**003336 0000933 504 #### Serial Bus Mode With the BUSMODE/ input LOW and the SMODE input HIGH, the serial bus mode is selected and data is shifted serially into the SDATA input on the falling edge of the SCLK input, while the shift enable control input, SEN/, is LOW. In the same manner as the 8-bit bus mode, the interface is double-buffered consisting of a set of primary registers and secondary registers. The data for all twenty counter programming bits is shifted into the primary registers in accordance to the sequence shown in Table 3, starting with R5 and ending with A0. The contents from the primary registers are shifted into the secondary registers on the rising edge of both the SEN/ input and HOP WR input asserted together according to the timing requirements shown in Figure 9, and are then immediately available to the counters and prescaler as DPI outputs. A list of the respective serial bus mode pin assignment/descriptions is shown in Table 8I. # 8-bit Bus or Serial Bus Frequency Multiplexing: "Ping-Pong" Mode The Ping-Pong mode is a subset of both the 8-bit bus and serial bus interface modes which enables the Q3216 to be multiplexed between two pre-loaded frequencies for applications involving random frequency hopping, low-data-rate FSK modulation, or half-duplex transceiving operation using a single synthesizer. ATE system environments requiring multiple frequencies also use fast switching synthesizers to greatly increase system throughput, and they are increasingly being used as the reference oscillator in commercial Magnetic Resonance Imaging systems. In either interface mode, this is carried out by toggling between two different VCO division ratios in the primary and QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, secondary registers, since the counter programming bits in the primary registers may be updated while the ones in the secondary registers are controlling the programmable divider and vice versa. The so-called "ping-pong" frequency selection is controlled by the external input signal, FSELP in the 8-bit bus mode, and FSELS in the serial mode. As noted in the 8-Bit Bus Mode subsection, after the DBUS0-7 inputs are latched into the three primary registers, they are then only loaded into the secondary registers after the HOP WR input is asserted. This means that the contents of the primary registers can be updated with a new frequency word while the secondary registers retain control of the DPI outputs with the previously loaded data. An external frequency multiplexing control input, FSELP (pin 18), enables the device to be toggled between these two pre-loaded frequencies as noted in the pin assignment/descriptions, Table 8H. When the FSELP input is HIGH, the synthesizer output frequency is obtained from the frequency word stored in the primary registers, and when the FSELP input is LOW, the output frequency is obtained from the frequency word stored in the secondary registers. The DPI outputs are simply the multiplexed output of either the primary or secondary register outputs selected by the control signal FSELP. As noted in the Serial Bus Mode subsection, after the data for all twenty counter programming bits is shifted into the primary registers, they are then only loaded into the secondary registers after the SEN/ and HOP WR inputs are asserted. In the same manner as in the 8-bit bus mode, an external frequency multiplexing control input, FSELS (pin 16), enables the device to be toggled E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE between these two pre-loaded frequencies as noted in the pin assignment/ descriptions, Table 8I. The synthesizer output frequency is simply the multiplexed output of either the primary or secondary register outputs selected by the HIGH or LOW state, respectively, of the control signal FSELS. For Q3216 implementations using the Ping-Pong mode for FSK modulation of the synthesizer's output , the data rate limitation of the loop will be a function of the natural frequency, $\omega_n$ , since a second-order PLL is able to track for phase and frequency modulations of the reference signal as long as the modulation frequencies remain within an angular frequency band roughly between zero and $\omega_n$ . When using the Ping-Pong mode for a frequency hopping synthesizer, or as a transmit and receive synthesizer for half-duplex operation, the synthesizer's switching speed performance, otherwise know as it's settling time characteristics, will essentially govern the achievable switching or hop rate, although the 20-bit load period for the respective interface mode used should also be taken into account. Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 # **TECHNICAL SPECIFICATIONS** Tables 1 through 4 contain technical specifications fot the Q3216 PLL. Figures 6 and 7 contain timing specifications for the Q3216 PLL. Table 4. Absolute Maximum Ratings: Q32161-16N & Q3216M-16L | PARAMETER | SYMBOL | MIN | MAX | UNITS | NOTES | |-----------------------------------------------------------------------------|-------------------|--------|-----------------------|------------------|-------| | Storage Temperature | T <sub>STO</sub> | - 55 | + 150 | °( | 1 | | Junction Temperature | Tj | - 55 | + 150 | ۰( | 1 | | Supply Voltage (relative to V <sub>EE</sub> ) | V <sub>CC</sub> | - | + 7.0 | V | 1 | | Voltage on any Non Differential Input<br>Pin (relative to V <sub>EE</sub> ) | V <sub>IN</sub> | - 0.5 | V <sub>CC</sub> + 0.5 | ٧ | 1 | | Continuous Output Current | lout | 25 | | mA | 1, 2 | | Surge Output Current | l <sub>out</sub> | 200 | - | mA | 1, 2 | | AC Coupled Voltage on any<br>Differential Input | V <sub>IN</sub> | | 1275 | mV <sub>PP</sub> | 1 | | Latchup Insensitivity | I <sub>TRIG</sub> | ± 200 | _ | mA | 1,3 | | ESD Protection | V <sub>ESD</sub> | ± 2000 | - | ٧ | 1,4 | # Notes: - 1. Stresses above those listed in this table "Absolute Maximum Ratings" may cause permanent and functional damage to the Q3216 Device. This is a stress rating only. Functional operation of the Q3216 Device at these or any other conditions beyond the min/max ranges indicated in the operational sections of this specification is not implied. Exposure exceeding absolute maximum rating conditions for extended periods may affect Q3216 Device reliability. - 2. ECL and ECL 2V outputs terminated with 510 $\Omega$ to V<sub>EE</sub>. - 3. Method meets the intent of JEDEC STD 17 Publication. This is the maximum allowable current flow through the input and output protection diodes. - 4. Method meets the intent of MIL-STD-883, Method 3015. | Table 5. | Operating | Conditions | |----------|-----------|------------| |----------|-----------|------------| Q3216I-16N Q3216M-16L | PARAMETER | SYMBOL | MIN | TYPICAL | MAX | MIN | TYPICAL | MAX | UNITS | NOTES | |-------------------------------------|--------|------|---------|------|------|---------|------|-------|-------| | Operating Ambient Temperature | TA | -40 | | +85 | -55 | | +85 | ∘( | | | Operating Voltage (Relative to VEE) | Vcc | +4.5 | | +5.5 | +4.5 | | +5.5 | V | | | Junction to Case Resistance | θις | | 19 | | | | | °C/W | 1 | | Junction to Ambient Resistance | ΑLΘ | | 51 | | | 51 | | °C/W | 2 | ## Notes: - 1. $\theta_K$ measured with package held against an "infinite" heatsink test condition. - 2. $\Theta_{JA}$ measured in still-air, room temperature test condition. 15 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER DATA SUBJECT TO CHANGE WITHOUT NOTICE **TECHNICAL DATA SHEET** QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 **=** 9003336 0000936 213 **=** | Table 6. | DC | Electrical | Specifications | |----------|----|------------|----------------| |----------|----|------------|----------------| | PARAMETER | SYMBOL | MIN | MAX | UNITS | NOTES | |-----------------------------------------------------|------------------------|------------------------|------------------------|------------|-------| | ECL HIGH Output Voltage | V <sub>OH</sub> | V <sub>CC</sub> - 1150 | V <sub>CC</sub> - 850 | mV | 1 | | ECL LOW Output Voltage | V <sub>01</sub> | V <sub>CC</sub> - 2030 | V <sub>CC</sub> - 1620 | mV | 1 | | ECL 2V HIGH Output Voltage | V <sub>OH</sub> | V <sub>CC</sub> - 1150 | V <sub>CC</sub> - 700 | mV | 1 | | ECL 2V LOW Output Voltage | Vol | V <sub>CC</sub> - 3250 | V <sub>CC</sub> - 2610 | mV | 1 | | CEXT HIGH Output Voltage | V <sub>OH</sub> | V <sub>CC</sub> - 1150 | V <sub>CC</sub> - 700 | mV | 2 | | CEXT LOW Output Voltage | V <sub>OL</sub> | V <sub>CC</sub> - 2100 | V <sub>CC</sub> - 1500 | mV | 2 | | Open Collector LOW Output Voltage | V <sub>OL</sub> | - | 500 | mV | 3 | | Open Collector HIGH Output Current | l <sub>OL</sub> | -2 | +2 | μΑ | 4 | | CMOS/TTL HIGH Input Current | TL I <sub>IK</sub> | +225 | +400 | μA | 5 | | CMOS/TTL LOW Input Current | ΠLI <sub>IL</sub> | -100 | +1 | μ <b>A</b> | 6 | | CMOS/TTL HIGH Input Voltage | V <sub>IH</sub> | 2.0 | - | γ | 7 | | CMOS/TTL LOW Input Voltage | V <sub>IL</sub> | _ | 0.800 | ٧ | 7 | | Q3036 MODE/ HIGH Input Current | Q3036/ I <sub>II</sub> | +400 | +800 | μA | 8 | | Q3036 MODE/ LOW Input Current | Q3036/ I <sub>11</sub> | -400 | -200 | μΑ | 9 | | Supply Current (V <sub>CC</sub> - V <sub>EE</sub> ) | lα | _ | 160 | mA | 10 | #### Notes: - 1. Outputs terminated through 510 $\Omega$ to $V_{EE}$ . - 2. Outputs measured directly with no termination resistance. - 3. While Open Collector output is sinking 20 mA. - 4. $V_{cc}^* = +5.5V$ , $V_{out} = V_{cc} 10$ mV. - 5. $V_{CC}^* = +5.5V$ , $V_{IN} = V_{CC} 10$ mV, Input Q3036 MODE/ = " $V_{EE}$ ". - 6. $V_{CC}^* = +5.5V$ , $V_{IN} = V_{EE} + 10$ mV, input Q3036 MODE/ = " $V_{EE}$ ". - All CMOS/TTL inputs will register as a HIGH or LOW state when left floating, according to the LOW or HIGH state of the Q3036 MODE/input, respectively. - 8. $V_{cc}^* = +5.5V$ , $V_{IN} = V_{cc} 10 \text{ mV}$ . - 9. $V_{CC}^* = +5.5V$ , $V_{IN} = V_{EE} + 10 \text{ mV}$ . - 10. $V_{CC}^* = +5.5V$ (ECL, ECL 2V Outputs terminated through 510 $\Omega$ to $V_{EE}$ . - \*. All $V_{CC}$ values relative to $V_{EE}$ . Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 ■ 9003336 0000937 15T ■ QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE **Table 7. AC Electrical Specifications** | PARAMETER | SYMBOL | MIN | MAX | UNITS | NOTE | |---------------------------------------------|------------------|-------|-------|-------|------| | VCO IN, REF IN Differential Inputs | | | | | | | Character Community of the Community | , | 200 | 1130 | т∀рр | , | | Sinusoidal or Square Wave Input Sensitivity | V <sub>IN</sub> | (-10) | (+5) | dBm | 1 | | Input VSWR | | | 3.6:1 | | | | VCO IN Frequency Range | Fvco | 20 | 1600 | MHz | 2,3 | | REF IN Frequency Range | F <sub>REF</sub> | 20 | 100 | MHz | 2,3 | | 10/11 Prescaler Frequency | Fp | 20 | 1600 | MHz | 2,3 | | M Counter Frequency | F <sub>M</sub> | 20 | 300 | MHz | 2,3 | | A Counter Frequency | FA | 20 | 160 | MHz | 2,3 | | R Counter Frequency | F <sub>R</sub> | 20 | 100 | MHz | 2,3 | | Phase Detector input pulse width, | | 4 | | | , | | REF DIV, VCO DIV | 1 <sub>PW</sub> | 4 | _ | ns | 6 | | Phase Detector output residual pulse | | 4 | | | E / | | width | t <sub>RP</sub> | 4 | _ | ns | 5,6 | | Phase Detector propogation delay | t <sub>D</sub> | 2 | - | ns | 5,6 | | DBUSO-7 Valid to M1 WR, M2 WR, | | 50 | | | 4 | | A WR rising | tsu | 30 | _ | ns | 4 | | DBUSO-7 Valid after M1 WR, M2 WR, | | 50 | | | 4 | | A WR rising | †H | 50 | _ | ns | 4 | | SDATA Valid to SCLK falling | tsu | 50 | _ | ns | 4 | | SDATA Valid after SCLK falling | tH | 50 | 1 | ns | 4 | | SEN/ setup to SCLK falling | tsu | 50 | _ | ns | 4 | | SEN/ hold after SCLK falling | tH | 50 | - | ns | 4 | | SCLK falling, M1 WR, M2 WR, | | 50 | _ | | 4 | | A WR rising to HOP WR, SEN/ rising | t <sub>WH</sub> | JU | _ | ΠS | 4 | | Pulse width SCLK, M1 WR, M2 WR, | | 50 | | Pr. | 4 | | A WR, HOP WR, and SEN/ | † <sub>PW</sub> | JV | | ns | 4 | | HOP WR falling to SCLK falling, M1 WR, | . 7 | 0 | | | 4 | | M2 WR, A WR rising | † <sub>HW</sub> | U | | ns | 4 | | CMOS/TTL Input Capacitance | C <sub>iN</sub> | _ | 2 | рF | | ## Notes: - 1. For VCO IN frequencies < 100 MHz, minimum sinusoidal input power applies to non-prescaler mode operation only. - 2. For square wave inputs with edge rates of at least 200mV/25ns, there shall be no lower frequency limit. - 3. Per input loading of Figure 5a. - 4. Timing is referenced at the CMOS/TTL input logic voltage switching threshold. - 5. Outputs PD D, PD U loaded per Figure 21. - 6. Timing is referenced at the 50% level between $V_{\text{OH}}$ and $V_{\text{OL}}$ Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 📰 9003336 0000939 T22 📰 QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE Q3216 # **INPUT/OUTPUT SIGNALS** Figure 10 provides the pin configuration of the Q3216 PLL package and tables 8A-J provide summaries of the input/output signal pin assignments. Table 8A. Differential Line Receiver Input Pin Functions | SYMBOL | PINS | I/O TYPE | FUNCTION | · | |---------|------|--------------------|----------------------------------------------------|---| | VCO IN | 27 | Differential INPUT | VCO driven differential input. | | | VCO IN/ | 28 | Differential INPUT | VCO driven complimentary differential input. | | | REF IN | 42 | Differential INPUT | Reference driven differential input. | | | REF IN/ | 41 | Differential INPUT | Reference driven complimentary differential input. | | Table 8B. Enhanced Operation Mode Control Input Pin Functions | SYMBOL | PINS | I/O TYPE | FUNCTION | | |-------------|------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Q3036 MODE/ | 44 | V <sub>CC</sub> /V <sub>EE</sub> INPUT | Q3036 MODE. When configured LOW ( $V_{EE}$ ), internal M-Counter Bits [8:7] and R-Counter Bits [5:4] set to logic 0. External CMOS/TTL inputs "pulled up" internally through > 50 k $\Omega$ resistors. When configured HIGH ( $V_{CC}$ ), internal M-Counter Bits [8:7] and R-Counter bits [5:4] programmable in serial or 8-bit bus mode. External CMOS/TTL inputs "pulled down" internally through > 50 k $\Omega$ resistors. | | # **Table 8C. Divider Output Pin Functions** | SYMBOL | PINS | I/O TYPE | FUNCTION | | |---------|------------|-----------|--------------------------------------------------------------------------------------------|--| | VCO DIV | 20 | ECL 100 k | VCO Divided Output. Provides Output with frequency equal to VCO IN frequency divided by | | | ACO DIA | VCO DIV 30 | OUTPUT | VCO IN division ratio. | | | DEC DIV | 20 | ECL 100 k | Reference Divided Output. Provides Output with frequency equal to REF IN frequency divided | | | KET DIV | REF DIV 39 | | by REF IN division ratio. | | Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 9003336 0000941 680 # **Table 8D. Phase Detector Output Pin Functions** | SYMBOL | PINS | I/O TYPE | FUNCTION | |--------|------|--------------------|------------------------------------------------------------------| | PD U | 36 | ECL 2V 100k OUTPUT | Phase Detect Pulse UP. Pulses HIGH when VCO DIV lags REF DIV. | | PD D | 37 | ECL 2V 100k OUTPUT | Phase Detect Pulse DOWN. Pulses HIGH when VCO DIV leads REF DIV. | # Table 8E. Phase Lock Detect Output Pin Functions | SYMBOL | PINS | I/O TYPE | FUNCTION | |--------|------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LD OUT | 43 | TTL Open Collector | Lock Detect. High impedance during phase locked operation, Low impedance during phase unlocked operation. | | CEXT | 34 | | C EXTERNAL. OR'd output of PD and PU provided by 100k ECL emitter follower terminated through 2k, on-chip, series resistance. External attachment of 0.1 µF capacitor acts to low pass filter OR'd output of PD and PU signals. Output drives inverting differential input of on-chip comparator used for switching LD OUT. | # **Table 8F. Unconnected Pin Functions** | SYMBOL | PINS | I/O TYPE | FUNCTION | |--------|------|----------|------------------| | _ | 32 | N/C | Unconnected Pin. | # **Table 8G. Voltage Supply Pin Functions** | SYMBOL | PINS | I/O TYPE | FUNCTION | | |-------------------|-----------------------|----------|--------------------------------------------------------------------------------------|--| | Vcc | 1, 11, 12, 23, 33, 35 | Power | Core circuitry V <sub>CC</sub> POWER SUPPLY. | | | V <sub>CCO1</sub> | 31 | Power | Output drivers V <sub>CC</sub> POWER SUPPLY for VCO DIV OUT and CEXT. | | | V <sub>CCO2</sub> | 38 | Power | Output drivers V <sub>CC</sub> POWER SUPPLY for PD U OUT, PD D OUT, and REF DIV OUT. | | | V <sub>EE</sub> | 6, 17, 29, 40 | Power | V <sub>EE</sub> POWER SUPPLY. | | 21 n.com QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE 1.6 GHz LOW POWER PLL Q3216 # Table 8H. Digital Processor Interface (DPI) 8-Bit Bus Mode Pin Functions | SYMBOL | PINS | I/O TYPE | FUNCTION | | | |-------------|-------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--| | BUSMODE/ | 22 | CMOS/TTL INPUT | BUSMODE. Used with SMODE to select one of three possible DPI modes of operation. | | | | SMODE | 21 | CMOS/TTL INPUT | SMODE. Selects SERIAL BUS MODE (BUSMODE/ Low, SMODE high) or 8-BIT BUS MODE (BUSMODE/ Low, SMODE Low) | | | | DBUS7-DBUSO | 16 (MSB), 15, 14,<br>13, 10, 9, 8, 7(LSB) | CMOS/TTL INPUT | DATA BUS bit 7 (MSB) - DATA BUS bit 0 (LSB) | | | | MI WR | 24 | CMOS/TTL INPUT | M1 WRITE. Rising edge active. Latches DATA BUS bits [7:0] (PRE EN/ and M[6:0]) to primary register. | | | | M2 WR | 20 | CMOS/TTL INPUT | M2 WRITE. Rising edge active. Latches DATA BUS bits [3:0] (R[5:4] and M[8:7]) to primary register. | | | | A WR | 25 | CMOS/TTL INPUT | A WRITE. Rising edge active. Latches DATA BUS bits [7:0] (R[3:0] and A[3:0]) to primary register. | | | | HOP WR | 26 | CMOS/TTL INPUT | HOP WRITE. Rising edge active. Latches primary register data previously latched with M1 WR, M2 WR, and A WR, to secondary register. | | | | FSELP | 18 | CMOS/TTL INPUT | Provides option of selecting DPI information stored in primary registers (FSELP = "1") or secondary registers (FSELP = "0"). | | | # Table 81. Digital Processor Interface (DPI) Serial Bus Mode Pin Functions | SYMBOL | PINS | I/O TYPE | FUNCTION | |--------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDATA | 14 | CMOS/TTL INPUT | SERIAL DATA. Data is shifted serially into input SDATA on falling edge of SCLK signal. | | SEN/ | 13 | CMOS/TTL INPUT | SHIFT ENABLE. LOW for SERIAL DATA loading with input SDATA. SEN/ and HOP WR must be asserted HIGH when loading SERIAL DATA to secondary registers. | | SCLK | 15 | CMOS/TTL INPUT | SHIFT CLOCK. Falling edge active. Shifts serial data into input SDATA with each falling edge (SEN/ = LOW). | | HOP WR | 26 | CMOS/TTL INPUT | HOP WRITE. Rising edge active. Latches primary registers SERIAL DATA into secondary registers. SEN/ and HOP WR must be asserted HIGH when loading SERIAL DATA to secondary registers. | | FSELS | 16 | CMOS/TTL INPUT | Provides option of selecting DPI information stored in primary registers (FSELS = "1") or secondary registers (FSELS = "0") | # Table 8J. Digital Processor Interface (DPI) Direct Parallel Input Mode Pin Functions | SYMBOL | PINS | I/O TYPE | FUNCTION | |---------|----------------------------------------|----------------|-------------------------------------------------------------------| | M(6:0) | 15 (MSB), 14, 13, 10,<br>9, 8, 7 (LSB) | CMOS/TTL INPUT | M-COUNTER BITS 6(MSB) - O(LSB). | | A(3:0) | 21 (MSB), 20, 19,<br>18 (LSB) | CMOS/TTL INPUT | A-COUNTER BITS 3(MSB) - O(LSB). | | R(3:0) | 5 (MSB), 4, 3, 2 (LSB) | CMOS/TTL INPUT | R-COUNTER BITS 3(MSB) - O(LSB). | | PRE EN/ | 16 | CMOS/TTL INPUT | PRESCALER ENABLE. Enables Divide by 10/11 Prescaler (Active LOW). | 03216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 **9003336** 0000943 453 **1** Figure 11B. Output Spectrum - Phase Noise QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER **TECHNICAL DATA SHEET** DATA SUBJECT TO CHANGE WITHOUT NOTICE Q3216 ■ 7003336 0000944 39T ■ # <u>APPLICATION INFORMATION</u> General A high performance frequency synthesizer can be designed by connecting loop filter components, a voltage-controlled oscillator (VCO) and reference oscillator to the Q3216. As a sample application, a PLL frequency synthesizer can be designed which generates output frequencies from 900 to 1600 MHz in 1.25 MHz steps while phase locked to a 10 MHz reference oscillator input. The 1.25 MHz frequency step size requires a phase detector comparison frequency, F<sub>PD</sub> = 1.25 MHz. See figure 11 for output spectrum. The following sections describe how to connect the Q3216 for this application, calculate the R, M and A values for programming the Q3216, construct the active loop filter, and analyze loop stability. Refer to figures 12, 13, and 14. # **VCO/Reference Input Connections** When using a single-ended input signal, VCO IN (pin 27) is AC-coupled with a high frequency 1000pF capacitor. The other input, VCO IN/(pin 28), is AC-coupled to ground in the same manner as shown in figure 5a. Because the input impedance between the two is approximately 80 ohms plus reactance, an external shunt 100 ohm input termination resistor matches the input to a 50 ohm source as shown in the measured plot of Figure 3. If the VCO is in close proximity to the PLL chip, the Figure 12. Second Order Type II PLL $\theta_i(s) \xrightarrow{+} \Sigma \qquad K_{\phi} \qquad F(s) \qquad K_{V} \qquad \theta_{o}(s)$ Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, 100 ohm terminating resistor may not be necessary if the connecting trace is so short so as to not warrant transmission line design considerations. In a balanced 50 ohm configuration, both double-ended VCO outputs should be AC-coupled to pins 27 and 28. An example of implementing a differential input signal is shown in figure 5b. Additionally, the output noise performance can sometimes be improved by experimenting with lower values for the AC-coupling capacitors to pins 27 and 28. The idea here is that smaller-value caps will effectively differentiate the signal into VCO IN thereby providing a modicum of high pass filtering and improved lower frequency noise immunity. # **Programming the Binary Counters** For a synthesizer output frequency of $F_{VCO}$ = 1598.75 MHz, the total divide ratio is: $$N = F_{VCO}/F_{PD}$$ = 1598.75/1.25 = 1279 (6) The binary values in which to program the binary R, M and A counters are given by: $$R = (F_{REF}/F_{PD}) - 1 = 7$$ $(R0,R1,R2 = HIGH;$ $R3 \text{ to } R5 = LOW)$ (7) $$M = Integer \{N/10\} - 1 = 126$$ $(M0 = LOW; M1 to M6 = HIGH;$ $M7, M8 = LOW)$ (8) $$A = N - (10 \bullet (M + 1)) = 9$$ (A1, A2 = LOW; A0,A3 = HIGH) (9) # Calculating Loop Filter Component Values Figure 12 shows a block diagram of a PLL feedback control system. E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 **—** 9003336 0000945 226 **—** A second order type II PLL has two perfect integrators (poles on the imaginary axis). The tuning voltage-to-frequency conversion of the VCO implements integration with respect to phase, and the other integrator is obtained with the active loop filter shown in figure 11 whose transfer function is given by: $$F(s) = \frac{(1 + s \cdot T_2)}{s \cdot T_1} \tag{10}$$ The transfer function of output phase to input phase in terms of frequency is given by: $$\frac{\theta_{o}(s)}{\theta_{i}(s)} = \frac{N \cdot (1 + s \cdot T_{2})}{\frac{s^{2} \cdot N \cdot T_{1}}{K_{V} \cdot K_{\Phi}} + s \cdot T_{2} + 1}$$ (11) where $K_V$ (Rad/V) is the VCO tuning sensitivity, $K_{\varphi}(V/Rad)$ is the phase detector gain constant, N is the VCO-to-phase detector comparison frequency divide ratio and $$T_1 = R_1 \bullet C$$ and $T_2 = R_2 \bullet C$ are time constants based on the active loop filter components. Using standard control theory, this can be rewritten as: $$\frac{\theta_{o}(s)}{\theta_{i}(s)} = \frac{\frac{N \cdot (1 + s \cdot T_{2})}{s^{2}}}{\frac{s^{2}}{\omega_{n}^{2}} + \frac{2 \cdot s \cdot \zeta}{\omega_{n}} + 1}$$ (12) where the "natural frequency", $\omega_n$ and damping factor, $\zeta$ are given by: $$\omega_{n} = \sqrt{\frac{K_{V} \bullet K_{\phi}}{N \bullet T_{1}}}$$ (13) and $$\zeta = \frac{\omega_n \cdot T_2}{2} \tag{14}$$ For this application, K<sub>V</sub> is $2 \bullet \pi (80 \text{ MHz/V}, \text{VCO specification})$ QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, and $K_{\varphi}$ for the Q3216 is 0.302 V/Rad. $\omega_n$ and $\zeta$ are usually constrained by the noise performance, stability, and settling time requirements of the loop. In this example, $$\omega_n = 2 \bullet \pi \bullet 20 \text{KRad/s (F}_n = 20 \text{ kHz)}$$ and These values correspond to the synthesizer output at 1600 MHz, or N = 1280. $\zeta = 0.85$ . E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE **---** 9003336 0000946 162 **---** If C is chosen to be 4700 pF, then $R_1$ and $R_2$ are left to be calculated from: $$R_1 = \frac{K_V \bullet K_{\phi}}{\omega_n^2 \bullet N \bullet C} = 1598 \Omega$$ (15) and $$R_2 = \frac{2 \cdot \zeta}{\omega_n \cdot C} = 2878 \Omega \tag{16}$$ # **Loop Stability Analysis** There are many different methods of analyzing the stability of feedback control networks. The approach used here is to derive the total open loop transfer function of the network and perform a Bode analysis. The open loop transfer function of the PLL with an ideal loop filter with no other delays, T(s), is given by: $$T(s) = \frac{K_{V} \cdot K_{\phi} \cdot F(s)}{N \cdot s}$$ (17) Substituting (10) for F(s), $s = j\omega$ and converting to magnitude and phase, $$|T(j\omega)|^2 = \frac{(K_V \bullet K_{\phi}/\omega \bullet N)^2 \bullet (1 + \omega^2 \bullet T_2^2)}{\omega^2 \bullet T_1^2}$$ (18) and $$\angle T(j\omega) = -180 + tan^{-1}(\omega \cdot T_2) \qquad (19)$$ In a Bode analysis, the phase margin is the difference between -180 degrees and the phase angle of $T(j\omega)$ at the frequency where $|T(j\omega)|$ is equal to unity. Although a phase margin greater than zero theoretically yields a stable loop, it is desirable to have at least 40° of phase margin to limit "peaking" in the frequency response and "ringing" in the transient response of the loop. In the example, evaluating (18) and (19) yields a phase margin of 71.6° at a unity magnitude frequency of 35.5 kHz. 26 QUALCOMM Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER DATA SUBJECT TO CHANGE WITHOUT NOTICE **TECHNICAL DATA SHEET** QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, It is important to note that above results apply strictly to the ideal second order type 2 loop. However, a practical design has op-amp finite gain/bandwidth effects, additional poles and zeros for filtering, and other delays in the loop. If these additional effects are neglected during the analysis, the consequences can be severe. Therefore, the following sections have been included to describe many of these additional effects and to re-analyze loop stability and to analyze closed loop frequency response in light of these additional considerations. # Op Amp Finite Gain/Bandwidth The open loop transfer function, (17), includes an ideal loop filter with a perfect integrator, which implies an op-amp with infinitely large signal voltage gain and bandwidth. The open-loop response of a typical op-amp is predominantly described by: $$A_0(s) = \frac{A_0}{1 + s \cdot T_0}$$ (20) where To, the dominant pole, is given by: $$T_0 = \frac{A_0}{2 \cdot \pi \cdot GBW} \tag{21}$$ The large signal voltage gain, $A_o$ , and the gain-bandwidth product, GBW, are specified in the op-amp manufacturer's data sheets. For this implementation, we use OP-27 whose $A_0$ and GBW specifications are $2 \cdot 10^6$ and 8 MHz respectively. With the op-amp response taken into account, the loop filter transfer function becomes: $$F'(s) = \frac{(1 + s \cdot T_2)}{s \cdot T_1 + [1 + s \cdot (T_1 + T_2)] \cdot (1 + s \cdot T_0)/A_0}$$ (22) E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 **9**003336 0000947 019 🖿 Further evaluation of (22) reveals that the finite gain and bandwidth of the opamp effectively add another pole to the loop filter response (the PLL overall open loop transfer function). The frequency of this pole is reduced by the amount of gain required of the op-amp (R2/R1 feedback ratio). However, for a given amount of gain, the pole is farther out for an op-amp with a higher GBW. Depending on the gain of the loop filter and the op-amp GBW, this significantly impacts the phase margin of the loop and (22) should be used in the stability analysis. In some very wide loop bandwidth applications, it may be necessary to take the higher order op-amp poles into account. # **Pre-Integrator Filtering** The Q3216 digital phase detector supplies error information by generating pulses at the reference frequency with a duty cycle proportional to the phase error. Voltage offsets between the phase detector and VCO—caused by component mismatches, op-amp input offsets, or other imbalances-are transformed into a steady state phase-error. This results in error pulses of large amplitude and short duration that contain high power at many harmonics of F<sub>PD</sub>. The active loop filter is being relied on to filter linearly the DC averages of these pulses. However, highfrequency, large amplitude signals on the inputs of an op-amp can cause non-linear saturation in the amplifier, greatly reducing its GBW. This effect can be devastating to wide-bandwidth PLLs. One solution is to pre-filter the error pulses before they reach the active filter by inserting an RC lowpass section by splitting $R_1$ . The modified loop filter with the "pre-integrator" filter is shown in figure 13b. The addition of this circuit adds another pole, which can potentially degrade the phase margin. The time QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, constant, T<sub>C</sub>, and frequency, F<sub>C</sub>, of the pole are given by: $$T_C = \frac{R_1 \cdot C_C}{4} \tag{23}$$ and $$F_C = \frac{1}{2 \cdot \pi \cdot T_C} \tag{24}$$ The loop filter transfer function with the pre-integrator pole included is given by $$F''(s) =$$ $$\frac{(1 + s \cdot T_2) / (1 + s \cdot T_C)}{s \cdot T_1 + 2[1 + s \cdot (T_1/2 + T_2)] \cdot (1 + s \cdot T_0) / A_0}$$ (25) The pole should be placed far enough below the reference frequency to prefilter the phase detector pulses enough to keep the op-amp response linear and attenuate the reference spurs on the synthesizer output, while keeping it far enough above $\omega_n$ so as not to degrade the phase margin. A rule of thumb is to place $F_C$ greater than 10 times $F_n$ . Accordingly, we set $C_C$ = 2000pF. However, this imposes a degradation in phase margin. Another possible solution for preintegrator filtering is to use a series LR section in place of the RC type previously described. This alternative scheme is shown in Figure 13c. Like with the RC type pre-integrator filter, the addition of this circuit adds a pole which can potentially degrade the phase margin. The time constant, $T_{C'}$ , and frequency, $F_{C'}$ , of the pole are given by: $$T_{C'} = \frac{L}{R_1} \tag{26}$$ and $$F_{C'} = \frac{1}{2 \cdot \pi \cdot T_{C'}}$$ (27) The loop filter transfer function with the 27 E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE series LR pre-integrator pole included is given as follows: $$F''(s) =$$ $$\frac{\{1 + s \cdot T_2\} / \{1 + s \cdot T_{C'}\}}{s \cdot T_1 + [1 + s \cdot (T_1 + T_2)] \cdot \{1 + s \cdot T_0\} / A_0}$$ (28) All related design guidelines apply as with the RC type pre-integrator filter scheme. # Digital Phase Detector Sampling Delay In the above analysis, the frequency divider and phase detector were treated as constant, linear gain elements (1/N and $K_{\phi}$ , respectively) with no frequency response. In fact, there is a finite propagation delay through the counters that implement the frequency divider. In the frequency domain, this fixed time delay corresponds to a phase shift which increases linearly with frequency. Similarly, the digital phase detector responds to the edges of the frequency-divided reference and VCO signals. Thus, it cannot be treated in a continuous-time fashion. There is an inherent sampling QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, delay of one-half the period of the phase comparison frequency. Generally, this delay is at least an order of magnitude greater than the frequency divider delay, therefore divider delay may be neglected. Because the phase error is encoded using pulse-width modulation, there is an associated output spectrum, with a DC component equal to the duty cycle of the pulse or phase error. If the higher frequency components of the output are neglected, the phase detector is modeled with a linear transfer functions of $$\mathbf{K}_{\phi}'(\mathbf{s}) = \mathbf{K}_{\phi} \bullet \mathbf{e}^{-[\mathbf{s}/(2 \bullet \mathbf{F}_{PD})]}$$ (29) which contributes a phase delay of: E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE **9003336 0000949 971** $$\angle K_{\phi}'(\omega) = \frac{\omega}{2 \cdot F_{PD}}$$ (30) where F<sub>PD</sub> is the phase detector comparison frequency and $K_{\phi}$ is the phase detector gain constant. # **Additional Reference Suppression Filtering** The higher frequency components of the phase detector output pulses have the effect of modulating the VCO at the harmonics of FPD, creating sidebands on the synthesizer output known as "reference spurs". The pre-integrator filtering can help reduce these spurs to meet very low spurious requirements. But it may be necessary to include a higher degree of filtering. This increases attenuation at the phase comparison frequency, FPD, while maintaining low insertion phase and loss down inside the loop bandwidth so as not to degrade the phase margin. One example is the LC low-pass filter network, shown in figure 14. The voltage transfer function of this network is: $$F_{R}(s)^{-1} = \left(1 + \frac{s^{2} \cdot L_{4} \cdot C_{5}}{1 + s^{2} \cdot L_{4} \cdot C_{4}}\right)$$ $$\cdot \left(1 + \frac{s^{2} \cdot L_{2} \cdot C_{3}}{1 + s^{2} \cdot L_{2} \cdot C_{2}}\right)$$ $$\cdot (1 + s \cdot C_{1} \cdot R_{S})$$ $$+ \left(\frac{s^{2} \cdot L_{2} \cdot C_{5}}{1 + s^{2} \cdot L_{2} \cdot C_{2}}\right)$$ $$\cdot (1 + s \cdot C_{1} \cdot R_{S})$$ $$+ \left(1 + \frac{s^{2} \cdot L_{4} \cdot C_{5}}{1 + s^{2} \cdot L_{4} \cdot C_{4}}\right)$$ $$\cdot (s \cdot C_{3} \cdot R_{S}) + (s \cdot C_{5} \cdot R_{S})$$ (31) A series $100\Omega$ resistor at the output of the op-amp establishes the source resistance. QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, The filter drives the varactor tuning network of the VCO which, is modeled as a low value shunt capacitance. The filter is singly terminated, driving a high impedance. A high ripple (reflection coefficient = 50%) Cauer-Chebyshev response is selected from a filter design handbook (e.g., Handbook of Filter Synthesis) to yield a steep rolloff. This allows placement of the cutoff frequency very near F<sub>PD</sub> to keep the poles far away from the loop bandwidth and to minimize their impact on the phase margin. The high ripple is not detrimental as long as the response is flat down in the PLL loop bandwidth. Finally, the frequency of the transmission zeros are adjusted (by changing C2 and C4) in such a way as to create a wide "notch" response at FPD = 1.25 MHz and the rest of the filter was optimized to use standard component The filter's resulting voltage transfer function magnitude and phase response vs. frequency, shown in figure 15, indicate an insertion phase of -14° at 35.5 kHz, and a -90 dB notch at 1.25 MHz. In practice, the filter achieves about 60 dB of attenuation, due to limitation of the Q-value of the practical filter components and physical layout. The parallel-resonant LC tanks, which make the transmission zeros, are inherently high impedances at the notch frequency and, without proper shielding, can actually pick up switching noise at the notch frequency via RF-coupling. A 3-pole elliptic filter designed to suppress reference energy from an $F_{PD} = 1$ MHz is shown in figure 16. Using the same source and termination impedance as in the previous example, this simpler topology allows direct scaling of component values to 29 E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 03216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER **TECHNICAL DATA SHEET** DATA SUBJECT TO CHANGE WITHOUT NOTICE accomodate sideband suppression for different phase comparison frequencies, albeit with somewhat less attenuation effect than the 5-pole design. # Stability Analysis (Revisited) and Closed Loop Response The stability analysis is repeated, calculating the unity gain frequency, $F_0$ dB, of the open loop transfer function , T(s), and evaluating the phase margin, $\phi_m$ , at that frequency, for loops which include the effects described above. Also evaluated is the closed loop frequency response in terms of the total open loop gain and loop divisor, N, given by $$\frac{\theta_{o}(s)}{\theta_{i}(s)} = \frac{T(s)}{[1 + T(s)/N]}$$ (32) Peaking in the closed loop response is defined as the ratio of its maximum magnitude to its magnitude at DC. However, the DC value of the open loop response is equal to N: $$\frac{\theta_0(DC)}{\theta_i(DC)} = N \tag{33}$$ Thus, Peaking = 20 • log $$\left[ \frac{\max \left\{ \frac{\theta_o(s)}{\theta_i(s)} \right\}}{N} \right]$$ (34) In general, as the phase margin decreases, the peaking in the closed loop response QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, increases. The phase margin and closed loop frequency response are evaluated for five different cases. These cases begin with the ideal second order type II loop, $T_1(s)$ , then cumulatively add the effects to the op-amp finite gain/bandwidth, $T_2(s)$ , preintegrator filter pole, $T_3(s)$ , phase detector sampling delay, $T_4(s)$ , and reference suppression filter, $T_5(s)$ . The results are shown in Table 9, and plotted in figures 17 and 18, for two cases of loop divisors: $$N = 1280 (F_{VCO} = 1600 MHz)$$ and, $N = 640 (F_{VCO} = 800 MHz)$ First, at the lower end of the synthesizer output frequency range, 800 MHz, N decreases by a factor of 2 to 640. On inspecting (13) and (14) it is clear that both $\omega_n$ and $\zeta$ increase by a factor of $\sqrt{2}$ . A recollection of servo theory on a second type II loop suggests that an increase in damping always improves the phase margin and, hence, the stability of the loop. The results show that for this ideal case the phase margin increases from $\phi_m = 71.7^\circ$ at $F_0$ dB = 35.6 kHz at N = 1280 to $\phi_m = 80.3^\circ$ at $F_0$ dB = 69.0 kHz at N = 640. As expected, the peaking drops from 1.5 dB to 1.0 dB. For the case of $T_2(s)$ , the op-amp finite gain/bandwidth effects degrade the phase margin by 1.7°, where $\phi_m$ = 70.0° for N = 1280. Where N = 640, the phase margin is degraded by 3.3° with $\phi_m$ = 77.0°. With the incorporation of the preintegrator filter, the results for T<sub>3</sub>(s) show a more pronounced impact on the phase margin and peaking. When the phase detector sampling delay is added, it is evident that although it does not effect the magnitude of the open loop gain, $|T_4(s)|$ , the phase margin is degraded by the added phase delay of E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE ■ 9003336 0000951 52T ■ 9.4° at the unity gain frequency, $F_0$ dB = 65.0 kHz, for N = 640, and 5.1° at $F_0$ dB = 35.0 kHz, for N = 1280. Up to this point, the results of this example have indicated that although the added poles and delays have begun to impact the phase margin and induce peaking in the closed-loop frequency response, the loop is still behaving approximately like the second order loop in that for the larger $\omega_n$ and $\zeta$ in the N=640 case, the phase margin and peaking are less. This is due to the fact that, up to this point, the pole and zero of the loop filter, $R_1 \bullet C$ and $R_2 \bullet C$ , are still dominating the response. However, this is not the general case. For example, if the loop bandwidth were higher, it would require more gain out of the op-amp (larger $R_2/R_1$ ratio), and the op-amp pole would be more dominant. Also, the pre-integrator pole and detector sampling delays would be relatively higher and thus have more impact. Finally, the results show that by adding the reference suppression filter in $T_5$ (s), the impact on the phase margin and peaking is quite severe in both cases, $\phi_m = 41.5^\circ$ for N = 1280, and $\phi_m = 26.5^\circ$ for N = 640. It is extremely important to note that the impact is more pronounced for the case N = 640 (see figure 18). This is significant in that it contradicts the results of the second loop theory. This is caused by the loop no longer approximating the second order loop. In fact, the higher order effects cause the natural loop bandwidth and damping to lose their meaning in terms of loop stability. Although the phase margin of $41.5^{\circ}$ at $F_{VCO} = 1600 \text{ MHz}$ (N = 1280) is still acceptable, the results at N = 640 pose a few problems when operating at the frequency $F_{VCO}$ = 800 MHz. First, the low phase margin of 26.5° is not enough to allow for component tolerances and drift due to age, temperature, etc. Therefore, under some conditions the loop could become unstable and lose lock completely. Also, the high amount of peaking (7.4 dB) in the closed loop response corresponds to a higher "overshoot" in the transient response of the loop. For the loop to remain linear in operation, the VCO must have a wider tuning range, and the loop amplifier must have a wider dynamic range in order to accommodate for this overshoot. Finally, this excessive peaking in the loop frequency response amplifies both the VCO and reference phase noise contributions at frequency offsets where the peaking occurs. Therefore, it can heavily degrade the expected phase noise performance at those frequencies. In summary, the results show that the cumulative effects of all these additional factors, greatly degrades the stability when compared with an ideal second order loop. Therefore, a different design approach is in order when operating over the entire frequency range $F_{VCO} = 800$ -1600 MHz. For example, using a reference suppression filter technique which has less insertion phase, such as a third order LC, or a twin T notch at 1.25 MHz would reduce its insertion phase delay, although it may require in-circuit tuning to achieve adequate rejection. Alternatively, the effect of decreasing N in the loop gain could be equalized by non-linearizing the VCO tuning sensitivity over the frequency range. QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE Table 9. Phase Margin vs. Loop Configuration | EXPRESSION | DESCRIPTION | N | F <sub>O</sub> dB | фт | PEAKING | |--------------------------------------------------------------------------------------|-----------------------------------------------------------|------|-------------------|--------|---------| | $T_1(s) = \frac{K_V \bullet K_{\phi} \bullet F(s)}{M_{\phi} \circ F(s)}$ | Standard 2nd Order Type II Loop | 1280 | 35.6 kHz | 71.7° | 1.5 dB | | 17157 - N • s | $\omega_n = 2\pi \bullet 20 \text{ KRad/s}, \zeta = 0.85$ | 640 | 69.0 kHz | 80.3° | 1.0 dB | | $T_2(s) = \frac{K_V \bullet K_{\varphi} \bullet F'(s)}{N \bullet s}$ | Adds op-amp characteristics | 1280 | 35.6 kHz | 70.0° | 1.6 dB | | 12(S) — N • S | $A_0 = 2 \times 10^6$ , GBW = 8 MHz | 640 | 68.5 kHz | 77.0° | 1.1 dB | | $T_3(s) = \frac{K_V \bullet K_{\varphi} \bullet F''(s)}{N \bullet s}$ | Adds pre-integrator capacitor | 1280 | 35.0 kHz | 60.4° | 1.9 dB | | N • s | C <sub>C</sub> = 2000 pF | 640 | 65.0 kHz | 59.35° | 1.3 dB | | $T_4(s) = \frac{K_V \bullet K'_{\Phi}(s) \bullet F''(s)}{N \bullet s}$ | Adds PFD sample delay | 1280 | 35.0 kHz | 55.3° | 2.1 dB | | | Κ' <sub>φ</sub> (s) | 640 | 65.0 kHz | 50.1° | 1.7 dB | | $T_5(s) = \frac{K_V \bullet K'_{\phi}(s) \bullet F'(s) \bullet F_R(s)}{M \bullet s}$ | Adds reference suppression filter | 1280 | 34.5 kHz | 41.5° | 3.2 dB | | N • s | response, F <sub>R</sub> (s) | 640 | 62.5 kHz | 26.5° | 7.4 dB | # Synthesizer Output Spectrum Figure 11a shows the output spectrum of a synthesizer programmed to 1598.75 MHz (N = 1279) at a span of 5 MHz, indicates the 1.25 MHz reference spurious outputs are less than -74 dBc. At frequency offsets less than the loop bandwidth, the synthesizer output phase noise consists of the reference phase noise, the Q3216 frequency divider/phase detector noise floor and the op-amp active loop filter's noise, all multiplied up by the loop divisor: $N = 1279 \text{ or } 20 \bullet \log_{10}(N) = 62 \text{ dB}$ Figure 11b, shows the synthesizer output phase noise measured in a 1 kHz bandwidth at frequency offsets up to 100 kHz. The plot shows that at a 20 kHz offset, the output phase noise is about -87 dBc/Hz. The Q3216 phase noise contribution at that offset is less than or equal to: $-87 - 62 = -149 \, \text{dBc/Hz} @ 20 \, \text{KHz}$ The Q3216 PLL is an ECL device. This calculation substantiates a phase noise floor of an ECL device to be > -150 dBc. Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products E-mail: vlsi-products@qualcomm.com 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, Telephone: (619) 658-5005, Fax: (619) 658-1556 9003336 0000955 175 🖿 # FREQUENCY SYNTHESIZER DESIGN CONSIDERATIONS WITH THE Q3216 # General Electromagnetic Issues Proper power supply biasing and grounding are critical to the design of frequency synthesizers for high performance communications systems. Power supply and digital bus noise can couple into the PLL circuitry and degrade phase noise performance. Additionally, PLL divider switching noise and phase detector pulses coupling onto power supply lines can create EMI problems and couple into high-gain/wideband IF amplifier chains. The Q3216 offers some key advantages in these areas, due to its highly integrated architecture. In the Q3216 synthesizer, all the high speed digital circuitry is confined to a small area and the internal logic is implemented with lower bias currents due to a high ft process, and uses fully differential CML circuits. Both of these features reduce the amount of switching noise on the power supply inputs. This can be compared with a discrete, distributed design, which has long circuit traces carrying fast switching logic signals, which require special terminations. The discrete approach also allows a greater opportunity for picking up external noise, which can degrade the synthesizer's phase noise performance. The Q3216 architecture and pinout are optimized for simple and compact external circuit layout, which aids in these issues. However, there are still some important guidelines to follow. When programming a PLL synthesizer using a digital microprocessor bus, it is desirable to isolate the bus from the frequency divider/phase detector circuitry because it is usually switching all the time and can add noise to the synthesizer. If, for instance, the HOP WR, QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, M1 WR, M2 WR, and AWR signals are being controlled by logic that is very noisey or perhaps goes to a high impedance state when the signals are deselected, the connecting traces can easily pick up extraneous signals which RFcouple to the output and become another component of low-level additive phase noise. The Data Bus Inputs can also be susceptible in this way. One way to mitigate this so-called noise feedthru affect is to put high-frequency bypass capacitors, such as 100pF value, right at the PLL control interface pins in question. In this way, maximizing the noise immunity will help in achieving optimum phase noise results. The Q3216 bus interface is double-buffered, which aids in this isolation. Also, the device pinout is configured so that all the digital inputs are on one side of the package, allowing partitioning between the digital and analog portions of the printed circuit board layout. Additionally, the Q3216 contains onchip bandgap voltage referencing which is effective for filtering noise below approximately 30 kHz when the power supply requirement of $V_{CC}$ = +5.0 ± 0.5 V is met. To limit the AM to PM conversion phase noise at higher frequencies, it is essential to add external power supply filtering. First, the $V_{CC}$ inputs should each be bypassed to ground with about a 0.01 $\mu$ F capacitor. To simplify circuit layout, these pins can be connected together underneath the Q3216 package on the PWB. The +5 V can run off of the same +5 V logic supply; but, depending on the level and frequencies of switching noise on that supply, it may be desirable to insert a series RF choke before the VCC inputs, which can handle 75 mA. For optimal synthesizer noise performance, it is recommended to use a E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE **--** 9003336 0000956 001 **--** linear regulated power supply to eliminate any contribution of extraneous noise coupling through the power bus lines to the synthesizer's output. Next, the phase detector outputs should be considered separately. There are five emitter follower outputs on the Q3216: the VCO divider output, VCO DIV OUT, the Lock Detect integrated output, CEXT, the double-ended phase detector outputs, PD U OUT and PD D OUT, and the reference divider output REF DIV OUT. The outputs have separate supply rails brought off of the Q3216. Specifically, V<sub>CCO1</sub> is the VCO DIV OUT and CEXT supply rail and V<sub>CCO2</sub> is the supply rail for PD U OUT, PD D OUT and REF DIV OUT. These outputs are each externally terminated to ground with 510 ohms (except CEXT) and therefore draw 9 mA from its supply rail. Since REF DIV OUT and VCO DIV OUT are brought off-chip with their own output drivers, they can be used to drive AC-coupled 50 ohm Test and Measurement equipment or, of course, into other ECL logic. It is sometimes useful to shift CEXT's internal out-oflock threshold closer to either the ECL 2V High or Low state in order to establish a more consistent threshold to trigger LD OUT between unlocked and locked conditions, depending on the response of the integrated waveform on CEXT. This is done by connecting a resistor (typical values between 20 K $\Omega$ to 50 K $\Omega$ ) from the CEXT output to either +5 Volts or ground, depending on which direction of bias is desired. Because emitter follower outputs are always ON, any power supply ripple or switching noise on the supply rail goes directly through to the phase detector output and therefore can increase the phase noise and spurious output of the synthesizer. Furthermore, the phase 36 QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, detector outputs convey phase error information in the form of very narrow 2 V pulses. If not dealt with, these pulses bleed into the power supply and corrupt the system. If REF DIV OUT or VCO DIV OUT are only going to be used as a test point for high impedance probing, such as for monitoring the pulse-train waveform with an oscilloscope probe, then these outputs can be externally terminated with a higher value resistor, such as 10 K $\Omega$ . This can benefit in a couple of ways, especially for very densely populated circuit layout conditions. First, it reduces the current draw of either output from 9 mA to under 0.5 mA Secondly, it will cause a lower level of signal current to radiate which reduces another additive component to potentially degrade the output phase noise. Therefore, it may be necessary to connect the phase detector supply rail, V<sub>CCO2</sub>, to a separate, well-filtered supply. The filtering should consist of a 0.01 µF bypass capacitor followed by a ladder of series inductor and shunt capacitor elements whose values can effectively filter the frequencies. For Instance, inductors of 100 µH combined with 47 μF electrolytic capacitors effectively filter noise in the tens of kHz but are not effective at higher frequencies. At these higher frequencies 0.01 µF capacitors along with ferrite beads are effective. Finally, ground plane construction is very important; its quality directly impacts the effectiveness of the filtering/ bypassing techniques. By taking advantage of the Q3216 pinout arrangement, and using surface mount components on a two-layer printed circuit board, it is possible to achieve a virtually solid ground plane under the device. The ground plane can also be utilized to act as a coaxial-like shield to prevent parallel- E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 **Q3216** 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER **TECHNICAL DATA SHEET** DATA SUBJECT TO CHANGE WITHOUT NOTICE ■ 9003336 0000957 T48 ■ line coupling between the VCO input and the digital input traces; coupling of this kind can degrade VCO input VSWR and EMI immunity which can be detrimental to the synthesizer's noise performance. Surrounding the VCO input trace with a "shield plane" of copper on the top layer, connected to the ground plane with a row of vias, should provide such a shielding effect. # YCO And Reference Line Receiver Input Minimum Edge Rates Although the device operates for sinusoidal VCO and reference input signals below 20 MHz, the sensitivity is reduced. There is a minimum edge-rate, which corresponds to about 200 mV in one half cycle of a 20 MHz sinusoid (25 ns). Therefore, the input frequency range extends down to DC with input waveforms whose amplitudes are at least 200 mVpp and rise/fall times are less than 25 ns. For larger amplitudes, the rise/fall times can be slower as long as they correspond to about 200 mV/25 ns. This is easily understood considering that the frequency divider is an edgetriggered circuit, which depends on the transition of the clock signal through a certain level threshold (also known as a zero-crossing). There is an inherent amplitude-to-phase noise conversion process associated with edge-triggered circuits. Amplitude noise on the clock signal during this transition causes an uncertainty when the zero-crossing occurred, resulting in clock edge jitter. Random jitter on the clock edges converts to phase noise in the synthesizer. Furthermore, a given amount of AM noise will cause more edge jitter on a clock which has slower edges (rise/ fall times). The longer it takes to pass through the zero-crossing threshold, the more influence the AM noise will have QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, on the zero crossing. For applications in which phase noise performance is critical, the circuit in Figure 19 is recommended for squaring up sinusoidal divider inputs below 20 MHz. (See #3 under References). # Phase/Frequency Detector Considerations Ideally, the phase detector's behaviour is such that as the skew between REF DIV and VCO DIV signals goes to zero, the output pulse should become smaller and smaller in duration, while maintaining its full 2V amplitude. However, in real operation there would be some minimum pulse width below which the amplitude would start to decrease as well and hence, create a non-linearity due to the pulse changing in two dimensions, amplitude and time. With the addition of the offset pulse, tRP to both PD conditions, this socalled "dead zone" non-linearity is alleviated. This situation can be exploited to optimize the common-mode rejection of the phase detector output pulses as they are subtracted from one another in the differential active loop filter. By implementing a circuit that biases the phase detector outputs and introduces a tuneable phase error offset, as in Figure 20, the residual reference frequency energy that is seen as sideband spurs around the synthesizer's output frequency, can be significantly attenuated or even nulled out completely. One precaution that should be taken into account is to ensure that the phase detector output levels are well within the common-mode input voltage range for the particular OP-AMP used in the differential active loop filter. Since the phase detector outputs are positive-going pulses which start at a DC operating level of ≈ 2V, the OP-AMP will have to permit a common-mode input voltage > E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE 03216 9003336 0000958 984 down to at least 2VDC plus some added headroom for good measure. This condition may not be met if the OP-AMP is biased between V<sub>CC</sub> and Ground, and may require connecting the minus supply pin to some negative VEE voltage like - 5VDC. The Q3216 phase detector outputs are designed to track each other over the operating temperature range, although enough phase offset to allow for mismatches in the temperature coefficients of the components in the differential active loop filter should be accommodated. If this approach is unacceptable, the Q3216 reference and VCO divider outputs may be used to drive and external phase/frequency detector. Another important consideration is the use of pre-integrator filter capacitors as shown in Figure 13b. In normal operation between phase detector output pulses, the voltage on capacitor Cc charges up to the V<sub>OL</sub> level (2.1V). During an output pulse, the voltage then jumps to V<sub>OH</sub>(4V) and the capacitor starts to charge through $R_1/2$ . The actual voltage at the output of the phase detector is the voltage divider of $R_1/2$ and the shunt bias resistor, R<sub>T</sub>. These outputs are driven by ECL2V output drivers which maintain an approximately 2V swing at the pin while driving the shunt bias resistor, R<sub>T</sub>, followed by a series resistor, R<sub>S</sub>, terminated by a shunt capacitor, C<sub>S</sub>, as shown in the Phase Detector Output Termination Model, Figure 21. The minimum bias resistor, R<sub>T</sub>, is 240 ohms, the minimum series resistance, R<sub>s</sub>, is 100 ohms, and the maximum shunt capacitance, $C_s$ , is $0.1\mu F$ , in order to maintain the AC timing parameters as given in Table 7. Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 9003336 0000959 810 # **Settling Time Considerations** In many applications the channel switching speed is very crucial. This requires accurately knowing the time it takes the PLL synthesizer to settle for a given frequency step to within a certain tolerance. The Q3216's architecture is conducive for having relatively wide loop bandwidths which result in a faster switching speed, although the design criteria always means balancing tradeoffs between noise performance, spurious rejection and step size. Various techniques of measuring synthesizer switching time can be employed which generally involve the cancellation of two frequency carriers through a mixer/ detector with some degree of frequency offset employed to relate the resulting beat note amplitude to the settling of a transient phase or frequency error at the filtered output. A more thorough treatment pertaining to "Synthesizer Switching Time" can be found in Reference #2, chapters 2 and 5. The speed with which a PLL can sweep over a certain frequency range is mainly determined by the loop integrator. Thus, it is important to understand this mechanism when fast frequency changes are required. QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, In designing sythesizers with very critical settling time criteria, it is important to note that sometimes the non-ideal behavior of the loop integrator capacitors can cause significant settling time errors. This is more often than not related to a rather subtle phenomenon called "dielectric absorption", and its' effects on sensitive settling time requirements can be devastating. An example to describe this will help illustrate the affect as follows: A synthesizer's settling time is being measured for a given step size with a procedure similar to the technique stated above. As the transient phase or frequency error output from the detector is being carefully observed and measured, an abrupt shift occurs which causes the normal decay period to become greatly exaggerated until the transient decay stabilizes once again, thereby increasing the net settling time result. This phenomenon is believed to be related to remnant polarization trapped on the dielectric interfaces within the capacitor which effectively allows the capacitor to recharge somewhat after discharging. From a circuit point of view, this extra polarization behaves like additional RCs kicking in spontaneously across the loop > E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE integrator capacitor which extend the voltage % vs. time characteristics. Different type capacitors have dielectrics which vary widely in their susceptibility to dielectric absorption, with the lower-grade variety usually being the most unsuitable. When stringent settling time accuracy is demanded, the best approach is to choose your capacitors carefully, designing with higher-grade teflon or polystyrene types for instance over, say, mica types. # Using External Prescalers for Higher Frequency Translation If you desire to use the Q3216 PLL to generate a higher output frequency (or frequencies) than its rated 1.6 GHz capability, external prescalers can be employed within the synthesizer's feedback loop to bring the VCO frequency into the Q3216's VCO input range. Prescalers are essentially frequency dividers that are implemented between the synthesized output carrier and the programmable divider inputs of the PLL device for suitable processing to the phase/frequency detector. A block diagram illustrating a single-loop synthesizer topology incorporating an external prescaler is shown in Figure 22. The prescaler, which can operate at frequencies of several gigahertz or more, first reduces the output frequency by the factor P before it is applied to the programmable divider. When the loop is in lock, $$F_{PD} = \frac{F_{OUT}}{P \bullet N}$$ or $$F_{OUT} = N \cdot (P \cdot F_{PD})$$ Although the use of a prescaler which divides the VCO output frequency by P allows the loop to operate with higher output frequencies, the frequency resolution of the PLL is limited to multiples of $P \bullet F_{PD}$ rather than $F_{PD}$ . In order to obtain the same resolution, the reference frequency must be decreased by the prescaler factor P. That is to say, the frequency step size of the synthesizer is as follows: Step Size = $$P \cdot F_{PD}$$ Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 **9**003336 0000961 479 In general, the noise performance of the PLL within its' closed-loop bandwidth is that of the reference frequency source multiplied by $(N_{TOT})^2$ , where $N_{TOT} = (N \cdot P)/R$ is the total divisor of the loop including external prescaler and reference frequency divisor, if used, and then low pass filtered by the closed-loop transfer function at ≈ 6 dB/ octave outside the loop bandwidth. That is to say, the output phase noise within the loop bandwidth is the divided-down reference phase noise + 20 LOG (N•P) dB. Note that the VCO noise is not multiplied by (N<sub>TOT</sub>)<sup>2</sup> and is high pass filtered by the loop; the synthesizer's output phase noise beyond the closedloop bandwidth is basically determined by the VCO's phase noise from this respective frequency offset. In loops where the total phase noise must be minimized, the closed-loop bandwidth is set equal to the intersection of the VCO noise and multiplied reference source noise. Additionally, if the output frequency step size is desired to be sustained at it's original resolution of $F_{PD}$ by reducing the phase detector comparison frequency by the prescaler factor, P, then this will affect the ability to optimize the phase noise and/or switching speed that can achieved. That is, the lower phase detect frequency will require a narrower loop bandwidth to get | Reference<br>Frequency,<br>F <sub>REF</sub> (MHz) | N <sub>TOT</sub> * | dB Degradation<br>to Reference<br>Phase Noise | Step Size ** (MHz)<br>to F <sub>OUT</sub> = 3 GHz | |---------------------------------------------------|--------------------|-----------------------------------------------|---------------------------------------------------| | 100 | N/A*** | | | | 50 | 60 | 36 | Non-Continuous | | 25 | 120 | 42 | Non-Continuous | | 20 | 150 | 44 | Non-Continuous | | 10 | 300 | 50 | 20 | | 5 | 600 | 56 | 10 | | 2 | 1500 | 64 | 4 | | 1 | 3000 | 70 | 2 | | 0.6 | 5000 | 74 | 1.2 | #### Notes: - \* Assumes a Reference Frequency division ratio, R = 1 - \*\* In the Q3216's Prescaler Mode, N<sub>MIN</sub> = 90 for continuous frequency steps. - \*\*\* Q3216 cannot achieve feedback division ratio of 15 in Prescaler Mode. QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE **-** 9003336 0000962 305 **-** reasonable suppression of the reference sideband spurs around the output carrier; this will in turn mean slower switching speed due to the longer settling time of the loop. An example of a synthesizer designed to output up to 3.0 GHz with the Q3216 PLL and a divide-by-2 external prescaler in its' feedback is given in Figure 23 with some basic circuit analysis to illustrate the above comments. With regards to designing with high-frequency prescalers, guarding against any parasitic oscillations means paying careful attention to true RF grounding, and RF coupling and decoupling to the device. Basically, the ground leads to the device should reach to the back plane of the circuit as soon as possible to achieve near-zero parasitic reactance at the common ground point. RF bypassing is done with a combination of capacitors positioned as close as possible to the $V_{\rm CC}$ terminal of the device. The coupling capacitors used for dc blocking at the input and output must provide a low impedance path over the desired operating range. Designers should note that with high division prescalers, the output frequency may be too low for the same value output capacitor as the input capacitor. ## Table 10. Quick Reference for Q3036 to Q3216 Migration #### Circuit Design Considerations #### **Phase Detector Outputs** Pins 36 and 37 are the opposite polarity (positive going pulses) compared to the Q3036. To account for this, the Q3216's phase/frequency detector has been modified to provide the same tuning characteristics to the synthesizer's feedback loop. This should be transparent to an existing design of a synthesizer. ## **OP-AMP** for Loop Filter The OP-AMP used in the differential loop filter needs to accommodate the common-mode input voltage range for the phase detector outputs since they pulse positive from a DC operating level of approximately 2V. This condition may not be met if the OP-AMP is biased between $V_{CC}$ and Ground. This may require connecting the OP-AMP's minus supply pin to a negative $V_{FF}$ like -5 VDC. #### Dead Zone A residual pulse of 4 nsec minimum has been internally added onto both phase detector outputs to eliminate any dead zone nonlinearity which causes output phase noise degradation. There is no requirement to offset the phase detector with a trimpot or use asymmetrical termination resistors on the outputs of the phase detector for mitigating this effect. The Q3216 has no output phase noise degradation, even with zero phase error detection. ## **Programming** For programming control via the 8-bit bus mode, both the BUSMODE Input (pin 22) and the SMODE Input (pin 21) must be set to a logic "low" state. This differentiates the digital processor interface from programming control in serial mode, which is not applicable for the Q3036. The revised specifications for the 8-bit bus mode AC timing, located in this data sheet, should be reviewed to ensure adequate timing compatability with the existing interface. #### **Power** Since the nominal power dissipation of the Q3216 is between 0.5 and 0.6 watts, there is no need for special thermal management techniques. Most designs will not require particular heatsinking or other heat dissipation methods to sustain the rated operating junction temperature of less than 150°C. Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE # Q3036 TO Q3216 MIGRATION Table 10 is a quick reference guide for circuit design considerations that should be taken when migrating from the Q3036 IC to the Q3216 IC. If you are not QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, sure if your particular design can be migrated to the Q3216, please contact QUALCOMM's VLSI Products Customer Service hotline at (619) 658-5005 or fax your questions to (619) 658-1556. E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 **==** 9003336 0000963 24% **==** 42 # **Q0410 PLL EVALUATION BOARDS** Two PLL Synthesizer Boards, the Q0410-1 and Q0410-2, are available based originally on the popular Q3036 single-chip PLL, but which can also accommodate the low-power Q3216 PLL device. Each board is a compact 4.7" x 6.8". A block diagram is shown in figure 24. # Q0410-1 Phase Locked Oscillator (PLO) Synthesizer System The Q0410-1 Synthesizer outputs frequencies from 900 to 1600 MHz with a minimum step size of 1.25 MHz over the full output range. It functions as an easy-to-use synthesizer for L-Band applications, needing only supply voltages to operate, and includes the QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, Q3216I-16N PLL (or alternatively the Q3036 if so requested), 10 MHz reference oscillator, line receiver, active loop filter, 900-1600 MHz VCO, reference suppression filter and frequency control switches. # Q0410-2 PLL Custom Prototyping Kit The Q0410-2 Custom Prototyping Kit is identical to the Q0410-1 except it does not include a VCO, reference suppression filter or passive RC loop filter components. The Q0410-2 allows the designer to rapidly configure a custom synthesizer by adding these components themself and includes special input and output connectors to easily support the use of off-board VCOs and prescalers. E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 43 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE 📰 9003336 0000964 l&& 🔤 This allows the designer to quickly evaluate the performance tradeoffs between alternative components. A Q0410 User's Guide with complete documentation including operating instructions, schematics, parts list, and design considerations is included. # Q0710 DDS-DRIVEN PLL FREQUENCY SYNTHESIZER EVALUATION SYSTEM Increasing demands are being placed on the frequency synthesizer designer to achieve greater bandwidths of operation, finer frequency resolution, improved phase noise and spurious characteristics and faster settling times, while reducing physical size and power consumption. This is a difficult problem to overcome. Single loop PLL synthesizers, while small in size provide poor noise, spurious, and settling performance and exhibit mocrophonic behavior when used at high frequencies with small step size. The multiple PLL synthesizer provides additional phase lock loops to achieve finer frequency resolution, but at an increased physical size, higher power consumption and a relatively high switching time between output frequencies. A powerfull alternative is the use of a PLL Synthesizer (such as a Q3216-based circuit) driven by a Direct Digital Synthesizer circuit, as implemented by Q0710 System. This QUALCOMM patented approach (see #6 Under References) combines the high frequency, low noise features of a PLL design with the fine frequency resolution and rapid switching times of DDS. The Q0710 system is designed to synthesize output frequencies from 900 to 1600 MHz with a frequency step size resolution of approximately 1 Hz and allows the designer to shorten the design and evaluation cycle by providing a completely assembled and tested system. The QUALCOMM application note "Hybrid PLL/DDS Frequency Synthesizers" reviews the basic operation of the PLL synthesizer and the Direct Digital Syntheiszer (DDS). After a review of the basic principles, techniques are described to combine the DDS and the PLL to create powerfull hybrid synthesizers, which can meet difficult performance specifications. Using the QUALCOMM Q2334 Dual DDS and the QUALCOMM Q3216 single chip PLL synthesizer, these hybrid synthesizers can be implemented with a minimal amount of circuitry and power. Refer to the section on Ordering Information to obtain this application note or the Q0710 Evaluation System. Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 # PLCC PACKAGING (Q32161-16N) The Q3216I-16N is packaged in the 44-pin plastic leaded chip carrier (PLCC) shown in figure 25. The dimensions are given in inches and (mm). QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE ■ 9003336 0000966 T50 **■** # **CLDCC PACKAGING (Q3216M-16L)** The Q3216M-16L is packaged in the 44-pin ceramic leaded chip carrier (CLDCC) shown in figure 26. The dimensions are given in inches and (mm). Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, E-mail: vlsi-products@qualcomm.com Telephone: (619) 658-5005, Fax: (619) 658-1556 9003336 0000967 997 📰 # **RECOMMENDED SOCKETS** # For PLCC Package Type: Methode Electronic, Inc. 213-044-602 low profile surface mount 44-pin PLCC socket. This socket is available from QUALCOMM. Another socket is the AMP 821575-1 thru-hole 44-pin carrier socket. # For CLDCC Package Type: AMP 641747-2 thru-hole 44-pin carrier socket, or AMP 641343-2 surface mount 44-pin carrier socket. # ORDERING INFORMATION ## Table 11. Q3216 Ordering Information | PART<br>NUMBER | MAXIMUM VCO<br>INPUT FREQUENCY | PACKAGE | TEMPERATURE<br>RANGE | V <sub>cc</sub> INPUT | NOTES | | | | |----------------|-------------------------------------|------------------------------------|----------------------|-----------------------|-------|--|--|--| | Q3216I-16N | 1.6 GHz | 44-Pin PLCC | - 45°C to + 85°C | 4.5 VDC to 5.5 VDC | | | | | | Q3216M-16L | 1.6 GHz | 44-Pin CLDCC | − 55°C to + 85°C | 4.5 VDC to 5.5 VDC | 1 | | | | | Q0410-1 | 900-1600 MHz PLO Synthesizer System | | | | | | | | | Q0410-2 | PLL Custom Prototypi | PLL Custom Prototyping Kit | | | | | | | | Q0710-1 | DDS - Driven PLL Eva | DDS - Driven PLL Evaluation System | | | | | | | | 213-044-602 | 44-pin Socket | | | | 3 | | | | #### Notes: - 1. For more information, reference the "Q3216 M-16L Military Version Description" section on Page 6 of this data sheet. - 2. For more information, reference "PLL, DDS, VCO Synthesizer Boards" Technical Data Sheet - 3. This socket is supplied only as a convenience to those customers purchasing Q3216 ICs. It cannot be purchased separately. # REFERENCES - F. M. Gardner, PhD, Phaselock Techniques, Second Edition, John Wiley & Sons, Inc., New York, NY 1979 - V. Manassewitsch, Frequency Synthesizers, Theory and Design, John Wiley & Sons, Inc., New York, NY, 1987 - 3.) MECL Device Data, Motorola databook, 1989 - 4.) P. Gray, R. Paul, and R. Meyer, Analysis and Design of Analog Integrated Circuits, Second Edition, John Wiley & Sons, Inc., New York, NY, 1977, 1984 - Anatol I. Zverev, Handbook of Filter Synthesis, John Wiley & Sons, Inc., New York, NY, 1967 - 6.] U.S. Patent No. 4,965,533 "Direct Digital Synthesizer Driven Phase Lock Loop Frequency Synthesizer" # **RELATED QUALCOMM LITERATURE** - AN2334-4 "Hybrid PLL/DDS Frequency Synthesizers" - Q0410-1 User's Guide for Q0410 Phase-Locked Oscillator (PLO) Synthesizer System - "PLL, DDS, VCO Synthesizer Boards" Technical Data Sheet E-mail: vlsi-products@qualcomm.com Telephone: [619] 658-5005, Fax: [619] 658-1556 Q3216 1.6 GHz LOW POWER PLL FREQUENCY SYNTHESIZER TECHNICAL DATA SHEET DATA SUBJECT TO CHANGE WITHOUT NOTICE QUALCOMM Incorporated, VLSI Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, **--** 9003336 0000968 823 **--**