

# 20-40 GHz Amplifier

# **Technical Data**

# HMMC-5040

# **Features**

- Large Bandwidth: 20 - 44 GHz Typical 21 - 40 GHz Specified
- High Gain: 22 dB Typical
- Saturated Output Power: 21 dBm Typical
- **Supply Bias:** ≤ 4.5 volts @ ≤ 300 mA

# **Description**

The HMMC-5040 is a high-gain broadband MMIC amplifier designed for both military applications and commercial communication systems. This four stage amplifier has input and output matching circuitry for use in 50 ohm environments. It is fabricated using a PHEMT integrated circuit structure that provides exceptional broadband performance. The backside of the chip is both RF and DC ground. This helps simplify the assembly process and reduces assembly related performance variations and costs. This MMIC is a cost effective alternative to hybrid (discrete-FET) amplifiers that require complex tuning and assembly processes.



Chip Size: Chip Size Tolerance: Chip Thickness: Pad Dimensions:  $\begin{array}{l} 1720 \ x \ 760 \ \mu m \ (67.7 \ x \ 29.9 \ mils) \\ \pm 10 \ \mu m \ (\pm 0.4 \ mils) \\ 127 \ \pm \ 15 \ \mu m \ (5.0 \ \pm \ 0.6 \ mils) \\ 80 \ x \ 80 \ \mu m \ (3.1 \ x \ 3.1 \ mils) \end{array}$ 

# Absolute Maximum Ratings<sup>[1]</sup>

| Symbol                 | Parameters/Conditions              | Units | Min. | Max. |
|------------------------|------------------------------------|-------|------|------|
| V <sub>D1, 2-3-4</sub> | Drain Supply Voltages              | V     |      | 5    |
| V <sub>G1, 2-3-4</sub> | Gate Supply Voltages               | V     | -3.0 | 0.5  |
| I <sub>DD</sub>        | Total Drain Current                | mA    |      | 400  |
| P <sub>in</sub>        | RF Input Power                     | dBm   |      | 21   |
| T <sub>ch</sub>        | Channel Temperature <sup>[2]</sup> | °C    |      | +160 |
| T <sub>A</sub>         | Backside Ambient Temp.             | °C    | -55  | +75  |
| T <sub>STG</sub>       | Storage Temperature                | °C    | -65  | +165 |
| T <sub>max</sub>       | Maximum Assembly Temp.             | °C    |      | +300 |
| NT - 4                 | ·                                  | · ·   |      |      |

#### Note:

1. Absolute maximum ratings for continuous operation unless otherwise noted.

2. Refer to DC Specifications/Physical Properties table for derating information.

| Symbol                  | Parameters and Test Conditions                                                                           | Units | Min. | Тур. | Max. |
|-------------------------|----------------------------------------------------------------------------------------------------------|-------|------|------|------|
| V <sub>D1, 2-3-4</sub>  | Drain Supply Operating Voltages                                                                          | V     | 2    | 4.5  | 5    |
| I <sub>D1</sub>         | First Stage Drain Supply Current $(V_{DD} = 4.5 \text{ V}, V_{G1} = -0.6 \text{ V})$                     | mA    |      | 55   |      |
| I <sub>D2-3-4</sub>     | Total Drain Supply Current for Stages 2, 3, and 4 $(V_{DD}$ = 4.5 V, $V_{GG}$ = -0.6 V)                  | mA    |      | 24.5 |      |
| V <sub>G1, 2, 3-4</sub> | Gate Supply Operating Voltages ( $I_{DD} = 300 \text{ mA}$ )                                             | V     |      | -0.6 |      |
| Vp                      | Pinch-off Voltage (V_{DD} = 4.5 V, I_{DD} \le 10 mA)                                                     | V     | -2   | -1.2 | -0.8 |
| θ <sub>ch-bs</sub>      | Thermal Resistance <sup>[2]</sup><br>(Channel-to-Backside @ T <sub>ch</sub> = 160°C)                     | °C/W  |      | 62   |      |
| T <sub>ch</sub>         | Channel Temperature $^{[3]}$ (T_A = 125°C, MTTF > 10^6 hrs, $V_{\rm DD}$ = 4.5 V, $I_{\rm DD}$ = 300 mA) | °C    |      | 160  |      |

HMMC-5040 DC Specifications/Physical Properties<sup>[1]</sup>

#### Notes:

1. Backside ambient operating temperature  $T_A = 25^{\circ}C$  unless otherwise noted. 2. Thermal resistance (°C/Watt) at a channel temperature T (°C) can be *estimated* using the equation:  $\theta(T) \cong 62 \ x \ [T(^{\circ}C) + 273] \ / \ [160^{\circ}C + 273].$ 

3. Derate MTTF by a factor of two for every 8°C above  $T_{\rm ch}$ 

| Symbol                              | Parameters/Conditions                             |       | Broadband<br>Specifications |       |      | Narrow Band<br>Performance |         |       |
|-------------------------------------|---------------------------------------------------|-------|-----------------------------|-------|------|----------------------------|---------|-------|
|                                     |                                                   | Units | Min.                        | Тур.  | Max. |                            | Typical |       |
| BW                                  | Operating Bandwidth                               | GHz   | 21                          | 20-44 | 40   | 21-24                      | 27-29   | 37-40 |
| S <sub>21</sub>                     | Small Signal Gain                                 | dB    | 20                          | 22    |      | 25                         | 23      | 22    |
| $\Delta S_{21}$                     | Small Signal Gain Flatness                        | dB    |                             | ±1.5  |      | ±1                         | ±0.75   | ±0.3  |
| (RL <sub>in</sub> ) <sub>MIN</sub>  | Minimum Input Return Loss                         | dB    | 8                           | 10    |      | 9                          | 10      | 14    |
| (RL <sub>out</sub> ) <sub>MIN</sub> | Minimum Output Return Loss                        | dB    | 8                           | 10    |      | 10                         | 11      | 12    |
| S <sub>12</sub>                     | Reverse Isolation                                 | dB    |                             | 54    |      | 54                         | 54      | 54    |
| P <sub>-1dB</sub>                   | Output Power<br>(@ 1dB Gain Compression)          | dBm   |                             | 18    |      | 18                         | 18      | 18    |
| P <sub>sat</sub>                    | Saturated Output Power<br>@ 3 dB Gain Compression | dBm   | 20                          | 21    |      | 21                         | 21      | 21    |

**HMMC-5040 RF Specifications,**  $T_A$  = 25°C,  $V_{DD}$  = 4.5 V,  $I_{DD}$  = 300 mA,  $Z_o$  = 50  $\Omega$ 

### **HMMC-5040** Applications

The HMMC-5040 broadband amplifier is designed for both military (35 GHz) applications and wireless communication systems that operate at 23, 28, and 38 GHz. It is also suitable for use as a frequency multiplier due to excellent below-band input return loss and high gain.

### **Biasing and Operation**

The recommended DC bias condition is with all drains connected to single 4.5 volt (or less) supply and all gates connected to an adjustable negative voltage supply as shown in Figure 12a. The gate voltage is adjusted for a total drain supply current of typically up to 300 mA. Figures 4, 5, 8, and 9 can be used to help estimate the minimum drain voltage and current necessary for a given RF gain and output power.

The second, third, and fourth stage DC drain bias lines are connected internally (Figure 1) and therefore require only a single bond wire. An additional bond wire is needed for the first stage DC drain bias,  $V_{D1}$ .

Only the third and fourth stage DC gate bias lines are connected internally. A total of three DC gate bond wires are required: one for  $V_{G1}$ , one for  $V_{G2}$ , and one for the  $V_{G3}$ -to- $V_{G4}$  connection. The RF input has matching circuitry that creates a 50 ohm DC and RF path to ground. A DC blocking capacitor should be used in the RF input transmission line. Any DC voltage applied to the RF input must be maintained below 1 volt. The RF output is AC-coupled. No ground wires are needed since ground connections are made with plated through-holes to the backside of the device.

The HMMC-5040 can also be used to double, triple, or quadruple the frequency of input signals. Many bias schemes may be used to generate and amplify desired harmonics within the device. The information given here is intended to be used by the customer as a starting point for such applications. Optimum conversion efficiency is obtained with approximately 14 dBm input drive level.

As a doubler, the device can multiply an input signal in the 10-20 GHz frequency range up to 20-40 GHz with conversion gain for output frequencies exceeding 30 GHz. Similarly, 5-10 GHz signals can be quadrupled to 20-40 GHz with some conversion loss. Frequency doubling or quadrupling is accomplished by operating the first gain stage at pinch-off ( $V_{G1} = V_P \cong -1.2$  volts). Stages 2, 3, and 4 are biased for normal amplification. The assembly diagram shown in Figure 12b can be used.

To operate the device as a frequency *tripler* the drain voltage can be reduced to approximately 2.5 volts and the gate voltage can be set at about -0.4 volts or adjusted to minimize second harmonics if needed. Either of Figures 12a or Figure 12b can be used.

Contact your local Agilent sales representative for additional information concerning multiplier performance and operating conditions.

## **Assembly Techniques**

Solder die attach using a fluxless gold-tin (AuSn) solder preform is the recommended assembly method. A conductive epoxy such as ABLEBOND<sup>®</sup> 71-1LM1 or ABLEBOND<sup>®</sup> 36-2 may also be used for die attaching provided the Absolute Maximum Ratings are not exceeded. The device should be attached to an electrically conductive surface to complete the DC and RF ground paths. The backside metallization on the device is gold.

It is recommended that the RF input and output connections be made using either 500 lines/inch (or equivalent) gold wire mesh. The RF connections should be kept as short as possible to minimize inductance. The DC bias supply wires can be 0.7 mil diameter gold.

Thermosonic wedge is the preferred method for wire bonding to the gold bond pads. Mesh wires can be attached using a 2 mil round tacking tool and a tool force of approximately 22 grams with an ultrasonic power of roughly 55 dB for a duration of 76  $\pm$  8 msec. A guidedwedge at an ultrasonic power level of 64 dB can be used for the 0.7 mil wire. The recommended wire bond stage temperature is 150  $\pm$  2°C.

For more detailed information see Agilent application note #999 "GaAs MMIC Assembly and Handling Guidelines."

GaAs MMICs are ESD sensitive. Proper precautions should be used when handling these devices.



Figure 1. HMMC-5040 Simplified Schematic Diagram.





Figure 2. Typical Gain and Isolation vs. Frequency.<sup>[1]</sup>



Figure 4. Broadband Gain as a Function of Drain Current vs. Frequency with  $V_{DD} = 4.5 V.$ <sup>[1]</sup>

**Note:** 1. Wafer-probed measurements



Figure 3. Typical Input and Output Return Loss vs. Frequency.<sup>[1]</sup>



Figure 5. Broadband Gain as a Function of Drain Current vs Frequency with V<sub>DD</sub> = 3 V.<sup>[1]</sup>



# HMMC-5040 Typical Performance, continued





Figure 8. Output Power<sup>[1]</sup> and Efficiency vs. Drain Current with  $V_{DD} = 4.5 V$ .



Figure 10. Gain Compression and Efficiency Characteristics.<sup>[2]</sup>

20 16 NOISE FIGURE (dB) 12 V<sub>DD</sub> = 4.5 V I<sub>DD</sub> = 300 mA V<sub>DD</sub> = 2.0 V I<sub>DD</sub> = 170 mA V<sub>DD</sub> = 3.0 V = 130 mA I<sub>DD</sub> 0 20 24 28 32 36 40 FREQUENCY (GHz)

Figure 7. Noise Figure vs. Frequency.



Figure 11. Output Power and Gain vs. Frequency Characteristics.<sup>[2]</sup>

Notes:

1. Output power into 50  $\Omega$  with 2 dBm input power. Wafer-probed measurements.

2. Wafer-probed measurements.

3. Measurements taken on a device mounted in a connectorized package calibrated at the connector terminals.







Figure 12a. Single drain and single gate supply assembly for tripler and standard amplifier applications.

Figure 12b. Separate first-stage gate bias supply for any multiplier or amplifier application. This diagram shows an optional variation to the  $V_{G2}$  jumper-wire bonding scheme presented in (a).

**Figure 12. HMMC-5040 Common Assembly Diagrams.** (Note: To assure stable operation, bias supply feeds should be bypassed to ground with a capacitor, C<sub>b</sub> > 100 nF typical.)



Figure 13. HMMC-5040 Bonding Pad Locations. (Dimensions in micrometers)

This data sheet contains a variety of typical and guaranteed performance data. The information supplied should not be interpreted as a complete list of circuit specifications. In this data sheet the term *typical* refers to the 50th percentile performance. For additional information contact your local Agilent sales representative.

www.semiconductor.agilent.com Data subject to change. Copyright © 1999 Agilent Technologies 5965-5444E (11/99)