# HN28F4001 Series # 4M (512K x 8-bit) Flash Memory #### ■ DESCRIPTION The Hitachi HN28F4001 is a 4-Megabit CMOS Flash Memory organized as 524,288 x 8-bit. The HN28F4001 is capable of in-system electrical chip and block erasure and reprogramming. The HN28F4001 programs and erases data with a 12 V $V_{pp}$ supply and a 5 V $V_{cc}$ supply. The HN28F4001 conforms to the JEDEC Standard Dual-Supply EEPROM Command Set. Its Automatic Commands do not require complicated external control to program or erase data because of its automatic verify programming, chip erase and block erase functions. The block architecture of the HN28F4001 segments the device into 32 blocks of 16KBytes each. This feature allows the user to erase and reprogram one random block of data and more than one block of data simultaneously. Hitachi's HN28F4001 is offered in JEDEC-Standard Byte-Wide EPROM pinouts in 32-lead SOP and TSOP packages. This allows an easy upgrade from the HN28F101, 1 Megabit Flash Memory, as well as socket replacement with Mask ROMs. The HN28F4001 TSOP is offered in both standard and reverse bend pinouts. #### **■ FEATURES** · Dual Power Supply: $V_{cc} = 5 V \pm 10\%$ $V_{pp} = 12.0 \text{ V} \pm 0.6 \text{ V} \text{ (Erase/Program)}$ Fast Access Times: 150 ns/170 ns (max) Low Power Dissipation: Read Current: 15 mA (typ) Standby Current: 1 µA (typ) Automatic Byte Programming: Programming Time: 40 µs/Byte (typ) Address, Data, Control Latch Function Internal Automatic Program Verify Data Polling Function Automatic Chip and Block Erase: Erase Time: 4 sec (typ) Internal Pre-Write and Erase Verify Status Polling Function · Block Architecture: Block Size: 16KBytes x 32 Blocks Simultaneous Erase of Multiple Blocks · Erase Endurance: 10,000 times (min) · Pin Arrangement: JEDEC Standard Byte-Wide EPROM Mask ROM Compatible · Packages: 32-lead Plastic SOP 32-lead Plastic TSOP (Type I) #### **■** ORDERING INFORMATION | Type No. | Access Time | Package | |----------------|-------------|----------------------| | HN28F4001FP-15 | 150 ns | 32-lead Plastic SOP | | HN28F4001FP-17 | 170 ns | (FP-32D) | | HN28F4001T-15 | 150 ns | 32-lead Plastic TSOP | | HN28F4001T-17 | 170 ns | (TFP-32D) | | HN28F4001R-15 | 150 ns | 32-lead Plastic TSOP | | HN28F4001R-17 | 150 ns | (TFP-32DR) | | | | Reverse bend | ### **■ PIN ARRANGEMENT** # **■ PIN DESCRIPTION** | Function | |--------------------| | Address | | Input/Output | | Chip Enable | | Output Enable | | Power Supply | | Programming Supply | | Ground | | | # ■ PIN ARRANGEMENT (continued) ### **■ BLOCK DIAGRAM** (BD.HN28F4001) ### ■ MODE SELECTION | Mode | | CE | ŌĒ | A <sub>9</sub> | A <sub>o</sub> | V <sub>PP</sub> | I/O, to I/O, | |---------|----------------|-----------------|-----------------|-----------------------------|-----------------|------------------------------------------------|------------------| | Read | Read | V <sub>IL</sub> | VIL | A <sub>9</sub> | A <sub>o</sub> | V <sub>ss</sub> to V <sub>∞</sub> <sup>6</sup> | D <sub>out</sub> | | | Output Disable | VIL | V <sub>IH</sub> | Х | X | V <sub>ss</sub> to V <sub>∞</sub> | High-Z | | | Standby | V <sub>IH</sub> | Х | Х | Х | V <sub>ss</sub> to V <sub>∞</sub> | High-Z | | | Identifier 1 | VIL | V <sub>IL</sub> | V <sub>H</sub> <sup>2</sup> | V <sub>IL</sub> | V <sub>ss</sub> to V <sub>∞</sub> | Code"07" | | | | VIL | V <sub>IL</sub> | V <sub>H</sub> <sup>2</sup> | V <sub>IH</sub> | V <sub>ss</sub> to V <sub>∞</sub> | Code"80" | | Command | Read 3,5 | V <sub>IL</sub> | VIL | A <sub>s</sub> | A <sub>o</sub> | V <sub>PP</sub> | D <sub>out</sub> | | Program | Standby | V <sub>IH</sub> | Х | Х | Х | V <sub>PP</sub> | High-Z | | | Write 4 | V <sub>IL</sub> | V <sub>IH</sub> | A <sub>9</sub> | A <sub>o</sub> | V <sub>PP</sub> | D <sub>IN</sub> | Notes: - Device Identifier Code can be output in Command Program Mode. Refer to Command Address and Data Input Table. - 2. $11.4 \text{ V} \le \text{V}_{H} \le 12.6 \text{ V}$ - Data can also be read when 12 V is applied to V<sub>pp</sub>. Device Identifier Code can be output by Command Inputs. See Device Identifier Mode Description Table for more details. - Refer to Command Address and Data Input Table. Data is programmed, erased, or verified after inputting Commands. - Status of Programming and Erase can be verified in this mode. Status Outputs on I/O<sub>2</sub>. I/O<sub>0</sub> to I/O<sub>8</sub> are in high impedance states. - 6. X = Don't Care. V<sub>PP</sub> = 0V to V<sub>cc</sub>. #### ■ COMMAND ADDRESS AND DATA INPUT | | | | First Cycle | | Second Cycle | | | | |--------------------------------------------------------|------------------------|--------------------------------|----------------------|--------|--------------------------------|----------------------|------------------|--| | Command | Bus Cycles<br>Required | Operation<br>Mode <sup>1</sup> | Address <sup>2</sup> | Data 3 | Operation<br>Mode <sup>1</sup> | Address <sup>2</sup> | Data 3 | | | Read (Memory) 4 | 1 | Write | Х | 00H | Read | RA | D <sub>ουτ</sub> | | | Read Identifier Codes | 2 | Write | Х | 90H | Read | IA | ID | | | Set-up Chip Erase/<br>Chip Erase <sup>5</sup> | 2 | Write | x | 20H | Write | X | 20H | | | Set-up Block Erase/<br>Block Erase <sup>8</sup> | 2 | Write | Х | 60H | Write | BA | 60H | | | Erase Verify 5 | 2 | Write | EVA | AOH | Read | Х | EVD | | | Setup Auto Chip Erase/<br>Auto Chip Erase <sup>6</sup> | 2 | Write | X | 30H | Write | X | 30H | | | Setup Auto Block Erase/<br>Auto Block Erase 9 | 2 | Write | Х | 20H | Write | ВА | DOH | | | Setup Program/Program 7 | 2 | Write | Х | 40H | Write | PA | PD | | | Program Verify 7 | 2 | Write | PA | COH | Read | X | PVD | | | Setup Auto Program/<br>Auto Program <sup>10</sup> | 2 | Write | Х | 10H | Write | PA | PD | | | Reset | 1 or 2 | Write | Х | FFH | Write <sup>11</sup> | X | FFH" | | Notes: - 1. Refer to Command Program Mode in Mode Selection about operation mode. - Refer to Device Identifier Mode. IA = Identifier Address, PA = Programming Address, EVA = Erase Verify Address, RA = Read Address, BA = Block Address. Addresses are latched on the rising edge of chip-enable pulse. - Refer to Device Identifier Mode. PA are latched by Programming Command. ID = Identifier Output Code, PD = Programming Data, PVD = Programming Verify Output Data, EVD = Erase Verify Output Data. - Command latch default value when applying 12 V to V<sub>pp</sub> is "00H". Device is in Read Mode after V<sub>pp</sub> is set to 12 V (before other Command is input). - 5. All data in the chip is erased. Erase data according to the Manual Chip Erase Flowchart. - All data in the chip is erased. Data is automatically programmed to 00H and erased by internal logic circuitry. External Manual Erase Verify is not required. Erasure completion must be verified by Status Polling on I/O<sub>2</sub>. - 7. Program data according to the Manual Programming Flowchart. - Block data indicated by BA is erased. Erase data according to the Manual Block Erase Flowchart. - Block data indicated by BA is erased. Data is automatically programmed to 00H and erased by internal logic circuitry. External Manual Erase Verify is not required. Erasure completion must be verified by Status Polling on I/O<sub>2</sub>. - One Byte of data is programmed. Data is programmed automatically by internal logic circuit. External program verify is not required. Program completion must be verified by Data Polling on I/O... - 11. Write Reset Command twice to exit from program setup state or auto verify program setup state. Write it once to exit from others. The Reset Command is not valid during the following: - (1) Standby time (t<sub>cr</sub>) during Manual Erase. - (2) Erase time (t<sub>AFTC</sub>, t<sub>AFTB</sub>) during Automatic Erase. - (3) Programming time (t<sub>AVT</sub>) after inputting setup command (10H) in Auto Verify Programming. # **ABSOLUTE MAXIMUM RATINGS** | Item | Symbol | Value | Unit | |----------------------------------------|-----------------------------------|---------------|------| | Supply Voltage <sup>1</sup> | V <sub>cc</sub> | -0.6 to +7.0 | V | | Programming Voltage <sup>1</sup> | V <sub>PP</sub> | -0.6 to +14.0 | ٧ | | A <sub>g</sub> Voltage <sup>1,2</sup> | V <sub>iD</sub> | -0.6 to +13.5 | ٧ | | All Input and Output Voltage 1,2 | V <sub>IN,</sub> V <sub>out</sub> | -0.6 to +7.0 | V | | Operating Temperature Range | T <sub>OPR</sub> | 0 to +70 | °C | | Storage Temperature Range <sup>3</sup> | T <sub>stg</sub> | -65 to +125 | ° C | | Storage Temperature Under Bias | T <sub>BIAS</sub> | -10 to +80 | °C | Notes: 1. Relative to $V_{SS}$ . $V_{IN}$ , $V_{OUT}$ and $V_{ID}$ min = -2.0V for pulse width $\leq$ 20 ns. Device storage temperature range before programming. # CAPACITANCE (T<sub>a</sub> = 25°C, f = 1MHz) | ltem | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | |--------------------|------------------|------|------|------|------|-----------------------| | Input Capacitance | CIN | - | 4 | 6 | pF | V <sub>IN</sub> = 0 V | | Output Capacitance | C <sub>out</sub> | - | 10 | 12 | pF | V <sub>out</sub> = 0V | # DC ELECTRICAL CHARACTERISTICS FOR READ OPERATION ( $V_{CC} = 5V \pm 10\%$ , $V_{PP} = V_{SS}$ to $V_{CC}$ , $T_a = 0$ to $70^{\circ}C$ ) | Item | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | |-----------------------------------|------------------|--------|------|------------------------------------|------|--------------------------------------| | Input Leakage Current | l <sub>L</sub> | - | - | 2 | μА | $V_{IN} = V_{SS}$ to $V_{CC}$ | | Output Leakage Current | I <sub>LO</sub> | - | - | 2 | μА | $V_{OUT} = V_{SS}$ to $V_{CC}$ | | Operating V <sub>cc</sub> Current | I <sub>CC1</sub> | - | 3 | 30 | mA | I <sub>OUT</sub> = 0 mA, f = 1 MHz | | | I <sub>CC2</sub> | - | 15 | 50 | mA | I <sub>OUT</sub> = 0 mA, f = 6.7 MHz | | Standby V <sub>cc</sub> Current | l <sub>sB1</sub> | - | 0.2 | 1 | mA | CE = V <sub>IH</sub> | | | I <sub>SB2</sub> | - | 1 | 20 | μΑ | $\overline{CE} = V_{cc} \pm 0.3V$ | | V <sub>PP</sub> Current | l <sub>PP1</sub> | - | 1 | 20 | μA | V <sub>PP</sub> = 5.5 V | | Input Voltage <sup>3</sup> | V <sub>1L</sub> | -0.5 1 | - | 0.8 3 | ٧ | | | | V <sub>iH</sub> | 2.2 3 | - | V <sub>cc</sub> + 0.5 <sup>2</sup> | ٧ | | | Output Voltage | VoL | - | , | 0.45 | ٧ | l <sub>α</sub> = 2.1 mA | | | V <sub>OH</sub> | 2.4 | - | - | ٧ | I <sub>OH</sub> = -400 μA | Notes: - $V_{1L}$ min = -1.0 V for pulse width $\leq$ 50 ns. $V_{1L}$ min = -2.0 V for pulse width $\leq$ 20 ns. - $V_{\rm H}^{\rm LL}$ max = $V_{\rm cc}$ + 1.5 V for pulse width $\leq$ 20 ns. If $V_{\rm H}$ is over the specified maximum value, Read operation can not be guaranteed. - Only defined for DC and long cycle function test. $V_{IL} max = 0.4$ and $V_{IH} min = 3.0$ V for AC function test. # ■ AC ELECTRICAL CHARACTERISTICS FOR READ OPERATION $(V_{cc} = 5V \pm 10\%, V_{pp} = V_{ss} \text{ to } V_{cc}, T_a = 0 \text{ to } 70^{\circ}\text{C})$ **Test Conditions** · Input pulse levels: 0.4 V / 3.0 V · Input rise and fall times: ≤10 ns · Output load: 1 TTL Gate + 100 pF (Including scope and jig) Reference levels for measuring timing: 0.8 V, 2.0 V | ltem | | HN28F4001-15 | | HN28F4001-17 | | | Test | | |---------------------------------------|------------------|--------------|------|--------------|------|------|----------------------------------------------|--| | | Symbol | Min. | Max. | Min. | Max. | Unit | Conditions | | | Address Access Time | t <sub>ACC</sub> | - | 150 | - | 170 | ns | CE = OE = VIL | | | Chip Enable Access Time | t <sub>c∈</sub> | | 150 | - | 170 | ns | OE = V <sub>IL</sub> | | | Output Enable Access<br>Time | t <sub>OE</sub> | - | 70 | - | 70 | ns | CE = V,L | | | Output Disable to High-Z <sup>1</sup> | t <sub>DF</sub> | 0 | 50 | 0 | 60 | ns | CE = V <sub>IL</sub> or OE = V <sub>IL</sub> | | | Output Hold to Address<br>Change | t <sub>oH</sub> | 5 | - | 5 | - | ns | CE = OE = V <sub>IL</sub> | | $t_{_{\mathrm{DF}}}$ is defined as the time at which the output becomes an open circuit and data is no longer Note: driven. # READ TIMING WAVEFORM #### HITACHI 2-19 # DC ELECTRICAL CHARACTERISTICS FOR PROGRAMMING AND ERASE OPERATIONS ( $V_{cc}$ = 5V $\pm$ 10%, $V_{pp}$ = 12.0 V $\pm$ 0.6 V, $T_a$ = 0 to +70°C) | Item | | Cumbal | N.G. | T | | 11.5 | T | |---------------------------------|-------------------|------------------|-------------------|------|------------------------------------|------|-----------------------------------------------| | | | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | | Input Leakage | | I <sub>LI</sub> | - | - | 2 | μА | $V_{IN} = V_{SS}$ to $V_{CC}$ | | Output Leakag | e Current | I <sub>LO</sub> | - | - | 2 | μΑ | $V_{OUT} = V_{SS}$ to $V_{CC}$ | | Operating V <sub>cc</sub> | Read | l <sub>cc1</sub> | - | 3 | 30 | mA | I <sub>OUT</sub> = 0 mA, f = 1 MHz | | Current | | I <sub>CC2</sub> | - | 15 | 50 | mA | $I_{OUT} = 0 \text{ mA}, f = 6.7 \text{ MHz}$ | | | Program | I <sub>CC3</sub> | - | 7 | 30 | mA | Programming | | | Erase | I <sub>004</sub> | - | 15 | 30 | mA | Erasing | | | Program<br>Verify | I <sub>CC5</sub> | - | 3 | 15 | mA | Programming Verify | | Erase<br>Verify | | I <sub>CC6</sub> | - | 3 | 15 | mA | Erase Verify | | Standby V <sub>cc</sub> Current | | I <sub>SB1</sub> | - | 0.3 | 1 | mA | CE = V <sub>IH</sub> | | | | I <sub>SB2</sub> | - | 40 | 200 | μА | $\overline{CE} = V_{cc} \pm 0.3 \text{ V}$ | | V <sub>PP</sub> Current | Read | l <sub>PP1</sub> | - | 80 | 200 | μА | V <sub>pp</sub> = 12.6 V | | | Program | I <sub>PP2</sub> | • | 13 | 50 | mA | Programming | | | Erase | PP3 | - | 40 | 80 | mA | Automatic Erase | | | Program<br>Verify | I <sub>PP4</sub> | - | 1 | 10 | mA | Programming Verify | | | Erase<br>Verify | I <sub>CC5</sub> | • | 0.5 | 10 | mA | Erase Verify | | Input Voltage | | VIL | -0.5 <sup>5</sup> | - | 0.8 7 | ٧ | | | | | V <sub>IH</sub> | 2.2 7 | - | V <sub>cc</sub> + 0.5 <sup>6</sup> | ٧ | | | Output Voltage | | V <sub>OL</sub> | - | - | 0.45 | V | I <sub>α</sub> = 2.1 mA | | | | V <sub>OH</sub> | 2.4 | - | - | ٧ | I <sub>OH</sub> = -400 μA | #### $V_{cc}/V_{pp}$ power on/off timing: $V_{cc}$ must be applied before or simultaneously with $V_{pp}$ , and Notes: removed after or simultaneously with V<sub>PP</sub>. These conditions must be satisfied at power on and off caused by power failure to the device. - V<sub>PP</sub> must not exceed 14 V, including overshoot. - Device reliability may be adversely affected if the device is installed or removed while V<sub>PP</sub> - When $\overline{CE} = V_{IL}$ do not change $V_{pp}$ from $V_{IL}$ to 12 V or 12 V to $V_{IL}$ $V_{IL}$ min = -1.0 V for pulse width $\leq$ 20 ns. 4. - 5. - If $V_{\mbox{\tiny IH}}$ is over the specified maximum value, programming operation cannot be guaranteed. Read operation can not be guaranteed. - Only defined for DC and long cycle function test. $V_{IL}$ max = 0.4 and $V_{IH}$ min = 3.0 V for AC function test. HITACHI # AC ELECTRICAL CHARACTERISTICS FOR PROGRAMMING AND ERASE OPERATIONS $(V_{CC} = 5V \pm 10\%, V_{PP} = 12.0 \text{ V} \pm 0.6 \text{ V}, T_a = 0 \text{ to } 70^{\circ}\text{C})$ ### **Test Conditions** · Input pulse levels: 0.45 V / 2.4 V · Input rise and fall times: ≤10 ns · Output load: 1 TTL Gate + 100 pF (Including scope and jig) Reference levels for measuring timing: 0.8 V, 2.0V | | | HN28F4 | 1001-15 | HN28F4 | 001-17 | | | |---------------------------------------------|-------------------|------------|---------|------------|--------|----------|----------------------| | Item | Symbol | Min. | Max. | Min. | Max. | Unit | Test Condition | | V <sub>PP</sub> Setup Time | t <sub>vps</sub> | 100 | - | 100 | - | ns | | | Output Enable Setup Time | t <sub>oes</sub> | 100 | | 100 | • | ns | | | OE / CE Setup Time after<br>Command Write | t <sub>oesa</sub> | 6<br>6 | - | 6 | | μs<br>μs | | | Chip Enable Hold Time | t <sub>ceh</sub> | 60 | - | 60 | - | ns | | | Chip Enable Pulse Width | t <sub>cep</sub> | 60 | - | 60 | - | ns | | | Address Setup Time | t <sub>as</sub> | 50 | - | 50 | - | ns | | | Address Hold Time | t <sub>AH</sub> | 20 | - | 20 | - | ns | | | Data Setup Time | t <sub>os</sub> | 50 | - | 50 | - | ns | | | Data Hold Time | t <sub>DH</sub> | 20 | - | 20 | - | ns | | | CE / OE Setup Time before<br>Status Polling | t <sub>CESP</sub> | 120<br>120 | - | 120<br>120 | - | ns<br>ns | | | CE / OE Setup Time<br>before Command Write | t <sub>cesc</sub> | 100<br>100 | - | 100<br>100 | - | ns<br>ns | | | CE / OE Setup Time<br>before Verify | t <sub>cesv</sub> | 6<br>6 | - | 6<br>6 | - | μs<br>μs | | | CE to Output Delay in Verify | t <sub>cev</sub> | - | 300 | - | 300 | ns | OE = V <sub>IL</sub> | | V <sub>PP</sub> Hold Time | t <sub>vpH</sub> | 100 | - | 100 | - | ns | | | Total Auto Chip Erase Time | t <sub>AETC</sub> | - | 30 | - | 30 | s | | | Total Auto Block Erase Time | t <sub>AETB</sub> | - | 30 | - | 30 | s | | | Total Auto Verify Programming Time | t <sub>AVT</sub> | 10 | 2000 | 10 | 2000 | μs | | | Standby Time Before Programming | t <sub>PPW</sub> | 25 | - | 25 | - | μs | | | Erase Standby Time | t <sub>ET</sub> | 0.95 | - | 0.95 | - | ms | | | Block Address Load Cycle | t <sub>BALC</sub> | 0.12 | 3 | 0.12 | 3 | μs | | | Block Address Load Time | t <sub>BAL</sub> | 10 | - | 10 | - | μs | | Notes: - $\overline{\text{CE}}$ and $\overline{\text{OE}}$ must be fixed high during $V_{pp}$ transition from 5 V to 12 V or from 12 V to 5 V. 1. - Except for sending a Command Program, a Read operation at V<sub>pp</sub> = 12 V is similar to a Read operation at V<sub>PP</sub> = V<sub>CC</sub>. - t<sub>np</sub> is defined as the time at which the output becomes an open circuit and data is no longer driven. #### ■ PROGRAMMING AND ERASE TIME 1 | | Mode | Min. | Тур. | Min. | Unit | |-------------------------|------------------------|------|------|------|------| | Block (16KB) Erase Time | Automatic <sup>2</sup> | * | 4 | 30 | s | | | Manual 3,4 | - | 1 | 30 | s | | Chip (512KB) Erase Time | Automatic | - | 4 | 30 | s | | • | Manual 3,4 | - | 1 | 30 | s | | Block (16KB) Erase Time | Automatic | - | 0.7 | 33 7 | S | | • | Manual 4,5 | - | 1 | 30 | s | Notes: - 1. These values are the same for all read access versions. - 2. Automatic Block Erase does not depend on the number of blocks erased simultaneously. - Excludes pre-write process before Erasure and Verify process (6 μs x 16KB or 512KB). - 4. Excludes system overhead. - 5. Minimum Byte Program time = 31 μs (25 μs Program + 6 μs Verify). - 6. $T_a = 25$ °C, $V_{PP} = 12$ V, $V_{CC} = 5$ V. - Theoretical value calculated from t<sub>AVT</sub> max. 2 ms x 16KB = 33 seconds. - Theoretical value calculated from Manual Programming Flowchart. (25 μs + 6 μs) x 100 times x 16KB = 51 seconds. #### AUTOMATIC PROGRAMMING TIMING WAVEFORM One Byte of data is programmed. External programming verification is not required because these operations are executed automatically by internal control circuitry. Programming completion can be verified by $\overline{\text{Data}}$ Polling after the Automatic Programming starts. Device outputs reverse input data during auto programming on I/O<sub>2</sub>. I/O<sub>0</sub> to I/O<sub>8</sub> are high impedance. Notes: - To exit from Data Polling in the Automatic Programming Mode, write the next Command. Example: Write Reset Command or Read Command to read data after programming. - During Program Time (t<sub>AVT</sub>) after writing Setup Auto Verify Programming Command (10H), the device does not accept any Commands, including Reset. #### ■ AUTOMATIC CHIP ERASE TIMING WAVEFORM The fast Automatic Chip Erase algorithm shown in the following timing waveform can be applied. All of the data in the chip is erased. External pre-write and erase verify are not required because the cells are pre-written and data is erased automatically by internal control circuitry. Erasure completion can be verified by Status Polling after the Automatic Erase starts. The device outputs $V_{\alpha}$ level during erasure and $V_{\text{OH}}$ level after erasure on $I/O_{\tau}$ . $I/O_{\eta}$ to $I/O_{\eta}$ are high impedence. (TD.ACE.HN28F4001) Notes: - To exit from Status Polling in the Automatic Chip Erase Mode, write the next Command. Example: Write Reset Command or Read Command to read data after it has been erased. - During Erase Time (t<sub>AETC</sub>), the device does not accept any Commands, including Reset. #### ■ AUTOMATIC BLOCK ERASE TIMING WAVEFORM All of the data in the block (16KBytes) indicated by $A_{14}$ to $A_{18}$ is erased. External pre-write and erase verify is not required because the cells are pre-written and data in the block is erased automatically by internal control circuitry. Erasure completion can be verified by Status Polling after the automatic erase starts. The device outputs $V_{OL}$ level during erasure and $V_{OH}$ level after erasure on $I/O_{7}$ . $I/O_{9}$ to $I/O_{6}$ are high impedence. As indicated below, a single random block or any combination of multiple blocks can be erased simultaneously. - Notes: - I/O<sub>0</sub> to I/O<sub>7</sub> must not be held at FFH (V<sub>H</sub> level) when inputting Block addess from A<sub>14</sub> to A<sub>18</sub> after writing Command D0H. (Set V<sub>L</sub> is shown in the above figure). If FFH is held, the device will Reset and change to the Read Mode. - 2. To exit from Status Polling mode, write the next Command. - During Block Erase Time (t<sub>AETB</sub>), the device does not accept any Commands, including Reset. #### **■ MANUAL PROGRAMMING FLOWCHART** The HN28F4001 can be programmed with the fast, high-reliability programming algorithm shown in the following flowchart. This algorithm provides fast programming time without any voltage stress to the device or deterioration in reliability of programmed data. (FC.P.HN28F4001) Note: In case two or more devices are programmed simultaneously, the following steps should be applied to avoid over-programming the verified device: 1. Setup Program Command: Write FFH Program Command: Write FFH Program Verify Command: Write 00H Program Verify Command: Write 00H Program Verify Address: Read Address # **MANUAL PROGRAMMING TIMING WAVEFORM** (TD.MP.HN28F4001) Notes: 1. The data output level during program verification may result in an intermediate level between $V_{OH}$ and $V_{OL}$ due to insufficient programming. After reading Program Verify data (CE and OE turn from V<sub>IL</sub> level to V<sub>IH</sub> level), write the next Command to read, program, erase and program verify. Example: Write Program Verify Command or set Program Verify address to verify next address continuously. #### ■ MANUAL CHIP ERASE FLOWCHART The HN28F4001 can be erased with the fast, high-reliability chip erase algorithm shown in the following flowchart. This algorithm provides a fast erase time without any voltage stress to the device or deterioration in data reliability. (FC.CE.HN28F4001) Note: - 1. Program data according to Manual Programming Flowchart. - In case two or more devices are erased simultaneously, the following steps should be applied to avoid over-erasing the verified device: Setup Erase Command: Write FFH Erase Command: Write FFH 3. Erase Verify Command: Write 00H 4. Erase Verify Address: Read Address #### HITACHI Hitachi America, Ltd. • 2000 Sierra Point Pkwy. • Brisbane, CA 94005-1819 • (415) 589-8300 #### ■ MANUAL BLOCK ERASE FLOWCHART The HN28F4001 can be erased with the fast, high-reliability block erase algorithm shown in the following flowchart. This algorithm provides a fast block (16KBytes) erase time without any voltage stress to the device or deterioration in data reliability. (FC.BE.HN28F4001) Note: 1. Program data according to Manual Programming Flowchart. In case two or more devices are erased simultaneously, the following steps should be applied to avoid over-erasing the verified device: Setup Erase Command: Write FFH Erase Command: Write FFH Erase Verify Command: Write 00H Erase Verify Address: Read Address # HITACHI 2-28 Hitachi America, Ltd. • 2000 Sierra Point Pkwy. • Brisbane, CA 94005-1819 • (415) 589-8300 #### **■ MANUAL CHIP ERASE TIMING WAVEFORM** (TD.CE.HN28F4001) Notes: - The data output level during erase verification may result in an intermediate level between V<sub>OH</sub> and V<sub>OL</sub> due to insufficient erasing. - After reading Erase Verify data (CE and OE turn from V<sub>IL</sub> level to V<sub>IH</sub> level), write the next Command to read, program, erase and program verify. Example: Write Erase Verify Command or set Erase Verify address to verify next address continuously. - 3. During Standby Erase Time (t<sub>=1</sub>), the device does not accept any Commands, including Reset. #### **■ MANUAL BLOCK ERASE TIMING WAVEFORM** As indicated below, a single random block or any combination of multiple blocks can be erased simultaneously. (TD.BE.HN28F4001) Notes: - The data output level during erase verification may result in an intermediate level between V<sub>OH</sub> and V<sub>OI</sub> due to insufficient erasing. - I/O<sub>0</sub> to I/O<sub>7</sub> must not be held at FFH (V<sub>IH</sub> level) when inputting Block addess from A<sub>14</sub> to A<sub>18</sub> after writing Command 60H twice. (Set V<sub>IL</sub> is shown in the above figure). If FFH is held, the device will Reset and change to the Read Mode. - After reading Erase Verify data (OE and OE turn from V<sub>IL</sub> level to V<sub>IH</sub> level), write the next Command to read, program, erase and program verify. Example: Write Erase Verify Command or set Erase Verify address to verify next address continuously. - During Standby Erase Time (t<sub>ET</sub>), the device does not accept any Commands, including Reset. (TD.RTW.HN28F4001) # READ TIMING WAVEFORM (Vpp APPLIED) Vcc 5V. 121 Vpp Address valid tACC tCFSC tASCE CF tCESA tCEP tCE tOES 10ESA OE tDS tOH tOF 1/00-7 Data out valid Command When 12V is applied to $V_{pp}$ , programmed data might be destroyed by the voltage fluctuation Notes: of the supplu voltage, such as a large V<sub>cc</sub> ramp. To suppress voltage fluctuation of V<sub>cc</sub>, insertion of a bypass capacitor is recommended. #### ■ DEVICE IDENTIFIER MODE DESCRIPTION The Device Identifier Mode allows binary codes to be read from the outputs that identify the manufacturer and the type of device. Using this mode with programming equipment, the device will automatically match its own erase and programming algorithm. #### HN28F4001 SERIES IDENTIFIER CODE | Identifier | A <sub>0</sub> | I/O <sub>7</sub> | I/O <sub>6</sub> | I/O <sub>5</sub> | I/O₄ | 1/O <sub>3</sub> | I/O <sub>2</sub> | 1/0, | I/O₀ | Hex Data | |-------------------|----------------------|------------------|------------------|------------------|------|------------------|------------------|------|------|----------| | Manufacturer Code | V <sub>IL</sub> | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | | Device Code | $V_{_{\mathrm{JH}}}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | Device identifier code can be read out by applying 12.0 V $\pm$ 0.5 V to A9 when $V_{pp} = V_{cc}$ , or Notes: inputting Command while V<sub>PP</sub>=12 V. $V_{cc} = V_{pp}$ =5.0 V ± 10% when applying 12 V to A9. $V_{cc}$ =5.0 V ± 10% and $V_{pp}$ =12.0 V ± 0.6 V in command inputs. A1 to A8, A10 to A18, $\overline{CE}$ , and $\overline{OE} = V_{LL}$ . Command 00H or FFH # ■ IDENTIFIER CODE READ TIMING WAVEFORM (V<sub>PP</sub> = V<sub>SS</sub> to V<sub>CC</sub>) # ■ IDENTIFIER CODE READ TIMING WAVEFORM (V<sub>pp</sub> = 12V) Note: 1. To exit from the Identifier Code Read mode, write the next Command. # HITACHI 2-32