October 1991 ## DESCRIPTION The SSI 75T202 and 75T203 are complete Dual-Tone Multifrequency (DTMF) receivers detecting a selectable group of 12 or 16 standard digits. No front-end pre-filtering is needed. The only externally required components are an inexpensive 3.58-MHz television "colorburst" crystal (for frequency reference) and a bias resistor. Extremely high system density is made possible by using the clock output of a crystal-connected SSI 75T202 or 75T203 receiver to drive the time bases of additional receivers. Both are monolithic integrated circuits fabricated with low-power, complementary symmetry MOS (CMOS) processing. They require only a single low tolerance voltage supply and are packaged in a standard 18-pin plastic DIP. (Continued) ## **FEATURES** - · Central office quality - NO front-end band-splitting filters required - Single, low-tolerance, 5-volt supply - Detects either 12 or 16 standard DTMF digits - Uses Inexpensive 3.579545-MHz crystal for reference - Excellent speech immunity - Output in either 4-bit hexadecimal code or binary coded 2-of-8 - 18-pin DIP package for high system density - Synchronous or handshake interface - Three-state outputs - Early detect output (SSI 75T203 only) # BLOCK DIAGRAM 1091 - rev. 4-9 CAUTION: Use handling procedures necessary for a static sensitive component. ## **DESCRIPTION** (Continued) The SSI 75T202 and 75T203 employ state-of-the-art circuit technology to combine digital and analog functions on the same CMOS chip using a standard digital semicondutor process. The analog input is pre-processed by 60-Hz reject and band splitting filters and then hard-limited to provide AGC. Eight bandpass filters detect the individual tones. The digital post-processor tooled digital outputs. Outputs interface directly to standard CMOS circuitry, and are three-state enabled to facilitate bus-oriented architectures. #### **ANALOG IN** This pin accepts the analog input. It is internally biased so that the input signal may be AC coupled. The input may be DC coupled as long as it does not exceed the positive supply. Proper input coupling is illustrated in Figure 1. The SSI 75T202 is designed to accept sinusoidal input wave forms but will operate satisfactorily with any input that has the correct fundamental frequency with harmonics less then -20 dB below the fundamental. #### CRYSTAL OSCILLATOR The SSI 75T202 and 75T203 contain an onboard inverter with sufficient gain to provide oscillation when connected to a low-cost television "colorburst" crystal. The crystal oscillator is enabled by tying XEN high. The crystal is connected between XIN and XOUT. A 1 $M\Omega$ 10% resistor is also connected between these pins. In this mode, ATB is a clock frequency output. Other SSI 75T202's (or 75T203's) may use the same frequency reference by tying their ATB pins to the ATB of a crystal connected device. XIN and XEN of the auxiliary devices must then be tied high and low respectively. Tendevices may run off a single crystal-connected SSI 75T202 or 75T203 as shown in Figure 2. #### HEX/B28 This pin selects the format of the digital output code. When HEX/B28 is tied high, the output is hexadecimal. When tied low, the output is binary coded 2-of-8. The table below describes the two output codes. | | Hexadecimal | | | | Binary Coded 2-of-8 | | | | | |-------|-------------|----|----|----|---------------------|----|----|----|----| | Digit | D8 | D4 | D2 | D1 | Digit | D8 | D4 | D2 | D1 | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | 2 | 0 | 0 | 1 | 0 | 2 | 0 | 0 | 0 | 1 | | 3 | 0 | 0 | 1 | 1 | 3 | 0 | 0 | 1 | 0 | | 4 | 0 | 1 | 0 | 0 | 4 | 0 | 1 | 0 | 0 | | 5 | 0 | 1 | 0 | 1 | 5 | 0 | 1 | 0 | 1 | | 6 | 0 | 1 | 1 | 0 | 6 | 0 | 1 | 1 | 0 | | 7 | 0 | 1 | 1 | 1 | 7 | 1 | 0 | 0 | 0 | | 8 | 1 | 0 | 0 | 0 | 8 | 1 | 0 | 0 | 1 | | 9 | 1 | 0 | 0 | 1 | 9 | 1 | 0 | 1 | 0 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | • | 1 | 0 | 1 | 1 | * | 1 | 1 | 0 | 0 | | # | 1 | 1 | 0 | 0 | # | 1 | 1 | 1 | 0 | | Α | 1 | 1 | 0 | 1 | Α | 0 | 0 | 1 | 1 | | В | 1 | 1 | 1 | 0 | В | 0 | 1 | 1 | 1 | | С | 1 | 1 | 1 | 1 | С | 1 | 0 | 1 | 1 | | D | 0 | 0 | 0 | 0 | D | 1 | 1 | 1 | 1 | **TABLE 1: Output Codes** FIGURE 1: Input Coupling FIGURE 2: Crystal Connections 4-11 #### IN1633 When tied high, this pin inhibits detection of tone pairs containing the 1633Hz component. For detection of all 16 standard digits, IN1633 must be tied low. ## OUTPUTS D1, D2, D4, D8 and EN Outputs D1, D2, D4, D8 are CMOS push-pull when enabled (EN high) and open circuited (high impedance) when disabled by pulling EN low. These digital outputs provide the code corresponding to the detected digit in the format programmed by the HEX/B28 pin. The digital outputs become valid after a tone pair has been detected and they are then cleared when a valid pause is timed. #### **DV and CLRDV** DV signals a detection by going high after a valid tone pair is sensed and decoded at the output pins D1, D2, D4, and D8. DV remains high until a valid pause occurs or the CLRDV is raised high, whichever is earlier. ## ED (SSI 75T203 only) The ED output goes high as soon as the SSI 75T203 begins to detect a DTMF tone pair and falls when the 75T203 begins to detect a pause. The D1, D2, D4, and D8 outputs are guaranteed to be valid when DV is high, but are not necessarily valid when ED is high. ## **N/C PINS** These pins have no internal connection and may be left floating. ## **DTMF DIALING MATRIX** See Figure 3. Please make note that column 3 is for special applications and is not normally used in telephone dialing. FIGURE 3: DTMF Dialing Matrix #### **DETECTION FREQUENCY** | Low Group f <sub>o</sub> | High Group f₀ | |--------------------------|--------------------| | Row 0 = 697 Hz | Column 0 = 1209 Hz | | Row 1 = 770 Hz | Column 1 = 1336 Hz | | Row 2 = 852 Hz | Column 2 = 1477 Hz | | Row 3 = 941 Hz | Column 3 = 1633 Hz | ## **ABSOLUTE MAXIMUM RATINGS** (Operation above absolute maximum ratings may damage the device. All SSI 75T202/203 unused inputs must be connected to VP or GND, as appropriate.) | PARAMETER | CONDITIONS | RATING | |---------------------------|-----------------------------|--------------------------| | DC Supply Voltage - VP | | +7V | | Operating Temperature | | -40°C to +85°C Ambient | | Storage Temperature | | -65°C to +150°C | | Power Dissipation (25°C) | | 65mW | | Input Voltage | All inputs except ANALOG IN | (VP + .5V) to5V | | ANALOG IN Voltage | | (VP + .5V) to (VP - 10V) | | DC Current into any Input | | ±1.0mA | | Lead Temperature | Soldering, 10 sec. | 300°C | ## **ELECTRICAL CHARACTERISTICS** $(-40^{\circ}C \le T_A \le +85^{\circ}C, V_P = 5V \pm 10\%)$ | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------|-------------------------------|-------------|------|-------|-------------------| | Frequency Detect Bandwidth | | ±(1.5+2Hz) | ±2.3 | ±3.5 | % of fo | | Amplitude for Detection | each tone | -32 | | -2 | dBm re<br>to 600s | | Twist Tolerance | Twist = High Tone<br>Low Tone | -10 | | +10 | dB | | 60-Hz Tolerance | | | | 0.8 | Vrms | | Dial Tone Tolerance | "precise" dial tone | | | 0dB | dB* | | Talk Off | MITEL tape #CM 7290 | | 2 | | hits | | Digital Outputs | "0" level, 400μA load | 0 | | 0.5 | V | | (except XOUT) | "1" level, 200μA load | Vp-0.5 | | VP | V | | Digital Inputs | "0" level | 0 | | 0.3VP | V | | | "1" level | 0.7Vp | | VP | V | | Power Supply Noise | wide band | | | 10 | mV p- | | Supply Current | Ta = 25°C | | 10 | 16 | mA | | Noise Tolerance | MITEL tape #CM 7290 | | | -12 | dB* | | Input Impedance | Vp≥Vin≥Vp-10 | 100kΩ 15pF | | | | ## SSI 75T202/203 TIMING | PAR | AMETER | CONDITIONS | MIN | NOM | MAX | UNITS | |------------|---------------------|-----------------------------------|-----|-----|-----|-------| | ton | Tone Time | for detection | 40 | - | - | ms | | | | for rejection | - | - | 20 | ms | | toff | Pause Time | for detection | 40 | - | - | ms | | | | for rejection | - | - | 20 | ms | | <b>t</b> D | Detect Time | | 25 | - | 46 | ms | | tr | Release Time | | 35 | _ | 50 | ms | | tsu | Data Setup Time | | 7 | - | - | μs | | tн | Data Hold Time | | 4.2 | - | 5.0 | ms | | tcl | DV Clear Time | | - | 160 | 250 | ns | | tpw | CLRDV Pulse Width | | 200 | - | - | ns | | ted | ED Detect Time | | 7 | - | 22 | ms | | ter | ED Release Time | | 2 | - | 18 | ms | | | Output Enable Time | $C_L = 50pF, R_L = 1k\Omega$ | - | - | 200 | ns | | | Output Disable Time | $C_{L} = 35pF, R_{L} = 500\Omega$ | - | - | 200 | ns | | | Output Rise Time | C <sub>L</sub> = 50pF | - | - | 200 | ns | | | Output Fall Time | C <sub>L</sub> = 50pF | - | 160 | 200 | ns | ## SSI 75T202/203 TIMING (Continued) FIGURE 4: Timing Diagram # PACKAGE PIN DESIGNATIONS (TOP VIEW) 18 - Pin DIP SSI 75T202 18 - Pin DIP SSI 75T203 ## ORDERING INFORMATION | PART DESCRIPTION | ORDER NO. | PKG. MARK | |----------------------------------|-----------|-----------| | SSI 75T202<br>18-pin Plastic DIP | 75T202-IP | 75T202-IP | | SSI 75T203<br>18-pin Plastic DIP | 75T203-IP | 75T203-IP | No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders. Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 573-6000, FAX: (714) 573-6914