# PIN-PROGRAMMABLE PRECISION CLOCK MULTIPLIER ## **Description** The Si5365 is a low jitter, precision clock multiplier for high-speed communication systems, including SONET OC-48/OC-192, Ethernet, and Fibre Channel, in which the application requires clock multiplication without jitter attenuation. The Si5365 accepts four clock inputs ranging from 19.44 to 707 MHz and generates five frequency-multiplied clock outputs ranging from 19.44 to 1050 MHz. The input clock frequency and clock multiplication ratio are selectable from a table of popular SONET, Ethernet, and Fibre Channel rates. The Si5365 is based on Silicon Laboratories' 3rdgeneration DSPLL® technology, which provides anyrate frequency synthesis in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. Operating from a single 1.8 or 2.5 V supply, the Si5365 is ideal for providing clock multiplication in high performance timing applications. ## **Applications** - SONET/SDH OC-48/STM-16 and STM-64/OC-192 line cards - GbE/10GbE, 1/2/4/8/10GFC line cards - ITU G.709 line cards - Test and measurement #### **Features** - Selectable output frequencies ranging from 19.44 to 1050 MHz - Low jitter clock outputs w/jitter generation as low as 0.6 ps rms (50 kHz–80 MHz) - Integrated loop filter with selectable loop bandwidth (30 kHz to 1.3 MHz) - Four clock inputs w/manual or automatically controlled switching - Five clock outputs with selectable signal format (LVPECL, LVDS, CML, CMOS) - Support for ITU G.709 FEC ratios (255/238, 255/237, 255/236) - LOS alarm outputs - Digitally-controlled output phase adjust - Pin-programmable settings - On-chip voltage regulator for 1.8 ±5% or 2.5 V ±10% operation - Small size: 14 x 14 mm 100-pin TQFP - Pb-free, RoHS compliant **Table 1. Performance Specifications** $(V_{DD} = 1.8 \pm 5\% \text{ or } 2.5 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------|-----|------------------------|----------| | Temperature Range | T <sub>A</sub> | | -40 | 25 | 85 | °C | | Supply Voltage | $V_{DD}$ | | 2.25 | 2.5 | 2.75 | V | | | 22 | | 1.71 | 1.8 | 1.89 | V | | Supply Current | I <sub>DD</sub> | f <sub>OUT</sub> = 622.08 MHz | | 394 | 435 | mA | | | 22 | All CKOUTs enabled | | | | | | | | LVPECL format output | | | | | | | | Only CKOUT1 enabled | _ | 253 | 284 | mA | | | | f <sub>OUT</sub> = 19.44 MHz | _ | 278 | 321 | mA | | | | All CKOUTs enabled | | | | | | | | CMOS format output | | | | | | | | Only CKOUT1 enabled | _ | 229 | 261 | mA | | | | Tristate/Sleep Mode | _ | TBD | TBD | mA | | Input Clock Frequency | CK <sub>F</sub> | Input frequency and clock multi- | 19.44 | _ | 707.35 | MHz | | (CKIN1, CKIN2, CKIN3, | • | plication ratio pin-selectable from | | | | | | CKIN4) | | table of values using FRQSEL | | | | | | Output Clock Frequency | CK <sub>OF</sub> | and FRQTBL settings. Consult | 19.44 | _ | 1049.76 | MHz | | (CKOUT1, CKOUT2, | | Silicon Laboratories configuration | | | | | | CKOUT3, CKOUT4, | | software DSPLLsim or Any-Rate | | | | | | CKOUT5) | | Precision Clock Family Reference | | | | | | | | Manual at www.silabs.com/timing | | | | | | | | (click on Documentation) for table | | | | | | | | selections. | | | | | | 3-Level Input Pins | | , | | | | | | Input Mid Current | I <sub>IMM</sub> | See Note 2. | -2 | | 2 | μΑ | | Input Clocks (CKIN1, CK | | CKIN4) | | | | | | Differential Voltage Swing | CKN <sub>DPP</sub> | | 0.25 | _ | 1.9 | $V_{PP}$ | | Common Mode Voltage | CKN <sub>VCM</sub> | 1.8 V ±5% | 0.9 | _ | 1.4 | V | | | | 2.5 V ±10% | 1.0 | _ | 1.7 | V | | Rise/Fall Time | CKN <sub>TRF</sub> | 20–80% | | _ | 11 | ns | | Duty Cycle | CKN <sub>DC</sub> | Whichever is smaller | 40 | _ | 60 | % | | (Minimum Pulse Width) | | | 2 | _ | <del></del> | ns | | Output Clocks (CKOUT1, | CKOUT2, C | CKOUT3, CKOUT4, CKOUT5) | | | 1 | | | Common Mode | $V_{OCM}$ | LVPECL | V <sub>DD</sub> – 1.42 | _ | V <sub>DD</sub> – 1.25 | V | | Differential Output Swing | V <sub>OD</sub> | 100 Ω load | 1.1 | _ | 1.9 | V | | | V <sub>SF</sub> | line-to-line | 0.5 | _ | 0.93 | V | | Swing | <u> </u> | | | | | | | Rise/Fall Time | CKO <sub>TRF</sub> | 20–80% | _ | 230 | 350 | ps | | Duty Cycle Certainty | | LVPECL | -40 | _ | 40 | ps | | , | 50 | Differential 10 Ω Line-to-Line | | | | • | | | | Measured at 50% point | | | | | | Single Ended Output<br>Swing<br>Rise/Fall Time | V <sub>OD</sub><br>V <sub>SE</sub><br>CKO <sub>TRF</sub><br>CKO <sub>DC</sub> | line-to-line 20–80% LVPECL Differential 10 Ω Line-to-Line | 0.5 | 230 | 1.9<br>0.93<br>350 | V | ### Notes: - 1. For a more comprehensive listing of device specifications, please consult the Silicon Laboratories Any-Rate Precision Clock Family Reference Manual. This document can be downloaded from <a href="https://www.silabs.com/timing">www.silabs.com/timing</a> (click on Documentation). - 2. This is the amount of leakage that the 3 level input can tolerate from an external driver. See the Family Reference Manual. In most designs, an external resistor voltage divider is recommended. **Table 1. Performance Specifications (Continued)** $(V_{DD} = 1.8 \pm 5\% \text{ or } 2.5 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|--------------------|-------------------------------------------------------------------------------------------|-----|------|-----|--------| | PLL Performance | <u> </u> | | 1 | | | • | | Jitter Generation | J <sub>GEN</sub> | f <sub>IN</sub> = f <sub>OUT</sub> = 622.08 MHz,<br>LVPECL output format<br>50 kHz–80 MHz | _ | 0.6 | TBD | ps rms | | | | 12 kHz-20 MHz | | 0.6 | TBD | ps rms | | Jitter Transfer | $J_{PK}$ | | _ | 0.05 | 0.1 | dB | | Phase Noise | CKO <sub>PN</sub> | f <sub>IN</sub> = f <sub>OUT</sub> = 622.08 MHz<br>100 Hz offset | _ | TBD | TBD | dBc/Hz | | | | 1 kHz offset | _ | TBD | TBD | dBc/Hz | | | | 10 kHz offset | _ | TBD | TBD | dBc/Hz | | | | 100 kHz offset | _ | TBD | TBD | dBc/Hz | | | | 1 MHz offset | _ | TBD | TBD | dBc/Hz | | Subharmonic Noise | SP <sub>SUBH</sub> | Phase Noise @ 100 kHz<br>Offset | _ | TBD | TBD | dBc | | Spurious Noise | SP <sub>SPUR</sub> | Max spur @ n x F3<br>(n ≥ 1, n x F3 < 100 MHz) | _ | TBD | TBD | dBc | | Package | · ' | | • | • | | • | | Thermal Resistance Junction to Ambient | $\theta_{JA}$ | Still Air | _ | 40 | _ | °C/W | #### Notes: - For a more comprehensive listing of device specifications, please consult the Silicon Laboratories Any-Rate Precision Clock Family Reference Manual. This document can be downloaded from www.silabs.com/timing (click on Documentation). - 2. This is the amount of leakage that the 3 level input can tolerate from an external driver. See the Family Reference Manual. In most designs, an external resistor voltage divider is recommended. **Table 2. Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | | |--------------------------------------------------------------------------|------------------|---------------------------------|------|--| | DC Supply Voltage | $V_{DD}$ | -0.5 to 2.75 | V | | | LVCMOS Input Voltage | V <sub>DIG</sub> | -0.3 to (V <sub>DD</sub> + 0.3) | V | | | Operating Junction Temperature | T <sub>JCT</sub> | -55 to 150 | °C | | | Storage Temperature Range | T <sub>STG</sub> | -55 to 150 | °C | | | ESD HBM Tolerance (100 pF, 1.5 k $\Omega$ ); All pins except CKIN+/CKIN– | | 2 | kV | | | ESD MM Tolerance; All pins except CKIN+/CKIN- | | 200 | V | | | ESD HBM Tolerance (100 pF, 1.5 kΩ); CKIN+/CKIN– | | 700 | V | | | ESD MM Tolerance; CKIN+/CKIN- | | 150 | V | | | Latch-Up Tolerance | | JESD78 Compliant | | | **Note:** Permanent device damage may occur if the Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operation sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. **Figure 1. Typical Phase Noise Plot** | Jitter Bandwidth | RMS Jitter (fs) | |-----------------------------|-----------------| | OC-48, 12 kHz to 20 MHz | 374 | | OC-192, 20 kHz to 80 MHz | 388 | | OC-192, 4 MHz to 80 MHz | 181 | | OC-192, 50 kHz to 80 MHz | 377 | | Broadband, 800 Hz to 80 MHz | 420 | - Notes: 1. Assumes differential LVPECL termination (3.3 V) on clock inputs. - 2. Denotes tri-level input pins with states designated as L (ground), M ( $V_{DD}/2$ ), and H ( $V_{DD}$ ). - 3. Assumes manual input clock selection. Figure 2. Si5365 Typical Application Circuit ## 1. Functional Description The Si5365 is a low jitter, precision clock multiplier for high-speed communication systems, including SONET OC-48/OC-192, SDH STM-16/STM-64, Ethernet, and Fibre Channel, in which the application requires clock multiplication without jitter attenuation. The Si5365 accepts four clock inputs ranging from 19.44 to 707 MHz and generates five frequency-multiplied clock outputs ranging from 19.44 to 1050 MHz. By default the four clock inputs are at the same frequency and the five clock outputs are at the same frequency. Two of the output clocks can be divided down further to generate an integer sub-multiple frequency. The input clock frequency and clock multiplication ratio are selectable from a table of popular SONET, Ethernet, and Fibre Channel rates. In addition to providing clock multiplication in SONET and datacom applications, the Si5365 supports SONET-to-datacom frequency translations. Silicon Laboratories offers a PC-based software utility, DSPLLsim, that can be used to look up valid Si5365 frequency translations. This utility can be downloaded from http://www.silabs.com/timing (click on Documentation). The Si5365 is based on Silicon Laboratories' 3rd-generation DSPLL® technology, which provides anyrate frequency synthesis in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The Si5365 PLL loop bandwidth is digitally programmable via the BWSEL[1:0] pins and supports a range from 30 kHz to 1.3 MHz. The DSPLLsim software utility can be used to calculate valid loop bandwidth settings for a given input clock frequency/clock multiplication ratio. The Si5365 monitors all input clocks for loss-of-signal and provides a LOS alarm when it detects a missing clock. In the case when the input clocks enter alarm conditions, the PLL will freeze the DCO output frequency near its last value to maintain operation with an internal state close to the last valid operating state. The Si5365 has five differential clock outputs. The signal format of the clock outputs is programmable to support LVPECL, LVDS, CML, or CMOS loads. If not required, unused clock outputs can be powered down to minimize power consumption. For system-level debugging, a bypass mode is available which drives the output clock directly from the input clock, bypassing the internal DSPLL. The device is powered by a single 1.8 or 2.5 V supply. ### 1.1. Further Documentation Consult the Silicon Laboratories Any-Rate Precision Clock Family Reference Manual (FRM) for detailed information about the Si5365. Additional design support is available from Silicon Laboratories through your distributor. Silicon Laboratories has developed a PC-based software utility called DSPLLsim to simplify device configuration, including frequency planning and loop bandwidth selection. The FRM and this utility can be downloaded from <a href="http://www.silabs.com/timing">http://www.silabs.com/timing</a>; click on Documentation. # 2. Pin Descriptions: Si5365 Table 3. Si5365 Pin Descriptions | Pin# | Pin Name | I/O | Signal Level | Description | |-----------|----------|-----|--------------|-----------------------------------------------------------| | 1, 2, 17, | NC | | | No Connect. | | 20, 23, | | | | These pins must be left unconnected for normal operation. | | 24, 25, | | | | | | 47, 48, | | | | | | 49, 52, | | | | | | 53, 72, | | | | | | 73, 74, | | | | | | 75, 90 | | | | | Table 3. Si5365 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | Description | |-----------------------------------------------------------------------------|-----------------|-----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | RST | I | LVCMOS | External Reset. | | | | | | Active low input that performs external hardware reset of device. Resets all internal logic to a known state and forces the device registers to their default value. Clock outputs are tristated during reset. After rising edge of RST signal, the device will perform an internal self-calibration. This pin has a weak pullup. | | 4 | FRQTBL | I | 3-Level | Frequency Table Select. | | | | | | This pin selects SONET/SDH, datacom, or SONET/SDH to datacom frequency translation table. L = SONET/SDH. M = Datacom. H = SONET/SDH to Datacom. This pin has a weak pullup and weak pulldown and defaults to M. Some designs may require an external resistor voltage divider when driven by an active device that will tri-state. | | 5, 6, 15,<br>27, 32,<br>42, 62, | V <sub>DD</sub> | V <sub>DD</sub> | Supply | <b>V</b> <sub>DD</sub> . The device operates from a 1.8 or 2.5 V supply. Bypass capacitors should be associated with the following V <sub>DD</sub> pins: | | 63, 76, | | | | Pins Bypass Cap | | 79, 81,<br>84, 86, | | | | 5, 6 0.1 μF<br>15 0.1 μF | | 89, 91, | | | | 27 0.1 μF | | 94, 96, | | | | 62, 63 0.1 µF | | 99, 100 | | | | 76, 79 1.0 µF | | | | | | 81, 84 0.1 μF<br>86, 89 0.1 μF | | | | | | 91, 94 0.1 μF | | | | | | 96, 99, 100 0.1 µF | | 7, 8, 14,<br>16, 18,<br>19, 21,<br>26, 28,<br>31, 33,<br>36, 38,<br>41, 43, | GND | GND | Supply | Ground. These pins must be connected to system ground. Minimize the ground path impedance for optimal performance. | | 46, 51,<br>54, 55,<br>56, 64,<br>65 | | | | | | 9 | C1B | 0 | LVCMOS | CKIN1 Invalid Indicator. This pin is an active high alarm output associated with CKIN1. Once triggered, the alarm will remain high until CKIN1 is validated. 0 = No alarm on CKIN1. 1 = Alarm on CKIN1. | | 10 | C2B | 0 | LVCMOS | CKIN2 Invalid Indicator. This pin is an active high alarm output associated with CKIN2. Once triggered, the alarm will remain high until CKIN2 is validated. 0 = No alarm on CKIN2. 1 = Alarm on CKIN2. | Table 3. Si5365 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | | Des | cription | | |----------|--------------------|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------| | 11 | СЗВ | 0 | LVCMOS | CKIN3 Invalid Indicator. This pin is an active high alarm output associated with CKIN3. 0 = No alarm on CKIN3. 1 = Alarm on CKIN3. | | | | | 12 | ALRMOUT | 0 | LVCMOS | Alarm Output Indicator. This pin is an active high alarm output associated with CKIN4 or the frame sync alignment alarm. 0 = ALRMOUT not active. 1 = ALRMOUT active. | | | | | 13<br>57 | CS0_C3A<br>CS1_C4A | I/O | LVCMOS | Input Clock Select/CKINn Active Clock Indicator. Input: If manual clock selection mode is chosen (AUTOSEL = 1), the CS[1:0] pins function as the manual input clock selector control. | | | | | | | | | | CS[1:0] | Active Input Clock | | | | | | | | 00 | CKIN1 | | | | | | | | 01 | CKIN2 | | | | | | | | 10 | CKIN3 | | | | | | | | 11 | CKIN4 | | | | | | | clock swi<br>ured as ir<br>Output: If automa<br>these pin<br>0 = CKIN<br>1 = CKIN | tching during chan<br>nput, these pins natic clock detections the<br>sufficient function as the<br>sufficient function is not the active | n is chosen (AUTOSEL =<br>CKINn active clock indica<br>e input clock.<br>active input clock to the | ate. If config-<br>= M or H),<br>ator output. | | 22 | AUTOSEL | I | 3-Level | Manual/Automatic Clock Selection. Three level input that selects the method of input clock selection to be used. L = Manual. M = Automatic non-revertive. H = Automatic revertive. This pin has a weak pullup and weak pulldown and defaults to M. Some designs may require an external resistor voltage divider when driven by an active device that will tri-state. | | | to M. | | 29<br>30 | CKIN4+<br>CKIN4- | I | MULTI | Clock Input 4. Differential clock input. This input can also be driven with a single-ended signal. | | | | | 34<br>35 | CKIN2+<br>CKIN2- | I | MULTI | Clock Input 2. Differential input clock. This input can also be driven with a single-ended signal. | | | | Table 3. Si5365 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | Description | |----------|------------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 37 | DBL2_BY | _ | 3-Level | CKOUT2 Disable/PLL Bypass Mode Control. Controls enable of CKOUT2 divider/output buffer path and PLL bypass mode. L = CKOUT2 Enabled. M = CKOUT2 Disabled. H = BYPASS Mode with CKOUT2 enabled. This pin has a weak pullup and weak pulldown and defaults to M. Some designs may require an external resistor voltage divider when driven by an active device that will tri-state. | | 39<br>40 | CKIN3+<br>CKIN3- | _ | MULTI | Clock Input 3. Differential clock input. This input can also be driven with a single-ended signal. | | 44<br>45 | CKIN1+<br>CKIN1- | _ | MULTI | Clock Input 1. Differential clock input. This input can also be driven with a single-ended signal. | | 50 | DBL5 | ı | 3-Level | CKOUT5 Disable. This pin performs the following functions: L = Normal operation. Output path is active and signal format is determined by SFOUT inputs. M = CMOS signal format. Overrides SFOUT signal format to allow CKOUT5 to operate in CMOS format while the clock outputs operate in a differential output format. H = Powerdown. Entire CKOUT5 divider and output buffer path is powered down. CKOUT5 output will be in tristate mode during powerdown. This pin has a weak pullup and weak pulldown and defaults to M. Some designs may require an external resistor voltage divider when driven by an active device that will tri-state. | | 56 | FOS_CTL | I | 3-Level | Frequency Offset Control. This pin enables or disables use of the CKIN2 FOS reference as an input to the clock selection state machine. L = FOS Disabled. M = Stratum 3/3E FOS Threshold. H = SONET Minimum Clock FOS Threshold. This pin has both weak pullups and weak pulldowns and defaults to M. Some designs may require an external resistor voltage divider when driven by an active device that will tri-state. | | 58 | C1A | 0 | LVCMOS | CKIN1 Active Clock Indicator. This pin serves as the CKIN1 active clock indicator. 0 = CKIN1 is not the active input clock. 1 = CKIN1 is currently the active input clock to the PLL. | | 59 | C2A | 0 | LVCMOS | CKIN2 Active Clock Indicator. This pin serves as the CKIN2 active clock indicator. 0 = CKIN2 is not the active input clock. 1 = CKIN2 is currently the active input clock to the PLL. | Table 3. Si5365 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | Γ | escription | | | |----------------------|------------------------------------------|-----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--| | 60<br>61 | BWSEL0<br>BWSEL1 | I | 3-Level | Bandwidth Select. These pins are three level inputs that select the DSPLL closed loop bandwidth according to the Any-Rate Precision Clock Family Reference Manual. These pins have both weak pullups and weak pulldowns and default to M. Some designs may require an external resistor voltage divider when driven by an active device that will tri-state. | | | | | 66<br>67 | DIV34_0<br>DIV34_1 | I | 3-Level | CKOUT3 and CKOUT4 Divider Control. These pins control the division of CKOUT3 and CKOUT4 relative to the CKOUT2 output frequency. Detailed operations and timing characteristics for these pins may be found in the Any-Rate Precision Clock Family Reference Manual. These pins have both weak pullups and weak pulldowns and default to M. Some designs may require an external resistor voltage divider when driven by an active device that will tri-state. | | | | | 68<br>69<br>70<br>71 | FRQSEL0<br>FRQSEL1<br>FRQSEL2<br>FRQSEL3 | I | 3-Level | Multiplier Select. These pins are three level inputs that select the input clock and clock multiplication setting according to the Any-Rate Precision Clock Family Reference Manual, depending on the FRQTBL setting. These pins have both weak pullups and weak pulldowns and default to M. Some designs may require an external resistor voltage divider when driven by an active device that will tri-state. | | | | | 77<br>78 | CKOUT3+<br>CKOUT3- | 0 | MULTI | Clock Output 3. Differential output clock with a frequency specified by FRQSEL and FRQTBL settings. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | | | | 80<br>95 | SFOUT1<br>SFOUT0 | I | 3-Level | | e output signal format (common mor all of the clock outputs except Cl | | | | | | | | SFOUT[1:0 | ] Signal Format | | | | | | | | HH | Reserved | | | | | | | | HM | LVDS | | | | | | | | HL | CML | | | | | | | | MH | LVPECL | | | | | | | | MM | Reserved | | | | | | | | ML LVDS—Low Swing | | | | | | | | | LH CMOS | | | | | | | | | LM Disable | | | | | | | | | LL | Reserved | | | | | | | | I | ups and weak pulldowns and defa<br>external resistor voltage divider who<br>vill tri-state. | | | Table 3. Si5365 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | Description | |------------|--------------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 82<br>83 | CKOUT1-<br>CKOUT1+ | 0 | MULTI | Clock Output 1. Differential output clock with a frequency specified by FRQSEL and FRQTBL. Output signal format is selected by SFOUT pins. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | 85 | DBL34 | I | LVCMOS | Output 3 and 4 Disable. Active high input. When active, entire CKOUT3 and CKOUT4 divider and output buffer path is powered down. CKOUT3 and CKOUT4 outputs will be in tristate mode during powerdown. This pin has a weak pullup. | | 87<br>88 | CKOUT5-<br>CKOUT5+ | 0 | MULTI | Clock Output 5. Fifth high-speed clock output with a frequency specified by FRQSEL and FRQTBL. Output signal format is selected by SFOUT pins. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | 92<br>93 | CKOUT2+<br>CKOUT2- | 0 | MULTI | Clock Output 2. Differential output clock with a frequency specified by FRQSEL and FRQTBL. Output signal format is selected by SFOUT pins. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | 97<br>98 | CKOUT4-<br>CKOUT4+ | 0 | MULTI | Clock Output 4. Differential output clock with a frequency specified by FRQSEL and FRQTBL settings. Output signal format is selected by SFOUT pins. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | GND<br>PAD | GND PAD | GND | Supply | Ground Pad. The ground pad must provide a low thermal and electrical impedance to a ground plane. | # 3. Ordering Guide | Ordering Part Number | Package | Package ROHS6, Pb-Free | | |----------------------|-------------------------|------------------------|--------------| | Si5365-C-GQ | 100-Pin 14 x 14 mm TQFP | Yes | –40 to 85 °C | # 4. Package Outline: 100-Pin TQFP Figure 3 illustrates the package details for the Si5365. Table 4 lists the values for the dimensions shown in the illustration. Figure 3. 100-Pin Thin Quad Flat Package (TQFP) Table 4. 100-Pin Package Diagram Dimensions | Dimension | Min | Nom | Max | | | | | |-----------|------------|-----------|------|--|--|--|--| | Α | _ | _ | 1.20 | | | | | | A1 | 0.05 | _ | 0.15 | | | | | | A2 | 0.95 | 1.00 | 1.05 | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | С | 0.09 | _ | 0.20 | | | | | | D | 16.00 BSC. | | | | | | | | D1 | 14.00 BSC. | | | | | | | | D2 | 3.85 | 4.00 | 4.15 | | | | | | е | | 0.50 BSC. | | | | | | | Dimension | Min | Nom | Max | |-----------|------------|------|------| | Е | 16.00 BSC. | | | | E1 | 14.00 BSC. | | | | E2 | 3.85 | 4.00 | 4.15 | | L | 0.45 | 0.60 | 0.75 | | aaa | _ | _ | 0.20 | | bbb | 1 | _ | 0.20 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.08 | | Θ | 0° | 3.5° | 7° | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This package outline conforms to JEDEC MS-026, variant AED-HD. - Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. # 5. Recommended PCB Layout Figure 4. PCB Land Pattern Diagram **Table 5. PCB Land Pattern Dimensions** | MIN | MAX | | |------------|-----------------------------------------------------|--| | 0.50 BSC. | | | | 15.40 REF. | | | | 15.40 REF. | | | | 3.90 | 4.10 | | | 3.90 | 4.10 | | | 13.90 | _ | | | 13.90 | _ | | | _ | 0.30 | | | 1.50 REF. | | | | _ | 16.90 | | | _ | 16.90 | | | 0.15 REF | | | | _ | 1.00 | | | | 0.50 E 15.40 15.40 3.90 3.90 13.90 13.90 — 1.50 F — | | ### Notes (General): - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on IPC-7351 guidelines. - **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. ### Notes (Solder Mask Design): 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. ### Notes (Stencil Design): - **1.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads. - **4.** A 4 x 4 array of 0.80 mm square openings on 1.05 mm pitch should be used for the center ground pad. ## Notes (Card Assembly): - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. ## **DOCUMENT CHANGE LIST** ### Revision 0.32 to Revision 0.33 Condensed format. ### Revision 0.33 to Revision 0.34 - Removed references to latency control, INC, and DEC pins. - Updated Table 1, "Performance Specifications," on page 2. - Changed LVTTL to LVCMOS in Table 2, "Absolute Maximum Ratings," on page 3. - Added Figure 1, "Typical Phase Noise Plot," on page 4 - Updated Figure 2, "Si5365 Typical Application Circuit". - Updated "2. Pin Descriptions: Si5365". - Updated "3. Ordering Guide" on page 13. - Added "5. Recommended PCB Layout". ### Revision 0.34 to Revision 0.4 - Changed 1.8 V operating range to ±5%. - Updated Table 1 on page 2. - Updated Table 2 on page 3. - Added page 4. - Updated "1. Functional Description" on page 6. - Clarified "2. Pin Descriptions: Si5365" on page 7 including the addition of FOS\_CTL (pin 56). # Si5365 ## **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: Clockinfo@silabs.com Internet: www.silabs.com The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.