# 10938 and 10939 Dot Matrix Display Controller #### DESCRIPTION The Rockwell 10938 and 10939 Dot Matrix Display Controller is a two-chip MOS/LSI general purpose display controller system designed to interface to dot matrix displays (vacuum-fluorescent or LED). The two-chip set will drive displays with up to 35 anodes (dots) and up to 20 grids (characters) plus a cursor. The chips can be cascaded to drive larger displays of as many as 80 characters. An internal PLA-type decoder provides character decoding and dot pattern generation for the full 96-character ASCII set and an additional 32 special characters. #### **ORDERING INFORMATION** | Part<br>Number | Package<br>Type | Temperature<br>Range (°C) | |----------------|-----------------|---------------------------| | 10938P | Plastic | 0 to +70 | | 10938PE | Plastic | - 40 to +85 | | 10939P | Plastic | 0 to +70 | | 10939PE | Plastic | - 40 to +85 | #### **FEATURES** - · 20-character display driver cascadable to 80 - Standard 5 × 7 character font. - Separate cursor driver output - Direct drive capability for vacuum-fluorescent displays - 128 x 35 PLA provides segment decoding for full 96-character ASCII set, plus 32 special characters - Serial or parallel data input for 8-bit display and control characters - · Brightness, refresh rate, and display mode controls - 40-pin DIP Block Diagram of 10938 and 10939 Document No. 29000D96 **Data Sheet** Order No. D96 Rev. 4, June 1987 5-11 #### INTERFACE DESCRIPTION #### 10938 Pin Functions | Signal Name | Pin No. | Function | |-----------------|-------------|----------------------------------| | V <sub>SS</sub> | 2 | Power and signal reference | | SG01-SG35 | 3-25, 27-38 | Anode driver outputs | | SCLK-DIS | 39 | Serial data shift clock | | DATA-LOAD | 40 | Serial data output/latch control | | V <sub>DD</sub> | 1 | DC Power | | V <sub>GG</sub> | 26 | Display voltage | 10938 Pin Configuration ## SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS\* Voltages are referenced to V<sub>SS</sub> | Parameter | Symbol | Value | Unit | |-----------------------------------------------------------------|-----------------|---------------------------------------|-------------| | Operating Temperature Commercial Industrial Storage Temperature | Tc<br>Ti | 0 to +70<br>-40 to +85<br>-55 to +125 | ို <b>့</b> | | Operating Voltage | V <sub>DO</sub> | -22 to -18 | Vdc | | Operating Display Voltage | V <sub>GG</sub> | - 50 | Vdc | #### 10939 Pin Functions | Signal Name | Pin No. | Function | |-----------------|---------|----------------------------------| | V <sub>SS</sub> | 36 | Power and signal reference | | V <sub>DD</sub> | 37 | DC Power | | CLOCK | 38 | Synchronization Clock | | CURSOR | 14 | Cursor drive output | | MASTER | 39 | Master/Slave Mode control | | SIP | 3 | Sync Input | | SOP | 2 | Sync Output | | D0-D7 | 6-13 | Serial or parallel data input | | LD | 5 | Input data strobe | | POR | 4 | Power-on reset | | SCLK-DIS | 1 | Serial data shift clock | | DATA-LOAD | 40 | Serial data output/latch control | | STR00-STR19 | 15-34 | Grid Driver Outputs | | V <sub>GG</sub> | 35 | Display voltage | 10939 Pin Configuration \*NOTE: Stresses above those listed under ABSOLUTE MAXI-MUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in other sections of this document is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC CHARACTERISTICS All voltages referenced to V<sub>SS</sub> | Parameter | Notes | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------|--------------------------|-----|-------------------------------------------|--------| | Input D0-D7, LD, SIP<br>Logic "1"<br>Logic "0" | 2 | V <sub>IH</sub><br>V <sub>IL</sub> | – 1.2<br>V <sub>DD</sub> | | +0.3<br>-4.2 | v<br>v | | Input POR<br>Logic "1"<br>Logic "0" | 2 | V <sub>IHPO</sub><br>V <sub>ILPO</sub> | - 3.0<br>V <sub>DD</sub> | | +0.3<br>-10.0 | V | | Output SOP<br>Logic "1"<br>Logic "0" | 2 | V <sub>OHSY</sub><br>V <sub>OLSY</sub> | – 1.2<br>V <sub>DD</sub> | | V <sub>SS</sub><br>-4.2 | V | | Output Grids, Cursor, and Anodes<br>Logic "1" (I <sub>load</sub> = 10 mA 10939, 2 mA 10938)<br>Logic "0" (I <sub>load</sub> = 0 mA) | 1 | V <sub>OH</sub><br>V <sub>OL</sub> | - 1.5<br>V <sub>GG</sub> | | V <sub>SS</sub><br>0.95 × V <sub>GG</sub> | V | Notes: 1. Designates characteristics for both 10938 and 10939. 2. Designates characteristics for 10939. #### **OPERATING CURRENTS** | Parameter | Maxi | mum | Typical | Unit | |-----------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------|------| | | Industrial TA = -40°C V <sub>OD</sub> = -22 Vdc V <sub>GG</sub> = -50 Vdc | Commercial<br>TA = 0°C<br>V <sub>DD</sub> = -22 Vdc<br>V <sub>GG</sub> = -50 Vdc | TA = 25°C<br>V <sub>DD</sub> = -20 Vdc<br>V <sub>GG</sub> = -50 Vdc | | | 10938 <sup>1</sup> | | | | | | 1 <sub>DD</sub> | 4.5 | 3.6 | 3.2 | mA. | | Igg | 11.2 | 9.0 | 8.0 | mA | | 10939 (master) <sup>2</sup> | | | | | | l <sub>DD</sub> | 13.6 | 10.9 | 6.0 | mA. | | IGG | 1.0 | 0.8 | 0.5 | mA | | 10939 (slave) <sup>2</sup> | | | | | | l <sub>DD</sub> | 9.1 | 7.3 | 4.0 | mA | | I <sub>GG</sub> | 1.0 | 0.8 | 0.5 | mA. | - 1. The 10938 has 35 internal drivers which are brought out. I<sub>GG</sub> is proportional to the number of drivers on. The values given are for - all 35 drivers on. Divide I<sub>GG</sub> shown by 35 to determine I<sub>GG</sub> for one driver. 2. The 10939 will never have more than two drivers on at any one time; one grid driver and the cursor. The values shown are for two drivers on with 100% duty cycle. #### **AC CHARACTERISTICS** | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------|---------------------|------|-----|------|------| | GENERAL INTERFACE TIMING | | | | | | | Data Load (LD) | | | | | | | On Time | T <sub>idon</sub> | 1.0 | | | μS | | Off time | Tidoff | | | | | | Commercial | | 40.0 | | | μS | | Industrial | | 44.5 | | | μS | | Cycle Time | T <sub>idcyc</sub> | | | | | | Commerical | | 60.0 | | | μS | | Industrial | | 66.7 | | | μS | | SERIAL INTERFACE TIMING | | | | | | | Serial Clock (D1) | | | | | | | On Time | T <sub>scon</sub> | 1.0 | | 20.0 | μS | | Off Time | T <sub>scoff</sub> | 1.0 | | | μS | | Cycle Time | T <sub>sccyc</sub> | 2.0 | | | μS | | Serial Clock (D0) | | | | | | | Set-up Time | T <sub>ssetup</sub> | 400 | | - | ns | | Hold Time | T <sub>shold</sub> | 400 | | | ns | | Serial Clock to LD Time | T <sub>sl</sub> | 1.0 | | | μs | | LD to Serial Clock | T <sub>Is</sub> | 1.0 | | | μS | | PARALLEL INTERFACE TIMING | | | | | | | Parallel Data (D0-D7) | | | | | | | Set-up Time | T <sub>psetup</sub> | 0 | | 1 | ns | | Hold Time | Tphoid | 200 | | 1 | ns | #### **TIMING WAVEFORMS** Serial Interface Timing Waveforms **Parallel Interface Timing Waveforms** #### **FUNCTIONAL DESCRIPTION** Once the display buffer has been loaded from the host processor, the 10938/10939 system generates all timing signals required to control the display. Input data is loaded into the Display Data Buffer as a series of 8-bit words via the Serial or Parallel Data Input channel on the 10939. Internal timing and control logic synchronize the digit output signals with the Serial Data and Load signals to the 10938 to provide the proper timing for the multiplexing operation. A 128 × 35 bit PLA is provided for decoding the full 96 character ASCII set, plus 32 special characters. The parallel data input mode is implemented by toggling any of data lines D2-D7 after POR has gone low. Once the parallel data load mode has been implemented, a power-on reset procedure must be performed to return to serial data load mode. Parallel data transfer is accomplished by putting the command or display data on the data lines, then pulsing the LD line. The load cycle time must be at least 60 $\mu$ s with the LD line set high for at least one $\mu$ s and held low for at least 40 $\mu$ s. The serial data input mode is implemented during the power-on reset procedure. In those systems using serial mode, ports D2–D7 should be tied low to prevent the inadvertent implementation of the parallel load mode. Serial data bytes are shifted into a data buffer MSB first on line D0 using line D1 as the serial clock. The last eight bits clocked in are latched into the display controller by a pulse on the LD line. The cycle time for each data bit is 2 $\mu s$ and the load time for each byte is 60 $\mu s$ . Input data may be Control or Display data. The following paragraphs describe the format and functions of these control and display data words. #### **CONTROL DATA WORDS** Control data words are used to select the operating parameters of the display controller. They must be preceded by a Control Prefix word (0000 0001, hexadecimal 01) to be distinguished from Display Data words. #### **Buffer Pointer Control** The Buffer Pointer Control code sets the Display Data Buffer pointer. The lower 5 bits of the code are loaded into the buffer pointer (see Table 2). **Table 1. Control Word Assignments** | | 14010 1. 44111 | | | | | | |-----------|----------------------------------------------------|--|--|--|--|--| | Hex Value | Function | | | | | | | 00 | Not used | | | | | | | 01 | Load 01 into Data Buffer | | | | | | | 02 | Not used | | | | | | | 03 | Not used | | | | | | | 04 | Not used | | | | | | | 05 | Set digit time to 16 cycles per grid | | | | | | | 06 | Set digit time to 32 cycles per grid | | | | | | | 07 | Set digit time to 64 cycles per grid | | | | | | | 08 | Enable Normal Display Mode (MSB in data words | | | | | | | | is used for cursor control only) | | | | | | | 09 | Enable Blank Mode (data words with MSB = 1 will | | | | | | | | be blanked and cursor will be on) | | | | | | | OA. | Enable Inverse Mode (data words with MSB = 1 | | | | | | | | will be "inversed" and cursor will be on) | | | | | | | OB | Not used | | | | | | | OC. | Not used | | | | | | | OD | Not used | | | | | | | 0E | Start Display Refresh Cycle (use only once after | | | | | | | | reset) | | | | | | | 0F | Not used | | | | | | | 103F | Not used | | | | | | | 40-7F | Load Duty Cycle Register with lower 6 bits (0-63) | | | | | | | 80-9F | Load Digit Counter (80 = 32, 81 = 1, 82 = 2, etc.) | | | | | | | A0-BF | Not used | | | | | | | C0-D3 | Load Buffer Pointer Register with lower 5 bits | | | | | | | E0-FF | Not used | | | | | | **Table 2. Buffer Pointer Control Codes** | Code<br>Value | Pointer<br>Value | Character<br>Position | | | |----------------------------------------------------------------|------------------|-----------------------|--|--| | C0 | 00 | 0 | | | | C1 | 01 | 1 1 | | | | C2 | 02 | 2 | | | | СЗ | 03 | 3 | | | | C4 | 04 | 4 | | | | C5 | 05 | 5 | | | | C6 | 06 | 6 | | | | C7 | 07 | 7 | | | | C8 | 08 | 8 | | | | C9 | 09 | 9 | | | | CA | OA | 10 | | | | СВ | 0B | 11 | | | | cc | OC | 12 | | | | CD | OD OD | 13 | | | | CE | 0E | 14 | | | | CF | 0F | 15 | | | | D0 | 10 | 16 | | | | D1 | 11 | 17 | | | | D2 | 12 | 18 | | | | D3 | 13 | 19 | | | | Note:<br>DO NOT USE CHARACTER POSITIONS 20-31<br>(CODES D4-DF) | | | | | #### **Digit Counter Control** The Digit Counter Control code defines the number of character positions (grids) to be controlled. This code is normally used only during initialization routines, but it may also be used in conjunction with the Duty Cycle Control code to extend the range of brightness control (see Table 3). #### **Duty Cycle Control** The Duty Cycle Control code turns the display on and off, adjusts display brightness, and modifies display timing. The time slot for each character is 16, 32, or 64 cycles as selected by the Digit Time Control codes (see Table 1). The anode and grid drivers for each character are on for a maximum of 13, 29, or 61 cycles with a 3 cycle inter-digit off-time. The lower 6 bits of the Duty Cycle Control code are loaded into the Duty Cycle Register. Resultant duty cycles are shown in Table 4. **Table 3. Digit Counter Control Codes** | Table 3. Digit Counter Control Codes | | | | | | |--------------------------------------|------------------------|----------------------------|--|--|--| | Code | Digit<br>Counter Value | No. of Grids<br>Controlled | | | | | 80 | 00 | 32 | | | | | 81 | 01 | 1 | | | | | 82 | 02 | 2 | | | | | 83 | 03 | 3 | | | | | 84 | 04 | 4 | | | | | 85 | 05 | 5 | | | | | 86 | 06 | 6 | | | | | 87 | 07 | 7 | | | | | 88 | 08 | 8 | | | | | 89 | 09 | 9 | | | | | 8A | OA | 10 | | | | | 8B | 08 | 11 | | | | | 8C | l oc | 12 | | | | | 8D | 0D | 13 | | | | | 8E | 0E | 14 | | | | | 8F | 0F | 15 | | | | | 90 | 10 | 16 | | | | | 91 | 11 | 17 | | | | | 92 | 12 | 18 | | | | | 93 | 13 | 19 | | | | | 94 | 14 | 20 | | | | | 95 | 15 | 21 | | | | | 96 | 16 | 22 | | | | | 97 | 17 | 23 | | | | | 98 | 18 | 24 | | | | | 99 | 19 | 25 | | | | | 9A | 1A | 26 | | | | | 9B | 1B | 27 | | | | | 9C | 1C | 28 | | | | | 9D | 1D | 29 | | | | | 9E | 1E | 30 | | | | | 9F | 1F | 31 | | | | #### **Digit Time Select** The Digit Time Select code sets the total time for each character during the refresh cycle. Three values can be set using the three codes shown in Table 1. The default value set at power-on is 64 cycles per grid. For displays with 40 or more characters, or under conditions where the display can be subjected to quick movements during viewing (e.g. portable or vehicle-mounted applications), it may be necessary to increase the refresh rate by selecting 16 or 32 cycles per grid with the appropriate control code. **Table 4. Duty Cycle Control Codes** | | Digit T | ime = 16 | Digit T | Digit Time = 32 | | ime = 64 | |----------|-------------|-------------|-------------|---------------------------------|----------------------------|----------| | Code | On | Off | On | Off | On | Off | | 40 | | 16 | _ | 32 | _ | 64 | | 41 | - | 16 | _ | 32 | _ | 64 | | 42 | l – | 16 | | 32 | l – | 64 | | 43 | 1 1 | 15 | 1<br>2<br>3 | 31 | 1 | 63 | | 44 | 2<br>3<br>4 | 14 | 2 | 30 | 2 | 62 | | 45 | 3 | 13 | 3 | 29 | 3 | 61 | | 46 | 4 | 12 | 4 | 28 | 2<br>3<br>4<br>5<br>6<br>7 | 60 | | 47 | 5 | 11 | 5 | 27 | 5 | 59 | | 48 | 6 | 10 | 6 | 26 | 6 | 58 | | 49 | 7 | 9 | 7 | 25 | 7 | 57 | | 4A | 8 | 8 | 8 | 24 | 8<br>9 | 56 | | 4B | 9 | 7 | 9 | 23 | | 55 | | 4C | 10 | 6 | 10 | 22 | 10 | 54 | | 4D | 11 | 5 | 11<br>12 | 21 | 11 | 53 | | 4E | 12 | 4 | 12 | 20 | 12 | 52 | | 4F | 13 | 3 | 13 | 19 | 13 | 51 | | 50 | 13 | 3<br>3<br>3 | 14<br>15 | 18<br>17 | 14 | 50 | | 51 | 13 | 3 | 15 | 17 | 15 | 49 | | 52 | 13 | 3 | 16 | 16 | 16 | 48 | | 53 | 13 | 3 | 17 | 15 | 17 | 47 | | | | • | • | • | • | ٠ ا | | • | • | • | • | • | ٠ . | | | | l : | ٠. ا | • | • | • | · | | 5B | 13 | 3 | 25 | 7 | 25 | 39 | | 5C | 13 | 3 | 26<br>27 | 6 | 26 | 38 | | 5D | 13 | 3<br>3<br>3 | 2/ | 6<br>5<br>4<br>3<br>3<br>3<br>3 | 27 | 37 | | 5E | 13 | 3 | 28 | 4 | 28 | 36 | | 5F | 13 | 3 | 29 | 3 | 29 | 35 | | 60 | 13<br>13 | 3 | 29 | 3 | 30 | 34 | | 61 | | 3<br>3 | 29 | 3 | 31 | 33 | | 62 | 13 | 3 | 29 | 3 | 32 | 32 | | • | • | • | • | • | • | • | | • | • | • | • | • | • | | | 70 | 13 | 3 | 29 | • | 58 | | | 7C<br>7D | 13 | 3 | 29<br>29 | 3 | 58<br>59 | 6 | | 7E | 13 | 3 | 29<br>29 | 3 | 60 | 5<br>4 | | 7E<br>7F | 13 | 3 | 29<br>29 | 3<br>3<br>3 | 61 | 3 | | | 13 | 3 | 29 | | 01 | | #### **Display Mode Select** Each ASCII character is represented by the lower seven bits of the 8-bit value loaded into the 10939. The eighth (most significant) bit controls the cursor (see Cursor Control). This bit is known as the data byte control bit. If either Blank or Inverse mode is selected, a "0" in this bit causes a normal character display, while "1" selects either Blank or Inverse mode, depending on which mode is enabled. Three control codes are provided (see Table 1) to enable Blank Mode, Inverse Mode, or Normal Display Mode. In the Blank mode, any character with the MSB = "1" will be blanked. In the Inverse mode, it will be displayed with all segment driver outputs inverted. On video displays, this is referred to as "Inverse Video" format. These controls allow individual characters or groups of characters to be blinked or blanked by simply changing the mode without changing the data in the Display Buffer. #### 10938 • 10939 #### **Cursor Control** The data byte control bit (MSB 8), besides selecting Blank, Inverse, or Normal mode, also controls the cursor output which is enabled on all characters with the MSB equal to one. Therefore, when the Normal mode is enabled and the MSB of the data byte is set to a one, the normal character is displayed with the cursor on. When the Blank mode is enabled and the MSB is set to a one, the character is blanked but the cursor is on. If Inverse mode is enabled and the MSB is set to a one, the inverse character is displayed and the cursor is on but not inversed. #### Start Refresh At power on, the 10939 is held in an internal halt mode. The normal display refresh sequence starts upon receipt of a Start Refresh control code. This is particularly useful for synchronizing systems using more than one 10939. Only the Master 10939 in a multi-chip system will recognize the Start Refresh code. The Master starts the Slave(s) at the appropriate time, using the SOP signal. #### INPUT DISPLAY DATA WORDS Display data words are loaded as 8-bit codes. The eighth (most significant) bit specifies normal (0) or blank/inverse (1) display mode, depending on the blank/inverse mode selection (see Control data words 09 and 0A in Table 1). This bit also controls the cursor. Twenty display data words must be entered to completely load the Display Data Buffer. The Buffer Pointer automatically increments after each data word is stored in the buffer. To select a character position to be loaded out of sequence, use the Buffer Pointer control code. The Buffer Pointer will automatically reset to character position 0 when its value is equal to the programmed Digit Count. #### **POWER-ON RESET** The Power-On Reset (POR) initializes the internal circuits of the 10939. This is normally accomplished when power ( $V_{DD}$ ) is applied. The following conditions are established by application of POR: a. The Grid Drivers (STR00-STR19) on the 10939 are in the off state ### **Dot Matrix Display Controller** - The Anode Drivers (SG01–SG35) on the 10938 are in the off state. - c. The Duty Cycle is set to 0. - d. The Digit Counter is set to 32. - e. The Buffer Pointer is set to 0. - f. The Digit time is set to 64. - g. The Normal display mode is set. - h. DATA-LOAD is set to high impedance state. - SCLK-DIS is set to V<sub>OL</sub> to disable the anode drivers in the 10938. - j. SOP is set to VOL to disable the sync pulse. #### NOTE: - When the POR signal is removed, SCLK-DIS is set to the high impedance state. - During the initial rise time of V<sub>DD</sub> at power turn-on, the magnitude of V<sub>GG</sub> should not exceed the magnitude of V<sub>DD</sub>. #### GRID (DIGIT) DRIVERS (STR00-STR19) PLUS CURSOR The 20 Digit Drivers select each of the display character positions sequentially during a refresh scan. Display dots will be illuminated when both the Digit Drivers and Dot Drivers for a particular character are energized simultaneously. The cursor segment is generated by the 10939, but its timing characteristics are identical to the anode timing generated by the 10938. #### ANODE (DOT) DRIVERS (SG01-SG35) 35 Dot Drivers are provided in the 10938. The output states for each character pattern are internally decoded from the 8-bit characters received from the 10939 by means of a 128 $\times$ 35-bit PLA. Data codes and the corresponding patterns are shown in Figure 1. Figure 2 shows the Dot Driver (SG01–SG35) assignments as they relate to the 5 $\times$ 7 dot matrix patterns. #### TYPICAL SYSTEM HOOKUPS Figure 3 shows a 10938 and 10939 in a parallel interface with the host system driving a 20 character display. Figure 4 shows a 10938 and a 10939 in a serial interface with the host system driving a 20 character display. Figure 5 shows a 10938 and two 10939's in a parallel interface with the host system driving a 40 character display. Figure 1. 5 x 7 Dot Matrix PLA Patterns Figure 2. Anode (Dot) Driver Assignments 5-18 Figure 3. Typical Display System with Parallel Interface to Host System Figure 4. Typical Display System with Serial Interface to Host System Figure 5. Typical Display System with Parallel Interface to Host and Two 10939 Devices