900 # NM59C11 1024-Bit Serial EEPROM 64 x 16-Bit or 128 x 8-Bit Configurable with Programming Status ## **General Description** The NM59C11 is 1024 bits of CMOS non-volatile electrically erasable memory organized as either 64 16-bit registers or as 128 8-bit registers. The organization is determined by the status of the ORG input. This memory device is fabricated using National Semiconductor's floating gate CMOS process for high reliability, high endurance and low power consumption. The NM59C11 is available in an SO package for small space considerations. The interface that controls the EEPROM is MICROWIRE™ compatible for simple interfacing to a wide variety of microcontrollers and microprocessors. There are 6 instructions that operate the NM59C11: Read, Erase/Write Enable, Write, Erase/Write Disable, Write All, and Erase All. The device programming status is output on the RDY/BUSY output The NM59C11 has programming status in adddition to the functions found in the NM93C46A. #### **Features** - Device status during programming mode - Typical active current of 400 μA; typical standby current of 25 μA - No erase required before write - Reliable CMOS floating gate technology - 4.5V to 5.5V operation in all modes (also available with 3.0V to 5.5V) - MICROWIRE compatible interface - Self-timed programming cycle - 40 years data retention - Endurance: 10<sup>6</sup> data changes - Packages available: 8-pin SO, 8-pin DIP ## **Block Diagram** TRI-STATE® is a registered trademark of National Semiconductor Corporation. MICROWIRE™ is a trademark of National Semiconductor Corporation. © 1992 National Semiconductor Corporation TL/D/11051 RRD-B20M102/Printed in U. S. A. ı ## **Connection Diagram** Dual-In-Line Package (N) and 8-Pin SO (M8) TL/D/11051-2 Top View See NS Package Number N08E and M08A | Р | ın | Names | | |---|----|-------|--| | | | | | | cs | Chip Select | |----------|--------------------| | SK | Serial Data Clock | | DI | Serial Data Input | | DO | Serial Data Output | | GND | Ground | | Vcc | Power Supply | | ORG | Organization | | RDY/BUSY | Programming Status | | | | ## **Ordering Information** #### Commercial Temp. Range (0°C to +70°C) | Order Number | | |--------------|--| | NM59C11N | | | NM59C11M8 | | #### Extended Temp. Range (-40°C to +85°C) | Order Number | Order Number | | | | |--------------|--------------|--|--|--| | NM59C11EN | | | | | | NM59C11EM8 | | | | | #### Military Temp. Range (-55°C to +125°C) | Order Number | | |--------------|--| | NM59C11MN | | | NM59C11MM8 | | ## Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Ambient Storage Temperature -65°C to +150°C All Input or Output Voltages with Respect to Ground +6.5V to -0.3V Lead Temp. (Soldering, 10 sec.) ESD Rating +300°C 2000V ## **Operating Conditions** Ambient Operating Temperature NM59C11 NM59C11E NM59C11M Power Supply (V<sub>CC</sub>) 0°C to +70°C -40°C to +85°C -55°C to +125°C 4.5V to 5.5V ## DC and AC Electrical Characteristics $V_{CC} = 5.0V \pm 10\%$ (unless otherwise specified) Note: Throughout this table, "M" refers to temperature range (-55°C to +125°C), not package. | Symbol | Parameter | Part Number | Conditions | Min | Max | Unit | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------|-----------------------|---------------------|------| | l <sub>CC1</sub> | Operating Current<br>CMOS Input Levels NM59C11<br>NM59C11E<br>MN59C11M CS = V <sub>IH</sub> , SK = 1 MHz<br>SK = 1.0 MHz<br>SK = 0.5 MHz | | | 2<br>2<br>2 | mA | | | I <sub>CC2</sub> | Operating Current<br>TTL Input Levels | NM59C11<br>NM59C11E<br>MN59C11M | CS = V <sub>IH</sub> , SK = 1 MHz<br>SK = 1.0 MHz<br>SK = 0.5 MHz | | 3<br>3<br>4 | mA | | Іссз | Standby Current | NM59C11<br>NM59C11E<br>NM59C11M | CS = 0V | | 50<br>100<br>100 | μΑ | | l <sub>JL</sub> | Input Leakage | NM59C11<br>NM59C11E<br>NM59C11M | $V_{IN} = 0V \text{ to } V_{CC}$ | -2.5<br>10<br>10 | 2.5<br>10<br>10 | μА | | loL | Output Leakage | NM59C11<br>NM59C11E<br>NM59C11M | $V_{IN} = 0V \text{ to } V_{CC}$ | -2.5<br>-10<br>-10 | 2.5<br>10<br>10 | μА | | V <sub>IL</sub> | Input Low Voltage | | | -0.1 | 0.8 | ٧ | | V <sub>1H</sub> | Input High Voltage | | | 2 | V <sub>CC</sub> + 1 | ٧ | | V <sub>OL1</sub> | Output Low Voltage | NM59C11<br>NM59C11E<br>NM59C11M | $I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 1.8 \text{ mA}$ | | 0.4<br>0.4<br>0.4 | V | | V <sub>OH1</sub> | Output High Voltage | | I <sub>OH</sub> = -400 μA | 2.4 | | V | | V <sub>OL2</sub> | Output Low Voltage | | l <sub>OL</sub> = 10 μA | | 0.2 | V | | V <sub>OH2</sub> | Output High Voltage | | $I_{OH} = -10 \mu\text{A}$ | V <sub>CC</sub> - 0.2 | | V | | fsk | SK Clock Frequency | NM59C11<br>NM59C11E<br>NM59C11M | | 0<br>0<br>0 | 1<br>1<br>0.5 | мн | | <sup>t</sup> SKH | SK High Time | NM59C11<br>NM59C11E<br>NM59C11M | (Note 2)<br>(Note 2)<br>(Note 3) | 250<br>300<br>500 | | ns | | <sup>t</sup> SKL | SK Low Time | NM59C11<br>NM59C11E<br>NM59C11M | (Note 2)<br>(Note 2)<br>(Note 3) | 250<br>250<br>500 | | ns | | t <sub>SKS</sub> | SK Setup Time | NM59C11<br>NM59C11E<br>NM59C11M | Relative to CS | 50<br>50<br>100 | | ns | | t <sub>CS</sub> | Minimum CS<br>Low Time | NM59C11<br>NM59C11E<br>NM59C11M | (Note 4)<br>(Note 4)<br>(Note 5) | 250<br>250<br>500 | | ns | | t <sub>CSS</sub> | CS Setup Time | NM59C11<br>NM59C11E<br>NM59C11M | Relative to SK | 50<br>50<br>100 | | ns | ## DC and AC Electrical Characteristics $V_{CC} = 5.0V \pm 10\%$ (unless otherwise specified) (Continued) | Symbol | Parameter | Part Number | Conditions | Min | Max | Units | | |--------------------------------|---------------------------|------------------------------------|---------------------------------|-------------------|--------------------|-------|--| | t <sub>DH</sub> | DO Hold Time | | Relative to SK | 10 | | ns | | | t <sub>DIS</sub> DI Setup Time | | NM59C11A<br>NM59C11AE<br>NM59C11AM | Relative to SK | 100<br>100<br>200 | | ns | | | t <sub>CSH</sub> | CS Hold Time | | Relative to SK | 0 | | ns | | | t <sub>DIH</sub> | DI Hold Time | | Relative to SK | 20 | | | | | t <sub>PD1</sub> | Output Delay to "1" | NM59C11A<br>NM59C11AE<br>NM59C11AM | AC Test | | 500<br>500<br>1000 | ns | | | t <sub>PD0</sub> | Output Delay to "0" | NM5911A<br>NM59C11AE<br>NM59C11AM | AC Test | | 500<br>500<br>1000 | ns | | | t <sub>DF</sub> | CS to DO in<br>TRI-STATE® | NM59C11A<br>NM59C11AE<br>NM59C11AM | AC Test<br>CS = V <sub>IL</sub> | | 100<br>100<br>200 | ns | | | t <sub>WP</sub> | Write Cycle Time | | | | 10 | ms | | ## Capacitance (Note 6) T<sub>A</sub> = 25°C, f = 1 MHz | Symbol | Test | Max | Units | | |------------------|--------------------|-----|-------|--| | C <sub>OUT</sub> | Output Capacitance | 5 | ρF | | | CIN | Input Capacitance | 5 | рF | | #### AC Test Conditions Output Load 1 TTL Gate and C<sub>L</sub> = 100 pF Input Pulse Levels 0.4V to 2.4V Timing Measurement Reference Level Input 1V and 2V Output 0.8V and 2V Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specfication is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: The SK frequency specification for Commercial and Extended temperature range parts specifies a minimum SK clock period of 1 µs; therefore, in a SK clock cycle, $t_{SKH} + t_{SKL}$ must be greater than or equal to 1 $\mu$ s. For example, if $t_{SKL} = 250$ ns, then the minimum $t_{SKH} = 750$ ns in order to meet the SK frequency specification. Note 3: The SK frequency specification for Military Temperature parts specifies a minimum SK clock period of 2 µs; therefore, in an SK clock cycle, t<sub>SKH</sub> + t<sub>SLK</sub> must be greater than or equal to 2 µs. For example, if the t<sub>SKL</sub> = 500 ns, then the minimum t<sub>SKH</sub> = 1.5 µs in order to meet the SK frequency specification. Note 4: For Commercial and Extended temperature range parts, CS must be brought low for a minimum of 250 ns (t<sub>CS</sub>) between consecutive instruction cycles. Note 5: For Military Temperature parts, CS must be brought low for a minimum of 500 ns (t<sub>CS</sub>) between consecutive instruction cycles, Note 6: This parameter is periodically sampled and not 100% tested. ## **Functional Description** The NM59C11 has 6 instructions as described below. Note that the MSB of any instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8/9 bits carry the op code and the 6/7-bit address for register selection. #### Read (READ) The Read (READ) instruction outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into an 8- or 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 8- or 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock. #### Erase/Write Enable (EWEN) When V<sub>CC</sub> is applied to the part, it powers up in the Erase/Write Disable (EWDS) state. Therefore, all programming modes must be preceded by an Erase/Write Enable (EWEN) instruction. Once an Erase/Write Enable instruction is executed, programming remains enabled until an Erase/Write Disable (EWDS) instruction is executed or V<sub>CC</sub> is removed from the part. #### RDY/BUSY The NM59C11 has a separate output that indicates if the device is in the programming mode. It enters the programming mode when the last data bit is clocked in. When it enters the programming mode, the NM59C11 drives the RDY/BUSY output low. After it completes the programming mode, it drives the RDY/BUSY output high. The RDY/BUSY output remains at a high level at all times except while the device is in the programming mode. #### Program (PROGRAM) The program instruction is used to write data into an 8- or 16-bit register at the specified address. When the last data bit is clocked in, the NM59C11 automatically enters the programming mode. While the device is in the programming mode it cannot accept any other instructions and the RDY/BUSY output is driven low to indicate BUSY. When the device has completed the internally timed programming cycle, the RDY/BUSY output is driven high to indicate it is ready to accept the next instruction. The Chip Select (CS) input does not need to be driven low to initiate the programming cycle, but it must be driven low for the minimum CS low timer ( $t_{CS}=250~\mu s$ ) before a new cycle can be initiated. #### Erase All (ERAL) The ERAL instruction will erase all memory registers simultaneously (all bits set to a logical "1"). To initiate the internal programming mode, an 8- or 16-bit data field must be clocked in, although the contents of the data field are "don't care" in this instruction. The internally timed programming cycle will be initiated when the last data bit is clocked in. As with the Program mode, the RDY/BUSY line will indicate when the device is able to accept the next instruction. The Chip Select (CS) input does not need to be driven low to initiate the internal programming cycle, but it must be driven low for the minimum chip select low time ( $t_{CS}=250$ ns) before a new cycle can be initiated. #### Write All (WRAL) The WRAL instruction will write the same data into all memory registers simultaneously. The address field is "don't care" in this instruction, although must be clocked in. The internal programming cycle is initiated when the last data bit is clocked in. As with the Program mode, the RDY/BUSY output indicates when the device is ready to accept the next instruction. The Chip Select (CS) input does not need to be driven low to initiate the internal programming cycle, but it must be driven low for the minimum chip select low time ( $t_{CS}=250~n_{\rm S}$ ) before a new cycle can be initiated. #### Erase/Write Disable (EWDS) To protect against accidental data disturb, the EWDS instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the EWEN and EWDS instructions #### Instruction Set | Instruction | Start | Start Opcode | Address* | | Data | | Comments | |-------------|-------|--------------|----------|---------|---------|---------|-----------------------| | | Bit | | 128 x 8 | 64 x 16 | 128 x 8 | 64 x 16 | Comments | | READ | 1 | 1000 | A6-A0 | A5-A0 | | | Read Address AN-A0 | | PROGRAM | 1 | 0100 | A6-A0 | A5-A0 | D7-D0 | D15-D0 | Write Address AN-A0 | | EWEN | 1 | 0011 | xxxxxxx | XXXXXX | | | Program Enable | | EWDS | 1 | 0000 | xxxxxx | XXXXXX | | | Program Disable | | ERAL | 1 | 0010 | xxxxxxx | XXXXXX | | | Erase All Addresses | | WRAL | 1 | 0001 | xxxxxxx | xxxxxx | D7-D0 | D15-D0 | Program All Addresses | <sup>\*</sup>It is necessary to clock in the "Don't Care" address bits. ## $<sup>\</sup>dagger t_{SKS}$ is not needed if D1 = $V_{IL}$ when CS is going active (HIGH). TL/D/11051-6 †For the EWEN, EWDS, WRAL and ERAL it is necessary to provide a number of clock cycles after the last bit of opcode is clocked in. In the 64 x 16 configuration, 6 additional clock cycles are required. In the 128 x 8 configuration, 7 additional clock cycles are required. Ė Molded Small Outline Package (M8) Order Number NM59C11M8, NM59C11EM8 and NM59C11MM8 NS Package Number M08A ## Physical Dimensions inches (millimeters) (Continued) Molded Dual-In-Line Package (N) Order Number NM59C11N, NM59C11EN and NM59C11MN **NS Package Number N08E** #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Sem Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: 1(800) 272-9959 TWX: (910) 339-9240 National Semiconductor GmbH Industriestrasse 10 D-8060 Furstenfeldbruck West Germany Tel: (0-81-41) 103-0 Telex: 527-649 Fax: (08141) 103554 National Semiconductor Japan Ltd. Sanseido Bldg. 5F 4-15 Nishi Shinjuku Shinjuku-Ku, Tokyo 160, Japan Tel: 3-3299-7001 FAX: 3-3299-7000 National Semiconducto Hong Kong Ltd. Suite 513, 5th Floor Chinachem Golden Plaza 77 Mody Road, Tsimshatsu Kowloon, Hong Kong Tel: 3-7231290 x: 52996 NSSEA HX Fax: 3-3112536 National Semicondutores Do Brasil Ltda. Av. Brig. Faria Lima, 1383 6.0 Andor-Conj. 62 01451 F Tel: (5 Fax: (f National Semiconducto (Australia) PTY, Ltd. 1st Floor, 441 St. Kilda Rd Melbourne, 3004 034094 Ł National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications