## FSAM75SM60A ## **SPM™** (Smart Power Module) ## **General Description** FSAM75SM60A is an advanced smart power module (SPM) that Fairchild has newly developed and designed to provide very compact and low cost, yet high performance ac motor drives mainly targeting medium speed low-power inverter-driven application like air conditioners. It combines optimized circuit protection and drive matched to low-loss IGBTs. Highly effective short-circuit current detection/ protection is realized through the use of advanced current sensing IGBT chips that allow continuous monitoring of the IGBTs current. System reliability is further enhanced by the built-in over-temperature and integrated under-voltage lock-out protection. The high speed built-in HVIC provides opto-coupler-less IGBT gate driving capability that further reduce the overall size of the inverter system design. In addition the incorporated HVIC facilitates the use of singlesupply drive topology enabling the FSAM75SM60A to be driven by only one drive supply voltage without negative bias. Inverter current sensing application can be achieved due to the devided nagative dc terminals. ### **Features** - UL Certified No. E209204 - 600V-75A 3-phase IGBT inverter bridge including control ICs for gate driving and protection - Divided negative dc-link terminals for inverter current sensing applications - · Single-grounded power supply due to built-in HVIC - · Typical switching frequency of 5kHz - · Built-in thermistor for over-temperature monitoring - Isolation rating of 2500Vrms/min. - Very low leakage current due to using DBC (Direct Bonded Copper) substrate - Adjustable current protection level by varying series resistor value with sense-IGBTs ### **Applications** - AC 100V ~ 253V three-phase inverter drive for small power ac motor drives - Home appliances applications like air conditioners drive system ### **External View** ## **Top View** ## **Bottom View** Fig. 1. ## **Integrated Power Functions** • 600V-75A IGBT inverter for three-phase DC/AC power conversion (Please refer to Fig. 3) ## **Integrated Drive, Protection and System Control Functions** - For inverter high-side IGBTs: Gate drive circuit, High voltage isolated high-speed level shifting Control circuit under-voltage (UV) protection - Note) Available bootstrap circuit example is given in Figs. 13 and 14. - For inverter low-side IGBTs: Gate drive circuit, Short circuit protection (SC) $\,$ - Control supply circuit under-voltage (UV) protection - Temperature Monitoring: System over-temperature monitoring using built-in thermistor Note) Available temperature monitoring circuit is given in Fig. 14. - Fault signaling: Corresponding to a SC fault (Low-side IGBTs) or a UV fault (Low-side control supply circuit) - Input interface: 5V CMOS/LSTTL compatible, Schmitt trigger input ## **Pin Configuration** ## **Top View** Fig. 2. # Pin Descriptions | Pin Number | Pin Name | Pin Description | |------------|---------------------|-----------------------------------------------------------------------| | 1 | V <sub>CC(L)</sub> | Low-side Common Bias Voltage for IC and IGBTs Driving | | 2 | COM <sub>(L)</sub> | Low-side Common Supply Ground | | 3 | IN <sub>(UL)</sub> | Signal Input Terminal for Low-side U Phase | | 4 | IN <sub>(VL)</sub> | Signal Input Terminal for Low-side V Phase | | 5 | IN <sub>(WL)</sub> | Signal Input Terminal for Low-side W Phase | | 6 | COM <sub>(L)</sub> | Low-side Common Supply Ground | | 7 | V <sub>FO</sub> | Fault Output | | 8 | C <sub>FOD</sub> | Capacitor for Fault Output Duration Time Selection | | 9 | C <sub>SC</sub> | Capacitor (Low-pass Filter) for Short-Circuit Current Detection Input | | 10 | R <sub>SC</sub> | Resistor for Short-circuit Current Detection | | 11 | IN <sub>(UH)</sub> | Signal Input for High-side U Phase | | 12 | V <sub>CC(UH)</sub> | High-side Bias Voltage for U Phase IC | | 13 | V <sub>B(U)</sub> | High-side Bias Voltage for U Phase IGBT Driving | | 14 | V <sub>S(U)</sub> | High-side Bias Voltage Ground for U Phase IGBT Driving | | 15 | IN <sub>(VH)</sub> | Signal Input for High-side V Phase | | 16 | COM <sub>(H)</sub> | High-side Common Supply Ground | | 17 | V <sub>CC(VH)</sub> | High-side Bias Voltage for V Phase IC | | 18 | V <sub>B(V)</sub> | High-side Bias Voltage for V Phase IGBT Driving | | 19 | V <sub>S(V)</sub> | High-side Bias Voltage Ground for V Phase IGBT Driving | | 20 | IN <sub>(WH)</sub> | Signal Input for High-side W Phase | | 21 | V <sub>CC(WH)</sub> | High-side Bias Voltage for W Phase IC | | 22 | V <sub>B(W)</sub> | High-side Bias Voltage for W Phase IGBT Driving | | 23 | V <sub>S(W)</sub> | High-side Bias Voltage Ground for W Phase IGBT Driving | | 24 | V <sub>TH</sub> | Thermistor Bias Voltage | | 25 | R <sub>TH</sub> | Series Resistor for the Use of Thermistor (Temperature Detection) | | 26 | N <sub>U</sub> | Negative DC-Link Input Terminal for U Phase | | 27 | N <sub>V</sub> | Negative DC-Link Input Terminal for V Phase | | 28 | N <sub>W</sub> | Negative DC-Link Input Terminal for W Phase | | 29 | U | Output for U Phase | | 30 | V | Output for V Phase | | 31 | W | Output for W Phase | | 32 | Р | Positive DC-Link Input | # **Internal Equivalent Circuit and Input/Output Pins** - 1. Inverter low-side is composed of three sense-IGBTs including freewheeling diodes for each IGBT and one control IC which has gate driving, current sensing and protection functions. Inverter power side is composed of three sense-IGBTs including freewheeling diodes for each IGBT and one control of wind protection functions. Inverter power side is composed of four inverter dc-link input pins and three inverter output pins. Inverter high-side is composed of three normal-IGBTs including freewheeling diodes and three drive ICs for each IGBT. Fig. 3. # **Absolute Maximum Ratings** ( $T_J = 25^{\circ}C$ , Unless Otherwise Specified) **Inverter Part** | Item | Symbol | Condition | Rating | Unit | |------------------------------------|------------------------|-----------------------------------------------|-----------|------| | Supply Voltage | $V_{DC}$ | Applied to DC - Link | 450 | V | | Supply Voltage (Surge) | V <sub>PN(Surge)</sub> | Applied between P- N | 500 | V | | Collector-emitter Voltage | V <sub>CES</sub> | | 600 | V | | Each IGBT Collector Current | ± I <sub>C</sub> | T <sub>C</sub> = 25°C | 75 | Α | | Each IGBT Collector Current | ± I <sub>C</sub> | T <sub>C</sub> = 100°C | 37 | Α | | Each IGBT Collector Current (Peak) | ± I <sub>CP</sub> | T <sub>C</sub> = 25°C , Under 1ms pulse width | 110 | Α | | Collector Dissipation | P <sub>C</sub> | T <sub>C</sub> = 25°C per One Chip | 189 | W | | Operating Junction Temperature | TJ | (Note 1) | -20 ~ 125 | °C | ## **Control Part** | Item | Symbol | Condition | Rating | Unit | |--------------------------------|-----------------|---------------------------------------------------------------------------------------------------|-----------------------------|------| | Control Supply Voltage | $V_{CC}$ | Applied between V <sub>CC(UH)</sub> , V <sub>CC(VH)</sub> , V <sub>CC(WH)</sub> - | 20 | V | | | | $COM_{(H)}$ , $V_{CC(L)}$ - $COM_{(L)}$ | | | | High-side Control Bias Voltage | $V_{BS}$ | Applied between $V_{B(U)}$ - $V_{S(U)}$ , $V_{B(V)}$ - $V_{S(V)}$ , $V_{B(W)}$ - | 20 | V | | | | $V_{S(W)}$ | | | | Input Signal Voltage | $V_{IN}$ | Applied between IN <sub>(UH)</sub> , IN <sub>(VH)</sub> , IN <sub>(WH)</sub> - COM <sub>(H)</sub> | -0.3 ~ V <sub>CC</sub> +0.3 | V | | | | $ IN_{(UL)}, IN_{(VL)}, IN_{(WL)} - COM_{(L)} $ | | | | Fault Output Supply Voltage | $V_{FO}$ | Applied between V <sub>FO</sub> - COM <sub>(L)</sub> | -0.3 ~ V <sub>CC</sub> +0.3 | V | | Fault Output Current | I <sub>FO</sub> | Sink Current at V <sub>FO</sub> Pin | 5 | mA | | Current Sensing Input Voltage | $V_{SC}$ | Applied between C <sub>SC</sub> - COM <sub>(L)</sub> | -0.3 ~ V <sub>CC</sub> +0.3 | V | ## **Total System** | Item | Symbol | Condition | Rating | Unit | |----------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------|------------------| | Self Protection Supply Voltage Limit (Short Circuit Protection Capability) | V <sub>PN(PROT)</sub> | Applied to DC - Link,<br>$V_{CC} = V_{BS} = 13.5 \sim 16.5V$<br>$T_{J} = 125^{\circ}C$ , Non-repetitive, less than $5\mu s$ | 400 | V | | Module Case Operation Temperature | T <sub>C</sub> | Note Fig. 2 | -20 ~ 100 | °C | | Storage Temperature | T <sub>STG</sub> | | -20 ~ 125 | °C | | Isolation Voltage V <sub>ISC</sub> | | 60Hz, Sinusoidal, AC 1 minute, Connection<br>Pins to Heat-sink Plate | 2500 | V <sub>rms</sub> | Note 1. It would be recommended that the average junction temperature should be limited to $T_J \le 125^{\circ}C$ (@ $T_C \le 100^{\circ}C$ ) in order to guarantee safe operation. ## **Absolute Maximum Ratings** ## **Thermal Resistance** | Item | Symbol | Condition | | Тур. | Max. | Unit | |--------------------------|-----------------------|-------------------------------------|---|------|------|------| | Junction to Case Thermal | R <sub>th(j-c)Q</sub> | Inverter IGBT part (per 1/6 module) | - | - | 0.56 | °C/W | | Resistance | R <sub>th(j-c)F</sub> | Inverter FWDi part (per 1/6 module) | - | - | 0.98 | °C/W | | Contact Thermal | R <sub>th(c-f)</sub> | Ceramic Substrate (per 1 Module) | - | - | 0.06 | °C/W | | Resistance | , , | Thermal Grease Applied (Note 3) | | | | | - $\label{eq:Note} \begin{tabular}{lll} \textbf{Note} \\ 2. & For the measurement point of case temperature($T_C$), please refer to Fig. 2. \\ 3. & The thickness of thermal grease should not be more than 100um. \\ \end{tabular}$ # **Package Marking and Ordering Information** | Device Marking | Device | Package | Real Size | Tape Width | Quantity | |----------------|-------------|----------|-----------|------------|----------| | FSAM75SM60A | FSAM75SM60A | SPM32-DA | - | = | 8 | ## **Electrical Characteristics** **Inverter Part** (T<sub>J</sub> = 25°C, Unless Otherwise Specified) | Item | Symbol | Condition | | Min. | Тур. | Max. | Unit | |-------------------------------------------|----------------------|-----------------------------------------------------------------|------------------------------------|------|------|------|------| | Collector - emitter<br>Saturation Voltage | V <sub>CE(SAT)</sub> | $V_{CC} = V_{BS} = 15V$ $V_{IN} = 0V$ | $I_C = 50A, T_J = 25^{\circ}C$ | - | - | 2.4 | V | | FWDi Forward Voltage | $V_{FM}$ | V <sub>IN</sub> = 5V | $I_C = 50A, T_J = 25^{\circ}C$ | - | - | 2.1 | V | | Switching Times | t <sub>ON</sub> | $V_{PN} = 300V, V_{CC} = V_{BS} = 15V$ | | - | 0.76 | - | μS | | | t <sub>C(ON)</sub> | | $I_{C} = 75A, T_{J} = 25^{\circ}C$ | | 0.44 | - | μS | | | t <sub>OFF</sub> | $V_{IN} = 5V \leftrightarrow 0V$ , Inductive Lo (High-Low Side) | ad | - | 1.42 | - | μS | | | t <sub>C(OFF)</sub> | (High-Low Side) | | - | 0.46 | - | μS | | | t <sub>rr</sub> | (Note 4) | | - | 0.10 | - | μS | | Collector - emitter<br>Leakage Current | I <sub>CES</sub> | $V_{CE} = V_{CES}, T_{J} = 25^{\circ}C$ | | = | - | 250 | μА | <sup>4.</sup> to<sub>N</sub> and to<sub>FF</sub> include the propagation delay time of the internal drive IC. t<sub>C(ON)</sub> and t<sub>C(OFF)</sub> are the switching time of IGBT itself under the given gate driving condition internally. For the detailed information, please see Fig. 4. Fig. 4. Switching Time Definition # $\textbf{Electrical Characteristics} \quad (T_J = 25 ^{\circ}\text{C}, \text{ Unless Otherwise Specified})$ **Control Part** | Item | Symbol | | Condition | Min. | Тур. | Max. | Unit | |------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------| | Quiescent V <sub>CC</sub> Supply Current | I <sub>QCCL</sub> | $V_{CC} = 15V$<br>$IN_{(UL, VL, WL)} = 5V$ | V <sub>CC(L)</sub> - COM <sub>(L)</sub> | - | - | 26 | mA | | | Ідссн | V <sub>CC</sub> = 15V<br>IN <sub>(UH, VH, WH)</sub> = 5V | V <sub>CC(UH)</sub> , V <sub>CC(VH)</sub> , V <sub>CC(WH)</sub> - COM <sub>(H)</sub> | - | - | 130 | uA | | Quiescent V <sub>BS</sub> Supply Current | I <sub>QBS</sub> | V <sub>BS</sub> = 15V | $V_{B(U)} - V_{S(U)}, V_{B(V)} - V_{S(V)}, V_{B(W)} - V_{S(W)}$ | - | - | 420 | uA | | Fault Output Voltage | $V_{FOH}$ | $V_{SC}$ = 0V, $V_{FO}$ Circuit | : 4.7kΩ to 5V Pull-up | 4.5 | - | - | V | | | $V_{FOL}$ | $V_{SC}$ = 1V, $V_{FO}$ Circuit | : 4.7kΩ to 5V Pull-up | - | - | 1.1 | V | | Short-Circuit Trip Level | V <sub>SC(ref)</sub> | V <sub>CC</sub> = 15V (Note 5) | | 0.45 | 0.51 | 0.56 | V | | Sensing Voltage of IGBT Current | V <sub>SEN</sub> | $R_{SC}$ = 26 $\Omega$ , $R_{SU}$ = $R_{SV}$ = $R_{SW}$ = 0 $\Omega$ and $I_{C}$ = 100A (Fig. 6) | | 0.45 | 0.51 | 0.56 | V | | Supply Circuit Under- | UV <sub>CCD</sub> | Detection Level | | 11.5 | 12 | 12.5 | V | | Voltage Protection | UV <sub>CCR</sub> | Reset Level | | 12 | 12.5 | 13 | V | | | UV <sub>BSD</sub> | Detection Level | | 7.3 | 9.0 | 10.8 | V | | | UV <sub>BSR</sub> | Reset Level | | 8.6 | 10.3 | 12 | V | | Fault Output Pulse Width | t <sub>FOD</sub> | $C_{FOD} = 33nF \text{ (Note 6)}$ | ) | 1.4 | 1.8 | 2.0 | ms | | ON Threshold Voltage | V <sub>IN(ON)</sub> | High-Side | Applied between IN <sub>(UH)</sub> , IN <sub>(VH)</sub> , | - | - | 0.8 | V | | OFF Threshold Voltage | V <sub>IN(OFF)</sub> | | IN <sub>(WH)</sub> - COM <sub>(H)</sub> | 3.0 | - | - | V | | ON Threshold Voltage | V <sub>IN(ON)</sub> | Low-Side | Applied between IN <sub>(UL)</sub> , IN <sub>(VL)</sub> , | - | - | 0.8 | V | | OFF Threshold Voltage | V <sub>IN(OFF)</sub> | | | 3.0 | - | - | V | | Resistance of Thermistor | R <sub>TH</sub> | @ T <sub>TH</sub> = 25°C (Note Fig. 5) (Note 7) | | - | 50 | - | kΩ | | | | @ T <sub>TH</sub> = 100°C (Note | Fig. 5) (Note 7) | - | 3.0 | - | kΩ | - Note: 5. Short-circuit current protection is functioning only at the low-sides. It would be recommended that the value of the external sensing resistor ( $R_{SC}$ ) should be selected around $26~\Omega$ in order to make the SC trip-level of about 100A at the shunt resistors ( $R_{SU}$ , $R_{SW}$ , $R_{SW}$ ) of 0.0. For the detailed information about the relationship between the external sensing resistor ( $R_{SC}$ ) and the shunt resistors ( $R_{SU}$ , $R_{SW}$ , $R_{SW}$ ), please see Fig. 6. 6. The fault-out pulse width $t_{FOD}$ depends on the capacitance value of $C_{FOD}$ according to the following approximate equation: $C_{FOD} = 18.3 \times 10^{-6} \times t_{FOD}[F]$ 7. $T_{TH}$ is the temperature of thermistor itself. To know case temperature ( $T_{C}$ ), please make the experiment considering your application. ## **Recommended Operating Conditions** | lka ma | Courselle ed | nbol Condition - | | Values | | 11 | |----------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|------|------| | Item | Symbol | | | Тур. | Max. | Unit | | Supply Voltage | $V_{PN}$ | Applied between P - N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub> | - | 300 | 400 | V | | Control Supply Voltage | V <sub>CC</sub> | Applied between $V_{CC(UH)}$ , $V_{CC(VH)}$ , $V_{CC(WH)}$ - $COM_{(H)}$ , $V_{CC(L)}$ - $COM_{(L)}$ | | 15 | 16.5 | V | | High-side Bias Voltage | V <sub>BS</sub> | Applied between $V_{B(U)}$ - $V_{S(U)}$ , $V_{B(V)}$ - $V_{S(V)}$ , $V_{B(W)}$ - $V_{S(W)}$ | | 15 | 18.5 | V | | Blanking Time for Preventing Arm-short | t <sub>dead</sub> | For Each Input Signal | 3.5 | - | - | us | | PWM Input Signal | f <sub>PWM</sub> | $T_C \le 100$ °C, $T_J \le 125$ °C | - | 5 | - | kHz | | Minimum Input Pulse Width | PW <sub>IN(OFF)</sub> | $\begin{array}{l} 200 \leq V_{PN} \leq 400V, \ 13.5 \leq V_{CC} \leq 16.5V, \\ 13.0 \leq V_{BS} \leq 18.5V, \ 0 \leq I_{C} \leq 110A, \\ -20 \leq T_{J} \leq 125^{\circ}C \\ V_{IN} = 5V \leftrightarrow 0V, \ Inductive \ Load \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | 3 | - | - | us | | Input ON Threshold Voltage | V <sub>IN(ON)</sub> | Applied between $IN_{(UH)}$ , $IN_{(VH)}$ , $IN_{(WH)}$ - $COM_{(H)}$ , $IN_{(UL)}$ , $IN_{(VL)}$ , $IN_{(WL)}$ - $COM_{(L)}$ | 0 ~ 0.65 | | 5 | V | | Input OFF Threshold Voltage | V <sub>IN(OFF)</sub> | Applied between $IN_{(UH)}$ , $IN_{(VH)}$ , $IN_{(WH)}$ - $COM_{(H)}$ , $IN_{(UL)}$ , $IN_{(VL)}$ , $IN_{(WL)}$ - $COM_{(L)}$ | 4 ~ 5.5 | | V | | **Note:**8. SPM might not make response if the PW<sub>IN(OFF)</sub> is less than the recommended minimum value. Fig. 5. R-T Curve of The Built-in Thermistor Fig. 6. R<sub>SC</sub> Variation by change of Shunt Resistors ( R<sub>SU</sub>, R<sub>SV</sub>, R<sub>SW</sub>) for Short-Circuit Protection ① @ Current Trip Level ≒ 75A, ② @ Current Trip Level ≒ 100A # **Mechanical Characteristics and Ratings** | Item | | | Limits | | | | |-----------------|--------------------|---------------------|--------|------|-------|-------| | item | | Min. | Тур. | Max. | Units | | | Mounting Torque | Mounting Screw: M4 | Recommended 10Kg•cm | 8 | 10 | 12 | Kg•cm | | | (Note 9 and 10) | Recommended 0.98N•m | 0.78 | 0.98 | 1.17 | N•m | | DBC Flatness | | Note Fig.7 | 0 | - | +120 | μm | | Weight | | | - | 32 | - | g | Fig. 7. Flatness Measurement Position of The DBC Substrate - Note: 9. Do not make over torque or mounting screws. Much mounting torque may cause ceramic cracks and bolts and Al heat-fin destruction. 10. Avoid one side tightening stress. Fig. 8 shows the recommended torque order for mounting screws. Uneven mounting can cause the SPM ceramic substrate to be damaged. Fig. 8. Mounting Screws Torque Order (1 ightarrow 2) May 4, 2006 ©2006 Fairchild Semiconductor Corporation ## **Time Charts of SPMs Protective Function** P1 : Normal operation - IGBT ON and conducting current P2 : Under voltage detection P2 : Under voltage detection P3 : IGBT gate interrupt P4 : Fault signal generation P5 : Under voltage reset P6: Normal operation - IGBT ON and conducting current Fig. 9. Under-Voltage Protection (Low-side) P1: Normal operation - IGBT ON and conducting current P2: Under voltage detection P3: IGBT gate interrupt P4: No fault signal P5: Under voltage reset P6: Normal operation - IGBT ON and conducting current Fig. 10. Under-Voltage Protection (High-side) P1: Normal operation - IGBT ON and conducting currents P2 : Short-circuit current detection P3 : IGBT gate interrupt / Fault signal generation P4: IGBT is slowly turned off P5 : IGBT OFF signal P6: IGBT ON signal - but IGBT cannot be turned on during the fault-output activation P7: IGBT OFF state P8: Fault-output reset and normal operation start Fig. 11. Short-circuit Current Protection (Low-side Operation only) May 4, 2006 ©2006 Fairchild Semiconductor Corporation ### Note: - Note: 1) It would be recommended that by-pass capacitors for the gating input signals, IN<sub>(UL)</sub>, IN<sub>(VL)</sub>, IN<sub>(UH)</sub>, IN<sub>(UH)</sub>, IN<sub>(UH)</sub>, and IN<sub>(WH)</sub> should be placed on the SPM pins and on the both sides of CPU and SPM for the fault output signal, V<sub>FO</sub>, as close as possible. 2) The logic input is compatible with standard CMOS or LSTTL outputs. 3) R<sub>PL</sub>C<sub>PL</sub>/R<sub>PH</sub>C<sub>PP+</sub>/R<sub>PF</sub>C<sub>PF</sub> coupling at each SPM input is recommended in order to prevent input/output signals' oscillation and it should be as close as possible to each of SPM pins. Fig. 12. Recommended CPU I/O Interface Circuit ### Note: - 1) It would be recommended that the bootstrap diode, D<sub>BS</sub>, has soft and fast recovery characteristics. - 2) The bootstrap resistor (R<sub>BS</sub>) should be 3 times greater than $R_{E(H)}$ . The recommended value of $R_{E(H)}$ is $5.6\Omega$ , but it can be increased up to $20\Omega$ for a slower dv/dt - 3) The ceramic capacitor placed between $V_{CC}$ -COM should be over $1\mu F$ and mounted as close to the pins of the SPM as possible. Fig. 13. Recommended Bootstrap Operation Circuit and Parameters - 1) R<sub>PL</sub>C<sub>PL</sub>/R<sub>PH</sub>/R<sub>PF</sub>C<sub>PF</sub> coupling at each SPM input is recommended in order to prevent input signals' oscillation and it should be as close as possible to each SPM input pin. - 2) By virtue of integrating an application specific type HVIC inside the SPM, direct coupling to CPU terminals without any opto-coupler or transformer isolation is possible. - V<sub>FO</sub> output is open collector type. This signal line should be pulled up to the positive side of the 5V power supply with approximately 4.7kΩ resistance. Please refer to Fig. 12. - C<sub>SP15</sub> of around 7 times larger than bootstrap capacitor C<sub>BS</sub> is recommended. - 47) Sgyf3 of advotor if mines and with a bootstrap expected or the properties. 50) V<sub>FO</sub> output pulse width should be determined by connecting an external capacitor(C<sub>FOD</sub>) between C<sub>FOD</sub>(pin8) and COM<sub>(L)</sub>(pin2). (Example : if C<sub>FOD</sub> = 33 nF, then t<sub>FO</sub> = 1.8 ms (typ.)) Please refer to the note 6 for calculation method. 6) Each input signal line should be pulled up to the 5V power supply with approximately 4.7kΩ (at high side input) or 2kΩ (at low side input) resistance (other RC - coupling circuits at each input may be needed depending on the PWM control scheme used and on the wiring impedance of the system's printed circuit board). Approximately a 0.22-2nF by-pass capacitor should be used across each power supply connection terminals. - 7) To prevent errors of the protection function, the wiring around R<sub>SC</sub>, R<sub>F</sub> and C<sub>SC</sub> should be as short as possible. 8) In the short-circuit protection circuit, please select the R<sub>F</sub>C<sub>SC</sub> time constant in the range 3–4 μs. 9) Each capacitor should be mounted as close to the pins of the SPM as possible. 10)To prevent surge destruction, the wiring between the smoothing capacitor and the P&N pins should be as short as possible. The use of a high frequency non- - inductive capacitor of around 0.1~0.22 µF between the P&N pins is recommended. 11)Relays are used at almost every systems of electrical equipments of home appliances. In these cases, there should be sufficient distance between the CPU and the relays. It is recommended that the distance be 5cm at least. Fig. 14. Application Circuit # **Detailed Package Outline Drawings** SPM32-DA 28x2.00 ±0.30=(56.0) (2.00)MAX1.05 MAX1.00 0.60 ±0.10 2.00 ±0.30 0.60 ±0.10 0.40 0.40 28.0 ±0.30 #23 Ø4.30 36.05 ±0.50 31.0 ±0.50 (34.80)13.6 ±0.30 0.70 -0.05 #24 19.86±0.30 7.20 ±0.5 53.0 ±0.30 12.30 ±0.5 60.0 ±0.50 3x7.62 ±0.30=(22.86) 11.0 ±0.30 3x4.0 ±0.30=(12.0) (10.14) 2.00 ±0.30 $(3.70)_{2}$ MAX8.20 (3.50)1.30±0.10 1.30±0.10 0.60±0.10 MAX3.20 MAX1.60 **Dimmensions in Millimeters** ### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ACEx™ | FAST® | PACMAN™ | SuperSOT™-3 | |--------------|---------------------|---------------------|-------------------| | Bottomless™ | FASTr™ | POP™ | SuperSOT™-6 | | CoolFET™ | GlobalOptoisolator™ | PowerTrench® | SuperSOT™-8 | | CROSSVOLT™ | GTO™ | QFET™ | SyncFET™ | | DenseTrench™ | HiSeC™ | QS <sup>TM</sup> | TinyLogic™ | | DOME™ | ISOPLANAR™ | QT Optoelectronics™ | UHC™ | | EcoSPARK™ | LittleFET™ | Quiet Series™ | UltraFET® | | E2CMOS™ | MicroFET™ | SLIENT SWITCHER® | VCX <sup>TM</sup> | EnSigna<sup>TM</sup> MICROWIRE<sup>TM</sup> SMART START<sup>TM</sup> FACT<sup>TM</sup> OPTOLOGIC<sup>TM</sup> Star\* Power<sup>TM</sup> FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Stealth<sup>TM</sup> ### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ## PRODUCT STATUS DEFINITIONS ### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |