# 5V high-speed universal PLD device with live insertion capability ### **ABT22V10A5, A7** #### DESCRIPTION The ABT22V10A is a versatile PAL device fabricated on Philips BiCMOS process known as QUBiC. The QUBiC process produces very high speed, 5 volt devices (5.0ns) which have excellent noise immunity. The ground bounce of an output held low while the 9 remaining outputs are switching is less than 1.0V (typical). The ABT22V10A outputs are designed to support Live Insertion/Extraction into powered-up systems. The output is specially designed so that during $V_{CC}$ ramp, the output remains 3-Stated until $V_{CC}\approx$ 2.1V. At that time, the outputs become fully functional, depending upon device inputs. (See DC Electrical Characteristics, Symbol $I_{PU/PD},$ Page 4). The ABT family of devices have virtually no ground bounce—less than 1.0 volts $V_{OLP}$ , measured on an unswitched output (9 remaining outputs switching, each with a 50pF load tied to ground). The ABT family of devices has been designed with high drive outputs (48mA sink and 16mA source currents), which allow for direct connection to a backplane bus. This feature eliminates the need for additional, standalone bus drivers, which are traditionally required to boost the drive of a standard 16/–4mA PLDs. Philips has developed a new means of testing the integrity of fuses, both blown and intact fuses, which insures that all the fuses have been correctly programmed and that each and every fuse—whether "blown" or "intact"—is at the appropriate and optimal fuse resistance. This dual verify scheme represents a significant improvement over single reference voltage comparison schemes that have been used for bipolar devices since the late 1980's. The ABT22V10A uses the familiar AND/OR logic array structure, which allows direct implementation of sum-of-products equations. This device has a programmable AND array, which drives a fixed OR array. The OR sum-of-products feeds an "Output Macro Cell" (OMC) that can be individually configured as a dedicated input, a combinatorial output, or a registered output with internal feedback. #### **FEATURES** - Fastest 5V 22V10 - Low ground bounce (<1.0V typical)</li> - Live insertion/extraction permitted - High output drive capability: 48mA/-16mA - Varied product term distribution with up to 16 product terms per output for complex functions - Metastable hardened flip-flops - Programmable output polarity - Design support provided for third party CAD development and programming hardware - Improved fuse verification circuitry increases reliability #### PIN CONFIGURATIONS #### PIN LABEL DESCRIPTIONS | SYMBOL | FUNCTION | |-----------------|-----------------------------| | I1 — I11 | Dedicated Input | | F0 – F9 | Macro Cell Input/Output | | CLK/I0 | Clock Input/Dedicated Input | | V <sub>CC</sub> | Supply Voltage | | GND | Ground | #### **ORDERING INFORMATION** | DESCRIPTION | ORDER CODE | DRAWING NUMBER | |------------------------------------|----------------------------|----------------| | OO Die Die die Leeded Obie Comies | ABT22V10A5A (5ns device) | COTOC! O | | 28-Pin Plastic Leaded Chip Carrier | ABT22V10A7A (7.5ns device) | SOT261-3 | ©PAL is a registered trademark of Advanced Micro Devices, Inc. 1996 Dec 16 2 853–1795 17606 # 5V high-speed universal PLD device with live insertion capability ### ABT22V10A5, A7 #### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>** | SYMBOL | PARAMETER | RATI | UNIT | | |------------------|-----------------------------|------|-----------------------|-----------------| | STIVIBUL | PARAMETER | MIN | MAX | UNIT | | V <sub>CC</sub> | Supply voltage <sup>2</sup> | -0.5 | +7.0 | $V_{DC}$ | | V <sub>IN</sub> | Input voltage <sup>2</sup> | -1.2 | V <sub>CC</sub> + 0.5 | V <sub>DC</sub> | | V <sub>OUT</sub> | Output voltage | -0.5 | V <sub>CC</sub> + 0.5 | V <sub>DC</sub> | | I <sub>IN</sub> | Input currents | -30 | +30 | mA | | l <sub>OUT</sub> | Output currents | | +100 | mA | | T <sub>stg</sub> | Storage temperature range | -65 | +150 | °C | #### NOTES #### **OPERATING RANGES** | SYMBOL | PARAMETER | RATI | NGS | LINUT | |------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------|-------|-----------------| | STIVIBUL | PARAMETER | RATINGS MIN MAX +4.75 +5.25 V <sub>DC</sub> 0 +75 °C | | | | V <sub>CC</sub> | Supply voltage | +4.75 | +5.25 | V <sub>DC</sub> | | T <sub>amb</sub> | Operating free-air temperature | 0 | +75 | °C | #### THERMAL RATINGS | TEMPERATURE | | | | | | | | | |--------------------------------------------|-------|--|--|--|--|--|--|--| | Maximum junction | 150°C | | | | | | | | | Maximum ambient | 75°C | | | | | | | | | Allowable thermal rise ambient to junction | 75°C | | | | | | | | #### **VOLTAGE WAVEFORM** #### **TEST LOAD CIRCUIT** Stresses above those listed may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other condition above those indicated in the operational and programming specification of the device is not implied. <sup>2.</sup> Except in programming mode. ### 5V high-speed universal PLD device with live insertion capability ABT22V10A5, A7 #### DC ELECTRICAL CHARACTERISTICS Over operating ranges. | 0,44001 | DADAMETED | LIM | | | | | |--------------------|---------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------|-----|------|------| | SYMBOL | PARAMETER | IEST | CONDITIONS <sup>1</sup> | MIN | MAX | UNIT | | Input voltag | e | | | | | • | | V <sub>IL</sub> | Low | V <sub>C</sub> | CC = MIN | | 0.8 | V | | V <sub>IH</sub> | High | V | CC = MAX | 2.0 | | V | | VI | Clamp | V <sub>CC</sub> = N | /IIN, I <sub>IN</sub> = -18mA | | -1.2 | ٧ | | Output volta | ige | | | | | • | | | I Bada Januari and and an idea and | V <sub>CC</sub> = MIN | I <sub>OH</sub> = -32mA | 2.0 | | V | | V <sub>OH</sub> | High-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OH</sub> = −1 6mA | 2.4 | | V | | V <sub>OL</sub> | Low-level output voltage | V <sub>CC</sub> = MIN<br>V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OL</sub> = 48mA | | 0.5 | V | | Input curren | t | | | | | • | | կլ | Low | V <sub>CC</sub> = M | AX, V <sub>IN</sub> = 0.4V | | -10 | μА | | l <sub>IH</sub> | High | $V_{CC} = M$ | IAX, V <sub>IN</sub> = 2.7V | | 10 | μА | | lį | Max input current | $V_{CC} = M$ | IAX, V <sub>IN</sub> = 5.5V | | 20 | μА | | Output curre | ent | | | | | | | I <sub>PU/PD</sub> | Power-up/down 3-State output current <sup>4</sup> | V <sub>CC</sub> <2.1V;<br>V <sub>I</sub> = GND o | $V_O = 0.5V$ to $V_{CC}$ ;<br>r $V_{CC}$ ; OE/OE = X | | 50 | μА | | | | V <sub>C</sub> | <sub>CC</sub> = MAX | | | | | l <sub>ozh</sub> | Output leakage <sup>2</sup> | $V_{IN} = V_{IL}$ or | · V <sub>IH</sub> , V <sub>OUT</sub> = 2.7V | | 20 | μА | | l <sub>OZL</sub> | Output leakage <sup>2</sup> | $V_{IN} = V_{IL} o$ | r V <sub>IH</sub> , V <sub>OUT</sub> =0.4V | | -20 | μА | | I <sub>SC</sub> | Short circuit <sup>3</sup> | Vo | <sub>UT</sub> = 0.5V | -30 | -220 | mA | | Icc | V <sub>CC</sub> supply current | V <sub>CC</sub> = MAX, Outputs en | abled, $V_I = V_{CC}$ or GND; $I_O = 0$ | | 200 | mA | | Ground Bou | nce | | | TYP | MAX | UNIT | | V <sub>OLP</sub> | Minimum dynamic V <sub>OH</sub> <sup>5</sup> | $V_{CC} = C_L = 50$ pF (incl | = MAX, 25°C<br>uding jig capacitance) | 1.0 | 1.2 | V | - 1. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. - I/O pin leakage is the worst case of I<sub>OZX</sub> or I<sub>IX</sub> (where X = H or L). No more than one output should be tested at a time. Duration of the short-circuit test should not exceed one second. V<sub>OUT</sub> = 0.5V has been chosen to avoid test problems caused by tester ground degradation. This parameter is valid for any $V_{CC}$ between 0V and 1.2 V with a transition time up to 10 mS. From $V_{CC}$ = 1.2 to $V_{CC}$ = 5.0V ±0.25V a - transition time of 100 $\mu$ S is permitted. X = Don't care. - Guaranteed by design, but not tested. Measured holding one output (the output under test) Low and simultaneously switching all remianing output from a High to a Low state. Switch S1 is closed; 50pF load. 1996 Dec 16 # 5V high-speed universal PLD device with live insertion capability ABT22V10A5, A7 #### AC ELECTRICAL CHARACTERISTICS<sup>1</sup> $4.75V \le V_{CC} \le 5.25V$ ; $0^{\circ}C \le T_{amb} \le +75^{\circ}C$ | | | | | LIMITS | | | | | | | | | |------------------|-----------------------------------------------------------------------------------------------|-------------------------|-------------------------------|--------|---------|------------|-----|---------|------------|------|--|--| | SYMBOL | PARAMETER | COND | ST<br>TIONS | Α | BT22V10 | <b>A</b> 5 | А | BT22V10 | <b>A</b> 7 | UNIT | | | | | | | | MIN | TYP | MAX | MIN | TYP | МАХ | | | | | | Input or feedback to | Active-LOW | | 2.0 | 4.5 | 5.0 | 2.0 | 6.0 | 7.5 | ns | | | | t <sub>PD</sub> | non-registered output <sup>2</sup> | Active | -HIGH | 2.0 | 4.5 | 5.0 | 2.0 | 6.0 | 7.5 | ns | | | | ts | Setup time from input or SP to Clock | | | 2.0 | 1.3 | | 3.5 | 3.0 | | ns | | | | t <sub>SIO</sub> | Setup time from feedback to Clock | | | 2.25 | 1.5 | | 3.5 | 3.0 | | ns | | | | t <sub>H</sub> | Hold time | | | 0 | | | 0 | | | ns | | | | tskewr | Skew between registered outputs <sup>4, 7</sup> | | | | | 1.0 | | | 1.0 | ns | | | | t <sub>CO</sub> | Clock to output | | | 2.0 | 3.5 | 4.0 | 2.0 | 4.5 | 5.5 | ns | | | | t <sub>CF</sub> | Clock to feedback <sup>3</sup> | | | | 2.0 | 4.0 | | 3.0 | 5.0 | ns | | | | t <sub>AR</sub> | Asynchronous Reset to<br>registered output | | | | | 10.0 | | | 10.0 | ns | | | | t <sub>ARW</sub> | Asynchronous Reset width | | | 6.0 | | | 7.5 | | | ns | | | | t <sub>ARR</sub> | Asynchronous Reset recovery time | | | 4.0 | | | 5.5 | | | ns | | | | t <sub>SPR</sub> | Synchronous Preset recovery time | | | 4.5 | | | 5.0 | | | ns | | | | $t_{WL}$ | Width of Clock LOW | | | 2.0 | | | 3.0 | | | ns | | | | t <sub>WH</sub> | Width of Clock HIGH | | | 2.0 | | | 3.0 | | | ns | | | | Į. | Maximum frequency;<br>External feedback<br>1/(t <sub>S</sub> + t <sub>CO</sub> ) <sup>4</sup> | | | 167 | 208 | | 111 | 133 | | MHz | | | | f <sub>MAX</sub> | Maximum frequency;<br>Internal feedback<br>1/(t <sub>S</sub> + t <sub>CF</sub> ) <sup>4</sup> | | | 167 | 303 | | 125 | 166 | | MHz | | | | $t_{EA}$ | Input to Output Enable <sup>5</sup> | | | | | 8.0 | | | 8.0 | ns | | | | t <sub>ER</sub> | Input to Output Disable <sup>5</sup> | | | | | 7.5 | | | 7.5 | ns | | | | Capacita | ance <sup>6</sup> | | | | | | | | | | | | | C | Input Capacitance (Pin 2) | V <sub>IN</sub> = 2.0V | V <sub>CC</sub> = 5.0V | | 8 | | | 8 | | pF | | | | C <sub>IN</sub> | Input Capacitance (Others) | V <sub>IN</sub> = 2.0V | $T_{amb} = 25$ °C<br>f = 1MHz | | 4 | | | 4 | | pF | | | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 2.0V | T = INIMZ | | 8 | | | 8 | | рF | | | #### NOTES: - 1. Test Conditions: $R_1$ = 300 $\Omega$ , $R_2$ =390 $\Omega$ - 2. $t_{PD}$ is tested with switch $S_1$ closed and $C_L = 50pF$ (including jig capacitance). $V_{IH} = 3V$ , $V_{IL} = 0V$ , $V_T = 1.5V$ . - Calculated from measured f<sub>MAX</sub> internal. - 4. These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected. - 5. For 3-State output; output enable times are tested with $C_L = 50pF$ to the 1.5V level, and $S_1$ is open for high-impedance to High tests and closed for high-impedance to Low tests. Output disable times are tested with $C_{L=}5pF$ . High-to-High impedance tests are made to an output voltage of $V_T = (V_{OL} + 0.5V)$ with $S_1$ open, and Low-to-High impedance tests are made to the $V_T = (V_{OL} + 0.5V)$ level with $S_1$ closed. - These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. - 7. Skew is measured with all outputs switching in the same direction. 1006 Dag 16 \_ # 5V high-speed universal PLD device with live insertion capability ABT22V10A5, A7 #### PRODUCT FEATURES #### **Low Ground Bounce** The Philips Semiconductors BiCMOS QUBiC process produces exceptional noise immunity. The typical ground bounce, with 9 outputs simultaneously switching and the 10th output held low, is less than 1.0V. V<sub>OLP</sub> is tested by holding one output (the output uncer test) in the Low state and then simultaneously switching all remaining outputs from a High to a Low state (each output is loaded with 50pF). The maximum peak voltage on the output under test is guaranteed to be less than 1.2 Volts. #### Live Insertion/Extraction Capability There are some inherent problems associated with inserting or extracting an unpowered module from a powered-up, active system. The ABT22V10A outputs have been designed such that any chance of bus contention, glitching or clamping is eliminated. Detailed information on this feature is provided in an application note AN051: *Philips PLDs Support Live Insertion Applications*. ## Improved Fuse Verification Circuitry Increases Reliability Philips has developed a new means of testing the integrity of fuses, both blown and intact fuses, which insures that all the fuses have been correctly programmed and that each and every fuse – whether "blown" or "intact" – is at the appropriate and optimal fuse resistance. This dual verify scheme represents a significant improvement over single reference voltage comparisons schemes that have been used for bipolar devices since the late 1980s. Detailed information on this feature is provided in an application note entitled *Dual Verify Technique Increases Reliability of PLDs*. #### Programmable 3-stage Outputs Each output has a 3-Stage output buffer with 3-State control. A product term controls the buffer, allowing enable and disable to be a function of any product of device inputs or output feedback. The combinatorial output provides a bidirectional I/O pin, and may be configured as a dedicated input if the buffer is always disabled. #### **Programmable Output Polarity** The polarity of each macro cell output can be Active-HIGH or Active-LOW, either to match output signal needs or to reduce product terms. Programmable polarity allows Boolean expressions to be written in their most compact form (true or inverted), and the output can still be of the desired polarity. It can also save "DeMorganizing" efforts. Selection is controlled by programmable bit $S_0$ in the Output Macro Cell, and affects both registered and combinatorial outputs. Selection is automatic, based on the design specification and pin definitions. If the pin definition and output equation have the same polarity, the output is programmed to be Active-HIGH ( $S_0 = 1$ ). #### Preset/Reset For initialization, the ABT22V10A has additional Preset and Reset product terms. These terms are connected to all registered outputs. When the Synchronous Preset (SP) product term is asserted high, the output registers will be loaded with a HIGH on the next LOW-to-HIGH clock transition. When the Asynchronous Reset (AR) product term is asserted high, the output registers will be immediately loaded with a LOW, independent of the clock. Note that Preset and Reset control the flip-flop, not the output pin. The output level is determined by the output polarity selected. #### Power-Up Reset All flip-flops power-up to a logic LOW for predictable system initialization. Outputs of the ABT22V10A will depend on the programmed output polarity. The $V_{CC}$ rise must be monotonic and the reset delay time is 1–10 $\mu$ s maximum. #### **Security Fuse** After programming and verification, ABT22V10A designs can be secured by programming the security fuse link. Once programmed, this fuse defeats readback of the internal programmed pattern by a device programmer, securing proprietary designs from competitors. When the security fuse is programmed, the array will read as if every fuse is programmed. #### **Quality and Testability** The ABT22V10A offers a very high level of built-in quality. Extra programmable fuses provide a means of verifying performance of all AC and DC parameters. In addition, this verifies programmability and functionality of the device to provide the highest programming and post-programming functional yields. #### Technology The BiCMOS ABT22V10A is fabricated with the Philips Semiconductors process known as QUBiC. QUBiC combines an advanced, state-of-the-art 1.0µm (drawn feature size) CMOS process with an ultra fast bipolar process to achieve superior speed and drive capabilities. QUBiC incorporates three layers of Al/Cu interconnects for reduced chip size, and our proven Ti-W fuse technology ensures highest programming yields. #### **Programming** The ABT22V10A is fully supported by industry standard (JEDEC compatible) PLD CAD tools, including Philips Semiconductors SNAP design software package. ABEL™ CUPL™ and PALASM 90 design software packages also support the ABT22V10A architecture. All packages allow Boolean and state equation entry formats, SNAP, ABEL and CUPL also accept, as input, schematic capture format. #### **Output Register Preload** The register on the ABT22V10A can be preloaded from the output pins to facilitate functional testing of complex state machine designs. This feature allows direct loading of arbitrary states, making it unnecessary to cycle through long test vector sequences to reach a desired state. In addition, transitions from illegal states can be verified by loading illegal states and observing proper recovery. The procedure for preloading follows: - 1. Raise $V_{CC}$ to 5.0V $\pm$ 0.25V. - 2. Set pin 2 or 3 to $V_{HH}$ to disable outputs and enable preload. - Apply the desired value (V<sub>ILP</sub>/V<sub>IHP</sub>) to all registered output pins. Leave combinatorial output pins floating. - Clock Pin 1 from V<sub>ILP</sub> to V<sub>IHP</sub>. - 5. Remove V<sub>ILP</sub>/V<sub>IHP</sub> from all registered output pins. - 6. Lower pin 2 or 3 to V<sub>ILP</sub>. - 7. Enable the output registers according to the programmed pattern - Verify V<sub>OL</sub>/V<sub>OH</sub> at all registered output pins. Note that the output pin signal will depend on the output polarity. ABEL is a trademark of Data I/O Corp. CUPL is a trademark of Logical Devices, Inc. PALASM is a registered trademark of AMD Corp. # 5V high-speed universal PLD device with live insertion capability ABT22V10A5, A7 #### **Metastable Characteristics** Philips provides complete data on the ABT22V10A5's metastable characteristics. While the ABT22V10A5 **does not** employ Philips patented metastable immune flip-flop, its metastabel characteristics are still quite favorable relative to competitive devices. For information on metastable immune PLDs, refer to the datasheets for the ABT22V10-7 for 5V applications or the LVT22V10-7 for 3.3V designs. #### **Design Example** Suppose a designer wants to use the ABT22V10A5 for synchronizing asynchronous data that is arriving at 10MHz (as measured by a frequency counter), in a 5V system that has a clock frequency of 50MHz, at an ambient temperature of 25°C. The next device in the sytem samples the output fo the ABT22V10A5 5.5ns after the clock edge to ensure that any metastable conditions that occur have time to resolve to the correct state. The MTBF for this situatio can be calcuclated by using the equation below: $MTBF = e(t'/\tau)/T_0F_CF_1$ In this formula, $F_C$ is the frequency of the clock, $F_1$ is the average input event frequency, and t' is the time after the clock pulse that the output is sampled ( $t' > T_{CO}$ ). $T_0$ and $\tau$ are device parameters provided by the semiconductor manufacturer (refer to Table 1 for the ABT22V10A5 metastability specifications). $T_0$ and $\tau$ are derived from tests and can be most nearly be defined as follows: $\tau$ is a function of the rate at which a latch in a metastable state resolves that condition. $T_0$ is a function of the measurement of the propensity of a latch to enter a metastable state. $T_0$ is also a normalization constant which is a very strong function of the normal propagation dely of the device. In this situation, the $F_1$ will be twice that data frequency, or 20MHz, because input events consist of both low and high transitions. Thus in this case $F_C$ is 50MHz, $F_1$ is 20MHz, $\tau$ is 85.6ps, t' is 5.5ns, and $T_0$ is 4.55 seconds. Using the above formula, the actual MTBF for this situation is 1.76 $\times$ 10<sup>12</sup> seconds, or 55,889 years for the ABT22V10A5. Table 1. Typical Values for $\tau$ and $T_0$ at various $V_{CC}$ 's and Temperatures | | | 0°C | | +25°C | +75°C | | | |-----------------|---------|-----------------------------------|---------|----------|----------|----------------|--| | V <sub>CC</sub> | τ | τ Τ <sub>0</sub> τ Τ <sub>0</sub> | | | | Т <sub>0</sub> | | | 5.25V | 72.00ps | 7.20E+01 | 96.70ps | 4.59E-01 | 105.00ps | 1.43E-01 | | | 5.00V | 72.80ps | 2.06E+02 | 85.60ps | 4.55E+00 | 100.00ps | 8.37E-01 | | | 4.75V | 68.70ps | 9.97E+03 | 81.70ps | 4.85E+01 | 99.80ps | 1.29E+00 | | #### **LOGIC DIAGRAM** # 5V high-speed universal PLD device with live insertion capability ABT22V10A5, A7 #### **FUNCTIONAL DIAGRAM** Figure 1. Functional Diagram #### **FUNCTIONAL DESCRIPTION** The ABT22V10A allows the systems engineer to implement the design on-chip, by opening fuse links to configure AND and OR gates within the device, according to the desired logic function. Product terms with all fuses opened assume the logical HIGH state; product terms connected to both True and Complement of any single input assume the logical LOW state. The ABT22V10A has 12 inputs and 10 I/O Macro Cells (Figure 1). The Macro Cell allows one of four potential output configurations, registered output or combinatorial I/O, Active-HIGH or Active-LOW (see Figure 2). The configuration choice is made according to the user's design specification and corresponding programming of the configuration bits $S_0$ – $S_1$ . Multiplexer controls are connected to ground (0) through a programmable fuse link, selecting the "0" path through the multiplexer. Programming the fuse disconnects the control line from GND and it floats to $V_{CC}$ (1), selecting the "1" path. #### **OUTPUT MACRO CELL** Figure 2. Output Macro Cell Logic Diagram Figure 3. Output Macro Cell Configurations #### **Registered Output Configuration** Each Macro Cell of the ABT22V10A includes a D-type flip-flop for data storage and synchronization. The flip-flop is loaded on the LOW-to-HIGH transition of the clock input. In the registered configuration ( $S_1 = 0$ ), the array feedback is from $\overline{Q}$ of the flip-flop. #### Combinatorial I/O Configuration Any Macro Cell can be configured as combinatorial by selecting the multiplexer path that bypasses the flip-flop ( $S_1 = 1$ ). In the combinatorial configuration, the feedback is from the pin. #### Variable Input/Output Pin Ratio The ABT22V10A has twelve dedicated input lines, and each Macro Cell output can be an I/O pin. Buffers for device inputs have complementary outputs to provide user-programmable input signal polarity. # 5V high-speed universal PLD device with live insertion capability ### ABT22V10A5, A7 #### **SWITCHING WAVEFORMS** $V_T = 1.5V$ . Input pulse amplitude 0V to 3.0V. Input rise and fall times 1.5ns max. # 5V high-speed universal PLD device with live insertion capability ## ABT22V10A5, A7 #### "AND" ARRAY - (I, B) #### NOTE: 1. This is the initial state. #### **PRELOAD SET-UP** | CVMDOL | DADAMETED | | LIMITS | | | | | | | |------------------|-------------------------------------------------------------|-----|--------|------|------|--|--|--|--| | SYMBOL | PARAMETER | MIN | REC | MAX | UNIT | | | | | | $V_{HH}$ | Super-level input voltage | 9.5 | 9.5 | 10 | V | | | | | | $V_{ILH}$ | Low-level input voltage | 0 | 0 | 0.8 | V | | | | | | $V_{IHP}$ | High-level input voltage | 2.4 | 5.0 | 5.5 | V | | | | | | t <sub>D</sub> | Delay time | 100 | 200 | 1000 | ns | | | | | | t <sub>I/O</sub> | I/O valid after Pin 2 or 3 drops from $V_{HH}$ to $V_{ILP}$ | 100 | | | ns | | | | | # 5V high-speed universal PLD device with live insertion capability ### ABT22V10A5, A7 #### **POWER-UP RESET** The power-up reset feature ensures that all flip-flops will be reset to LOW after the device has been powered up. The output state will depend on the programmed pattern. This feature is valuable in simplifying state machine initialization. A timing diagram and parameter table are shown below. Due to the synchronous operation of the power-up reset and the wide range of ways $V_{CC}$ can rise to its steady state, two conditions are required to ensure a valid power-up reset. These conditions are: - 1. The V<sub>CC</sub> rise must be monotonic. - Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met. | SYMBOL | PARAMETER | LIM | UNIT | | | | |-----------------|------------------------------|-----------------------------------|------|------|--|--| | STIVIBOL | FARAMETER | MIN | MAX | UNIT | | | | t <sub>PR</sub> | Power-up Reset Time | | 1 | μs | | | | t <sub>S</sub> | Input or Feedback Setup Time | One AO Florida de Obras de Adria | | | | | | t <sub>WL</sub> | Clock Width LOW | See AC Electrical Characteristics | | | | | #### **OTHER PHILIPS 22V10 DEVICES** Philips offers a complete family of 22V10 devices, addressing a wide variety of design applications. This Features Matrix summarizes the basic features of each specific device. #### **PHILIPS 22V10 FEATURES MATRIX** | | PL22V10-10/-15 | LVT22V10-7 | ABT22V10-7 | ABT22V10A5 | ABT22V10A7 | | |---------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|--| | Operating supply voltage | +4.75 to +5.25V | +3.0 to +3.6V <sup>1</sup> | +4.75 to +5.25V | +4.75 to +5.25V | +4.75 to +5.25V | | | Live Insertion | No | Yes | No | Yes | Yes | | | Dual Verify | No | Yes | No | Yes | Yes | | | Metastability | No | Hardened | Immune | No | No | | | Source Drive Capability | 4mA<br>(V <sub>OH</sub> = 2.4V) | 16mA<br>(V <sub>OH</sub> = 2.0V) | 16mA<br>(V <sub>OH</sub> = 2.4V) | 16mA<br>(V <sub>OH</sub> = 2.4V) | 16mA<br>(V <sub>OH</sub> = 2.4V) | | | Sink Drive Capability | 16mA<br>(V <sub>OL</sub> = 0.5V) | 32mA<br>(V <sub>OL</sub> = 0.5V) | 48mA<br>(V <sub>OL</sub> = 0.5V) | 48mA<br>(V <sub>OL</sub> = 0.5V) | 48mA<br>(V <sub>OL</sub> = 0.5V) | | | Low Ground Bounce | No | Yes | Yes | Yes | Yes | | | Package Availability: | | | | | | | | Plastic Dual In-Line (N) | 24-Pin | 24-Pin | 24-Pin | not available | not available | | | Plastic Leaded Chip Carrier (A) | 24-Pin | 28-Pin | 28-Pin | 28-Pin | 28-Pin | | | Plastic Small Outline Large (D) | 24-Pin | 24-Pin | not available | not available | not available | | #### NOTE: 1006 Dan 16 <sup>1. 5</sup> volt compatible I/O. Inputs are capable of handling 7V and the outputs can also be pulled up to 7 volts. ### 5V high-speed universal PLD device with live insertion capability ### ABT22V10A5, A7 #### ABT22V10A5 TIMING CHARACTERIZATION 1996 Dec 16 14 #### **ABT22V10A5 TIMING CHARACTERIZATION** # 5V high-speed universal PLD device with live insertion capability ## ABT22V10A5, A7 #### PLCC28: plastic leaded chip carrer; 28 leads; pedestal #### DIMENSIONS (millimetre dimensions are derived from the original inch dimensions) | UNIT | А | A <sub>1</sub><br>min. | A <sub>3</sub> | A <sub>4</sub><br>max. | bp | b <sub>1</sub> | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>D</sub> | еE | H <sub>D</sub> | HE | k | øj | Lp | v | v | у | Z <sub>D</sub> <sup>(1)</sup><br>max. | | β | |--------|----------------|------------------------|----------------|------------------------|----------------|----------------|------------------|------------------|---|----------------|----|----------------|----------------|----------------|--------------|--------------|-------|-------|-------|---------------------------------------|-------|-----| | mm | 4.57<br>4.19 | 0.13 | 0.25 | 3.05 | 0.53<br>0.33 | | | 11.58<br>11.43 | | 10.92<br>9.91 | | | 12.57<br>12.32 | | 5.69<br>5.54 | 1.44<br>1.02 | 0.18 | 0.18 | 0.10 | 2.06 | 2.06 | 45° | | inches | 0.180<br>0.165 | 0.005 | 0.01 | | 0.021<br>0.013 | | | 0.456<br>0.450 | | | | | | 0.048<br>0.042 | | | 0.007 | 0.007 | 0.004 | 0.081 | 0.081 | 45 | #### Note 1. Plastic or metal protrusions of 0.01 inches maximum per side are not included. | OUTLINE<br>VERSION | REFERENCES | | | | EUROPEAN | ISSUE DATE | |--------------------|------------|----------|------|--|------------|---------------------------------| | | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT261-3 | | MO-047AB | | | | <del>92-11-17</del><br>95-02-25 |