

# **BU-65142** series\*



# MIL-STD-1553 DUAL REDUNDANT REMOTE TERMINAL HYBRID

# DESCRIPTION

The BU-65142 Series is a Hi-Rel radiation tolerent complete dual redundant MIL-STD-1553 Remote Terminal Unit (RTU). The device is based upon two DDC custom ICs, which includes two monolithic bipolar low power transceivers and one RiCmos protocol containing data buffers and timing control logic. It supports all 13 mode codes for dual redundant operation, any combination of which can be illegalized.

Parallel data transfers are accomplished with a DMA type handshaking, compatible with most CPU types. Data transfers to/from memory are simplified by the latched command word and word count outputs. Error detection and recovery are enhanced by BU-65142 Series special features. A 14-bit built-in-test word register stores RTU information, and sends it to the Bus Controller in response to the Mode Command Transmit Bit Word. The BU-65142 Series performs continuous on-line wraparound self-test, and provides four error flags to the host CPU. Inputs are provided for host CPU control of 6 bits of the RTU Status Word.

Its integrated hermetic package, -55°C to +125°C operating temperature range, and complete RTU operation make the BU-65142 ideal for MIL-STD-1553 applications requiring hardware or microprocessor subsystems.

# **FEATURES**

- Radiation Tolerant to 300 krad
- Complete Integrated Remote Terminal Including:
   –Dual Low-Power Transceivers
   –Complete RT Protocol
- Multiple Ordering Options; +5V (Only), +5V/-15V, and +5V/-12V
- Direct Interface to Systems With No Processor
- Space Qualified
- High Reliability Screening

DATA ENCODER/ BIT FRANSCEIVER BUFFER DB0-DB15 DECODER PROCESSOR BUS A **BUF ENA** TRANSFER WATCHDOG CONTROLS TIMEOUT CURRENT DATA ENCODER/ BIT RANSCEIVER WORD DECODER PROCESSOR BUS B COUNTER Μ A0-A4 U Х PROTOCOL COMMAND A5-A10 SEQUENCER I ATCH AND DAT/CMD **RT ADDRESS** CONTROL ILL CMD (ME) SS REQ LOGIC PARITY STATUS ADBC REGISTER T FLA BUS S FLAG 16 MHz CLOCK-ERR ERROR FLAGS RTADD ERR NBGT TIMING FLAGS INCMD TATEN DDC CUSTOM CHIP D-RAD GBR FIGURE 1. BU-65142 SERIES BLOCK DIAGRAM

\*(Note: BU-65142 is NOT recommended for new design, consult factory or local representative for more information)

| TABLE 1. BU-65142 SPECIFICATIONS                                                                     |                                |     |                          |                 |
|------------------------------------------------------------------------------------------------------|--------------------------------|-----|--------------------------|-----------------|
| PARAMETER                                                                                            | MIN                            | TYP | MAX                      | UNITS           |
| ABSOLUTE MAXIMUM RATING                                                                              |                                |     |                          |                 |
| Supply Voltage<br>Logic +5V<br>Transceiver +5V<br>-15V (BU-65142, BU-65142X1)<br>-12V (BU-65142X1/2) | -0.5<br>-0.5<br>-18.0<br>-18.0 |     | 7.0<br>7.0<br>0.3<br>0.3 |                 |
| Receiver Differential Voltage                                                                        |                                |     | 40.0                     | Vp-р            |
| Voltage Input Range for +5V                                                                          | -0.5                           |     | 7.0                      | V               |
| RECEIVER<br>Differential Input Impedance<br>(DC to 1 MHz)                                            | 4.0                            |     |                          | kohm            |
| Differential Input Voltage                                                                           |                                |     | 40                       | Vp-р            |
| Input Threshold Level<br>(Direct Coupled)<br>CMRR (DC to 2 MHz)<br>CMV (DC to 2 MHz)                 | 0.70<br>40<br>±10              |     | 1.20                     | Vp-p<br>dB<br>V |
| TRANSMITTER                                                                                          |                                |     |                          |                 |
| Differential Output Voltage<br>■ Direct Coupled Across 35 Ω,<br>Measured on Bus                      | 6                              | 7   | 9                        | Vp-p            |
| <ul> <li>Transformer Coupled Across 70 Ω,<br/>Measured on Stub</li> </ul>                            | 18                             | 20  | 27                       | Vр-р            |
| Output Noise, Differential (Direct<br>Coupled)                                                       |                                |     | 10                       | mVp-p,<br>diff  |
| Output Offset Voltage, (Transformer<br>Coupled Across 70 ohms)                                       | -250                           |     | +250                     | mVp-p,<br>diff  |
| Rise/Fall Time                                                                                       | 100                            | 150 | 300                      | nsec            |
| LOGIC<br>Viti                                                                                        | 2.4                            |     |                          | v               |
| VIL                                                                                                  | 2.4                            |     | 0.7                      | v               |
| IIH (VIH=2.7V)<br>■ BRO ENA,<br>ADDRE-ADDRA(RTAD4-RTAD0),                                            | 0.04                           |     | 0.2                      | mA              |
| ADDRP (connect to 30kΩ pull-up )<br>■ (Viн=2.7V) DB15 - DB0<br>(connect to a 45kΩ pull-up )          | 0.04                           |     | 0.2                      | mA              |
| ■ (VIH≥2.4V) All Other Inputs                                                                        |                                |     | ±20                      | μA              |
| IIL (VIL=0.4V)<br>■ BRO ENA,<br>ADDRE-ADDRA(RTAD4-RTAD0),                                            |                                |     | 0.4                      | mA              |
| ADDRP (connect to 30kΩ pull-up )<br>■ (VIL=0.4V) DB15 - DB0<br>(connect to a 45kΩ pull-up )          |                                |     | 0.4                      | mA              |
| ■ (VIL=≥0.7V) All Other Inputs                                                                       |                                |     | ±20                      | μA              |
| $C_{IN}$ (f = 1 MHz)                                                                                 |                                |     | 50                       | pF              |
| Со (f = 1 MHz)<br>Сю (f = 1 MHz)<br>Vон                                                              |                                | 10  | 50                       | pF<br>pF        |
| voн<br>■ (Ioн= 6ma), VDD = 4.5V<br>Vo∟                                                               | 4.0                            |     |                          | v               |
| ■ (IoL= 6mA), VDD = 4.5V                                                                             |                                |     | 0.5                      | V               |
|                                                                                                      |                                |     |                          |                 |
|                                                                                                      |                                |     |                          |                 |

| TABLE 1. BU-65142 SPECIFICATIONS (continued)                                                                                                                                  |        |     |                                  |                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|----------------------------------|----------------------|
| PARAMETER                                                                                                                                                                     | MIN    | TYP | MAX                              | UNITS                |
| POWER SUPPLY REQUIREMENTS<br>+5V Logic Power (BU-65142X1/2)                                                                                                                   | 4.5    |     | 5.5                              | V                    |
| Current Drain                                                                                                                                                                 |        |     | 115                              | mA                   |
| +5V (BU-65142X3)<br>Current Drain                                                                                                                                             | 4.75   | 5.0 | 5.25                             | V                    |
| <ul> <li>Idle</li> <li>25% Transmitter Duty Cycle</li> <li>50% Transmitter Duty Cycle</li> <li>100% Transmitter Duty Cycle</li> </ul>                                         |        |     | 125<br>230<br>335<br>545         | mA<br>mA<br>mA<br>mA |
| -15V (BU-65142X1)<br>Current Drain<br>• Idle                                                                                                                                  | -15.75 |     | -14.25                           | V                    |
| <ul> <li>50% Transmitter Duty Cycle</li> <li>25% Transmitter Duty Cycle</li> <li>100% Transmitter Duty Cycle</li> </ul>                                                       |        |     | 60<br>108<br>160<br>255          | mA<br>mA<br>mA<br>mA |
| -12V (BU-65142X2)<br>Current Drain<br>• Idle                                                                                                                                  | -12.6  |     | -11.4                            | V                    |
| <ul> <li>25% Transmitter Duty Cycle</li> <li>50% Transmitter Duty Cycle</li> <li>100% Transmitter Duty Cycle</li> </ul>                                                       |        |     | 60<br>120<br>185<br>305          | mA<br>mA<br>mA<br>mA |
| POWER DISSIPATION (See Note)                                                                                                                                                  |        |     |                                  |                      |
| Total Hybrid<br>BU-65142X1<br>Idle<br>25% Transmitter Duty Cycle<br>50% Transmitter Duty Cycle<br>100% Transmitter Duty Cycle                                                 |        |     | 1.475<br>1.856<br>2.238<br>3.000 | W<br>W<br>W<br>W     |
| <ul> <li>BU-65142X2</li> <li>Idle</li> <li>25% Transmitter Duty Cycle</li> <li>50% Transmitter Duty Cycle</li> <li>100% Transmitter Duty Cycle</li> <li>BU-65142X3</li> </ul> |        |     | 1.295<br>1.680<br>2.065<br>2.895 | W<br>W<br>W<br>W     |
| <ul> <li>Idle</li> <li>25% Transmitter Duty Cycle</li> <li>50% Transmitter Duty Cycle</li> <li>100% Transmitter Duty Cycle</li> <li>Hottest Die</li> </ul>                    |        |     | 0.687<br>0.92<br>1.15<br>1.60    | W<br>W<br>W<br>W     |
| <ul> <li>BU-65142X1</li> <li>Idle</li> <li>25% Transmitter Duty Cycle</li> <li>50% Transmitter Duty Cycle</li> <li>100% Transmitter Duty Cycle</li> </ul>                     |        |     | 0.680<br>1.010<br>1.350<br>2.030 | W<br>W<br>W<br>W     |
| <ul> <li>BU-65142X2</li> <li>Idle</li> <li>25% Transmitter Duty Cycle</li> <li>50% Transmitter Duty Cycle</li> <li>100% Transmitter Duty Cycle</li> </ul>                     |        |     | 0.290<br>0.540<br>0.790<br>1.290 | W<br>W<br>W<br>W     |
| <ul> <li>BU-65142X3</li> <li>Idle</li> <li>25% Transmitter Duty Cycle</li> <li>50% Transmitter Duty Cycle</li> <li>100% Transmitter Duty Cycle</li> </ul>                     |        |     | 0.28<br>0.51<br>0.75<br>1.22     | W<br>W<br>W<br>W     |

| TABLE 1. BU-65142 SPECIFICATIONS (continued)                                               |            |                  |             |            |
|--------------------------------------------------------------------------------------------|------------|------------------|-------------|------------|
| PARAMETER                                                                                  | MIN        | TYP              | MAX         | UNITS      |
| THERMAL<br>• Thermal Resistance, Junction-to-<br>Case, Hottest Die (θJC)                   |            |                  | 20          | °C/W       |
| Operating Junction Temperature     Operating Junction Temperature                          | -55<br>-55 |                  | 150<br>125  | ℃<br>℃     |
| <ul> <li>Storage Temperature</li> <li>Lead Temperature<br/>(soldering, 10 sec.)</li> </ul> | -65        |                  | 150<br>+300 | °C<br>°C   |
| PHYSICAL CHARACTERISTICS<br>Size                                                           |            |                  |             |            |
| 78-pin Ceramic QIP (BU-65142D)                                                             |            | x 2.10<br>x 53.3 |             | in<br>(mm) |
| 78-pin Ceramic Flat Pack<br>(BU-65142F)                                                    |            |                  |             | in<br>(mm) |
| Weight                                                                                     |            | 1.7<br>(48.2)    |             | in<br>(mm) |

# Note (for TABLE 1):

Power dissipation specifications assume a transformer coupled configuration, with external dissipation (while transmitting) of 0.14 watts for the active isolation transformer, 0.08 watts for the active coupling transformer, 0.45 watts for each of the two bus isolation resistors, and 0.15 watts for each of the two bus termination resistors.

| TABLE 2. B        | TABLE 2. BU-65142 SERIES RADIATION SPECIFICATIONS |                                                                                                  |                         |  |  |
|-------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------|--|--|
| PART<br>NUMBER    | TOTAL<br>DOSE                                     | SINGLE EVENT<br>UPSET                                                                            | SINGLE EVENT<br>LATCHUP |  |  |
| BU-65142<br>X1/X2 | 300K<br>Rad                                       | 5.3 x 10 <sup>-6</sup><br>errors/device-day,<br>(LET Threshold of<br>59 MeV/mg/cm <sup>2</sup> ) | Immune                  |  |  |
| BU-65142<br>X3    | 175K<br>Rad                                       | 5.3 x 10 <sup>-6</sup><br>errors/device-day,<br>(LET Threshold of<br>59 MeV/mg/cm <sup>2</sup> ) | Immune                  |  |  |

| TABLE 3. HIGH RELIABILITY SCREENING OPTIONS                                                                                                                                                                                                                                                        |                                                                                                               |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|
| ELEMENT EVALUATION                                                                                                                                                                                                                                                                                 | METHOD                                                                                                        |  |  |  |
| Visual Inspection:<br>Integrated Circuits<br>Transistors & Diodes<br>Passive Components                                                                                                                                                                                                            | MIL-STD-883, Method 2010 Condition A<br>MIL-STD-750, Method 2072 and 2073<br>MIL-STD-883, Method 2032 Class S |  |  |  |
| SEM Analysis for Integrated<br>Circuits                                                                                                                                                                                                                                                            | MIL-STD-883, Method 2018                                                                                      |  |  |  |
| Element Evaluation:<br>Visual, Electrical, Wire<br>Bondability,24-Hour<br>Stabilization Bake,10<br>Temperature Cycles<br>5000 g's constant acceleration<br>240-Hour Powered Burn-In<br>and 1000-Hour Life Test<br>(Burn-In and 1000-Hour Life<br>Test Are Only Required For<br>Active Components.) | MIL-H-38534                                                                                                   |  |  |  |

# TABLE 3. HIGH RELIABILITY SCREENING OPTIONS

| ELEMENT EVALUATION                                                                         | METHOD                                                               |
|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| ASSEMBLY & TEST                                                                            |                                                                      |
| Particle Impact Noise<br>Detection (PIND)                                                  | MIL-STD-883, Method 2020 Condition A                                 |
| 320-Hour Burn-In                                                                           | MIL-STD-883, Method 1015                                             |
| 100% Non-Destructive<br>Wirebond Pull                                                      | MIL-STD-883, Method 2023                                             |
| Radiographic (X-Ray)<br>Analysis                                                           | MIL-STD-883, Method 2012                                             |
| QCI TESTING                                                                                |                                                                      |
| Extended Temperature<br>Cycling:<br>20 Cycles Including<br>Radiographic (X-Ray)<br>Testing | MIL-STD-883, Method 1010 Condition C<br>and MIL-STD-883, Method 2012 |
| Moisture Content Limit of 5000 PPM                                                         | MIL-STD-883, Method 1018                                             |

# HIGH-REL SCREENING

DDC is committed to the design and manufacture of hybrids and transformers with enhanced processing and screening for spaceborne applications and other systems requiring the highest levels of reliability. These platforms include launch vehicles, satellites and the International Space Station.

DDC has tailored its design methodologies to optimize the fabrication of space level hybrids. The intent of the design guidelines is to minimize the number of die and wirebonds, minimize the number of substrate layers, and maximize the space between components. DDC's space grade products combine analog bipolar and rad hard CMOS technology to provide various levels of radiation tolerance.

The BU-65142 is packaged in a 78-pin ceramic package. In contrast to Kovar (metal) packages, the use of ceramic eliminates the hermeticity problems associated with the glass beads used in the metal packages. In addition, ceramic packages provide more rigid leads, better thermal properties, easier wirebonding, and lower weight.

The production of the space level hybrids can entail enhanced screening steps beyond DDC's standard flow. This includes Condition A visual inspection, SEM analysis, and element evaluation for all integrated circuit die. For the hybrids, additional screening includes Particle Impact Noise Detection (PIND), 320-hour burn-in, 100% non-destructive wirebond pull, X-ray analysis, as well as Destructive Physical Analysis (DPA) testing, extended temperature cycling for QCI testing, and a moisture content limit of 5000 PPM. TABLE 3 summarizes the procurement screening, element evaluation, and hybrid screening used in the production of the BU-65142.

Data Device Corporation www.ddc-web.com

# **INTRODUCTION**

The BU-65142 is a complete dual redundant Remote Terminal Unit (RTU). It is fully compliant with MIL-STD-1553B and supports all message formats. As shown in FIGURE 1, it includes 2 transceivers and a custom chip containing 2 encoders, 2 bit processors, an RTU protocol sequencer and control logic, output latches, and buffers. With the addition of 2 data bus transformers, the BU-65142 is ready for connection to a MIL-STD-1553 data bus.

Data is transferred to and from the subsystem host CPU over a 16-bit parallel highway, which is isolated by a set of bi-directional buffers. All transfers are made with a DMA type handshake sequence of request, grant and acknowledge. Read/write and data strobes are provided to simplify interfacing to external RAM. Also simplifying the RAM interface is the availability of a latched command word and an auto-incrementing word counter. These signals may be used as an address to map the data directly to and from RAM.

The BU-65142 allows the subsystem host CPU to control 6 of the bits in the RTU status word. Of particular interest is the Illegal Command input which may be used to set the message error bit and illegalize any command word. The BU-65142 provides four error flags to the subsystem host CPU for evaluating its condition. In addition a continuous on-line self-test is performed by the BU-65142 on every transmission. The last Transmitted Word of every message is wrapped around the decoder and compared with the Actual Word. Any discrepancy is flagged as an error.

# TIMING

Interfacing the subsystem host CPU to the BU-65142 is simple and compatible with most microprocessors. FIGURES 4 and 5 illustrate typical MIL-STD-1553 messages for Transmit data and Receive data. FIGURES 6 and 7 illustrate RT to RT transfers. In each case NBGT identifies the start of the message, and INCMD identifies that a command is being processed. The handshake sequence DTREQ, DTGRT, and DTACK is used to transfer each word over the parallel data highway. DTSRB and RD/WR are used to control transfers to RAM memory. GBR identifies a "good block received", when a received message has passed all validation checks and has the correct word count. BUFENA (Buffer Enable) must be applied to enable the internal tri-state buffers.

# ERROR FLAGS

Four error flags are output to the subsystem to provide information on the condition of the BU-65142.

The ME (Message Error) line goes LOW if any of the following error conditions exist: format error word count error invalid word sync error RT to RT address error T/R bit error.

The RTFAIL (Remote Terminal Failure) line goes LOW whenever the results of a continuous wraparound self-test shows a discrepancy, or a transmitter watchdog timeout has occurred.

The HSFAIL (Handshake Failure) line goes LOW whenever the system does not issue a DTGRT in response to a DTREQ before timing-out.

The RTADR ERR (RT Address Error) line goes LOW whenever the sum of the 5 address lines and parity lines show a parity error (the terminal will not respond to commands while this error condition exists).

# **STATUS REGISTER**

Six inputs to the BU-65142 allow the subsystem host CPU to control bits in the RTU status word. The Illegal Command input may be used to set the Message Error bit in the Status Word and suppress the transmission of data to the bus controller. This line allows illegalization of any combination of commands. The latched Command Word may be connected to the address pins of an optional external PROM, which would drive the illegal Command line LOW when it identifies a command programmed as illegal.

# STATUS REGISTER BIT ASSIGNMENTS

The  $\overline{SRQ}$  (Subsystem Request) line is used to set the Status Word service request bit.

The ADBC (Accept Dynamic Bus Control) line is used to set the Status Word bus control bit.

The RTFLAG (RT Flag Line) is used to set the Status Word terminal flag bit.

The  $\overline{\text{BUSY}}$  (Busy) line is used to set the Status Word busy bit, and inhibit subsystem requests for data.

The SSFLAG (SubSystem Flag) line is used to set the Status Word subsystem (fault) flag.

# **BUILT-IN-TEST**

The BU-65142 contains a 14-bit Built-In-Test (BIT) word register which stores information about the condition of the RTU. When a mode code is received to transmit the BIT word, the contents of the BIT register is transmitted over the 1553 bus. FIGURE 3 shows the fault assigned to each bit in the BIT word. Conditions monitored are; transmitter timeouts, loop test failures, transmitter shutdown, subsystem handshake failure, and the results of individual message validations.



# TRANSFORMER CONSIDERATIONS FOR BU-65142X3 (+5V ONLY VERSIONS)

In selecting isolation transformers to be used for the BU-65142X3 (+5V only) versions, there is a limitation on the maximum amount of leakage inductance. If this limit is exceeded, the transmitter rise and fall times may increase, possibly causing the bus amplitude to fall below the minimum level required by MIL-STD-1553. In addition, an excessive leakage imbalance may result in a transformer dynamic offset that exceeds 1553 specifications.

The maximum allowable leakage inductance is 6.0  $\mu\text{H},$  and is measured as follows:

The side of the transformer that connects to the Hybrid is defined as the "primary" winding. If one side of the primary is shorted to the primary center-tap, the inductance should be measured across the "secondary" (stub side) winding. This inductance must be less than 6.0  $\mu$ H. Similarly, if the other side of the primary is shorted to the primary center-tap, the inductance measured across the "secondary" (stub side) winding must also be less than 6.0  $\mu$ H.

The difference between these two measurements is the "differential" leakage inductance. This value must be less than 1.0  $\mu H.$ 

Beta Transformer Technology Corporation (BTTC), a subsidiary of DDC, manufactures transformers in a variety of mechanical configurations with the required turns ratios of 1:2.5 direct coupled, and 1:1.79 transformer coupled. Table 4 provides a listing of many of these transformers. For further information, contact BTTC at 631-244-7393 or at www.bttc-beta.com.

| TABLE 4. BTTC TRANSFORMERS FOR USE WITH BU-65142X3                                                                                    |                                  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--|--|--|
| TRANSFORMER CONFIGURATION                                                                                                             | BTTC PART NO.                    |  |  |  |
| Single epoxy transformer, through-hole, 0.625 X 0.625, 0.250" max height                                                              | B-3067<br>B-3226                 |  |  |  |
| Single epoxy transformer, through-hole, 0.625 X 0.625, 0.220" max height May be used with BU-65142X4 versions.                        | B-3818                           |  |  |  |
| Single epoxy transformer, flat pack, 0.625" X 0.625", 0.275" max height                                                               | B-3231                           |  |  |  |
| Single epoxy transformer, surface mount, 0.625" X 0.625", 0.275" max height                                                           | B-3227                           |  |  |  |
| Single epoxy transformer, surface mount, hi-temp solder, 0.625" X 0.625", 0.220" max height.<br>May be used with BU-65142X4 versions. | B-3819                           |  |  |  |
| Single epoxy transformer, flat pack, 0.625" X 0.625", 0.150" max height                                                               | LPB-5014                         |  |  |  |
| Single epoxy transformer, surface mount, 0.625" X 0.625", 0.150" max height                                                           | LPB-5015                         |  |  |  |
| Single epoxy transformer, through hole, transformer coupled only, 0.500" X 0.350", 0.250"max height.                                  | B-3229                           |  |  |  |
| Dual epoxy transformer, twin stacked, 0.625" X 0.625", 0.280" max height                                                              | TST-9007                         |  |  |  |
| Dual epoxy transformer, twin stacked, surface mount, 0.625" X 0.625", 0.280" max height                                               | TST-9017                         |  |  |  |
| Dual epoxy transformer, twin stacked, flat pack, 0.625" X 0.625", 0.280" max height                                                   | TST-9027                         |  |  |  |
| Dual epoxy transformer, side by side, through-hole, 0.930" X 0.630", 0.155" max height                                                | B-3300                           |  |  |  |
| Dual epoxy transformer, side by side, flat pack, 0.930" X 0.630", 0.155" max height                                                   | B-3261                           |  |  |  |
| Dual epoxy transformer, side by side, surface mount, 0.930" X 0.630", 0.155" max height                                               | B-3310                           |  |  |  |
| Dual epoxy transformer, side by side, surface mount, 1.410" X 0.750", 0.130" max height                                               | DLP-7115 (see note 1)            |  |  |  |
| Single metal transformer, hermetically sealed, flat pack, 0.630" X 0.630", 0.175" max height                                          | HLP-6014                         |  |  |  |
| Single metal transformer, hermetically sealed, surface mount, 0.630" X 0.630", 0.175" max height                                      | HLP-6015                         |  |  |  |
| NOT RECOMMENDED                                                                                                                       | DLP-7014<br>SLP-8007<br>SLP-8024 |  |  |  |

Notes:

1. DLP-7115 operates at +105°C max.

| TABLE 5 ISOLATION TRANSFORMER GUIDE |                        |                    |                                               |                                                                                                            |
|-------------------------------------|------------------------|--------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------|
| RT PART                             | TURNS RATIO            |                    | RECOMMEN                                      | DED XFORMER                                                                                                |
| NUMBER                              | DIRECT<br>COUPLED      | XFORMER<br>COUPLED | PLUG-IN                                       | SURFACE<br>MOUNT                                                                                           |
| BU-65142D1<br>BU-65142F1            | 1.41:1                 | 2:1                | BUS-25679,<br>B-2203,<br>DESC<br>M21038/27-02 | B-2387, B-2343,<br>DESC<br>M21038/27 -12,<br>M21038/27 -17<br>LPB-5002<br>LPB-5009<br>LPB-6002<br>LPB-6009 |
|                                     | 1:0.83                 |                    | BUS-29854                                     | LPB-5001<br>LPB-5008<br>LPB-6001<br>LPB-6008                                                               |
| BU-65142D2<br>BU-65142F2            | 1.25:1<br>(See Note)   | 1:0.67             | B-2204,DESC<br>M21038/27-03                   | ,                                                                                                          |
| BU-65142D3<br>BU-65142F3            | 1:2.5<br>(See<br>Note) | 1:1.79             | See                                           | Table 4                                                                                                    |

NOTE: The B-2204, B-2388, and 2344 transformers have a slightly different turns ratio on the direct coupled taps than the turns ratio of the BU-29854 direct-coupled taps. They do, however, have the same transformer coupled ratios. For transformer coupled applications, either transformer may be used. The transceiver in the BU-65142D2, and BU-65142F2 was designed to work with a 1:0.83 ratio for direct-coupled applications. For direct-coupled applications, the 1:0.83 turns ratio is recommended, but the 1.25:1 may be used. The 1.25:1 turns ratio will result in a slightly lower transmitter amplitude (approximately 3.6% lower) and a slight shift in the RT's receiver threshold.



#### NOTES

 BITS 3-7 ARE CLEARED IN THE BEGINNING OF EACH NEW MESSAGE AND UPDATED AT THE END OF THE MESSAGE. THEY ONLY REFLECT THE PRESENT COMMAND WORD.

2. BITS 0-2 AND 10-13 ARE LATCHED AND ONLY CLEARED BY A MODE RESET COMMAND OR A MASTER RESET (RESET).

3. BITS 8 AND 9 ARE SET ONLY BY THE MODE COMMAND FOR "TRANSMITTER SHUTDOWN" AND ARE CLEARED BY THE MODE COMMAND FOR "OVERRIDE TRANSMITTER SHUTDOWN" OR "RESET REMOTE TERMINAL". BITS 8 AND 9 ARE ALSO CLEARED BY RESET.

# FIGURE 3. BUILT-IN-TEST (BIT) WORD REGISTER



# FIGURE 4. TRANSMIT TIMING DIAGRAM



6. RTFAIL IS CLEARED WHEN THE STATUS WORD IS TRANSMITTED. ONCE SET, FLAG WILL REMAIN SET FOR THE ENTIRE MESSAGE. THE INCMD FALLING EDGE CAN BE USED TO LATCH RTFAIL STATUS.

- 7. 100nS MIN REPRESENTS SETUP TIME FOR VALID DATA BEFORE DTSTR GOES LOW FOR A WRITE CYCLE. A READ CYCLE REQUIRES VALID DATA 160 nS MAX AFTER DTACK GOES LOW

# FIGURE 4. TRANSMIT TIMING DIAGRAM (CON'T)



# FIGURE 5. RECEIVE TIMING DIAGRAM



6. RTFAIL IS CLEARED WHEN THE STATUS WORD IS TRANSMITTED. ONCE SET, FLAG WILL REMAIN SET FOR THE ENTIRE MESSAGE.

THE INCMD FALLING EDGE CAN BE USED TO LATCH RTFAIL STATUS.

7. 100ns MIN REPRESENTS SETUP TIME FOR VALID DATA BEFORE DTSTR GOES LOW.

# FIGURE 5. RECEIVE TIMING DIAGRAM (CON'T)



FIGURE 6. RT TO RT (RECEIVE) TIMING DIAGRAM



DATA BUS UNDEFINED

.... REPRESENTS THE SEQUENCE OF EVENTS IF THE COMMAND WAS BROADCAST.

NOTE: NO STATUS WOULD BE TRANSMITTED ON 1553 BUS. 2. EACH WORD IS DRIVEN FOR  $\cong$  18-19 $\mu S\,$  ON D15-D0.

IF BUF ENA IS ACTIVE THE LAST WORD IS AVAILABLE FOR 3.5-4µS SINCE THE STATUS WORD MUST BE SUPPORTED.

- DATA BUS IS SHOWN WITH BUF ENA CONNECTED TO DTACK (SEE PIN FUNCTION TABLE, PIN 67)
   THE TIMING DIAGRAM REPRESENTS A <u>DTGRT RESPONSE</u> TIME OF 0.92µS FOR COMMAND TRANSFER AND 2.1µS FOR DATA. THE MAXIMUM RESPONSE TIME FROM DTREQ TO DTGRT TO GUARANTEE A <u>SUCCESSFUL</u> TRANSFER IS 1.5µS FOR THE COMMAND TRANSFER AND 2.33µS FOR DATA TRANSFER TO THE SUBSYSTEM. THE POSITION OF DTACK WILL VARY DEPENDING ON WHEN DGRT IS ISSUED 5. RTFAIL IS CLEARED WHEN THE STATUS WORD IS TRANSMITTED. ONCE SET, FLAG WILL REMAIN SET FOR THE ENTIRE MESSAGE.

THE INCMD FALLING EDGE CAN BE USED TO LATCH RTFAIL STATUS.

6. 100nS MIN REPRESENTS SETUP TIME FOR VALID DATA BEFORE DTSTR GOES LOW.

# FIGURE 6. RT TO RT (RECEIVE) TIMING DIAGRAM (CON'T)



# FIGURE 7. RT TO RT (TRANSMIT) TIMING DIAGRAM



- DATA BUS IS SHOWN WITH BUF ENA CONNECTED TO DTACK (SEE PIN FUNCTION TABLE, PIN 67)
   THE MAXIMUM RESPONSE TIME FROM DTREQ TO DTGRT TO GUARANTEE A SUCCESSFUL TRANSFER IS 2.1µS FROM THE COMMAND WORD AND 9.35µS FROM THE DATA TRANSFER FROM THE SUBSYSTEM. THE POSITION OF DTACK WILL VARY DEPENDING ON WHEN DGRT IS ISSUED. THE TIME WILL BE 100nS MIN TO 150nS FROM DTREQ.
- 5. RTFAIL IS CLEARED WHEN THE STATUS WORD IS TRANSMITTED. ONCE SET, FLAG WILL REMAIN SET FOR THE ENTIRE MESSAGE. THE INCMD FALLING EDGE CAN BE USED TO LATCH RTFAIL STATUS.
- 6. 100nS MIN REPRESENTS SETUP TIME FOR VALID DATA BEFORE DTSTR GOES LOW FOR A WRITE CYCLE. A READ CYCLE REQUIRES VALID DATA 150nS MAX AFTER DTACK GOES LOW.

# FIGURE 7. RT TO RT (TRANSMIT) TIMING DIAGRAM (CON'T)

# MODE CODES

The BU-65142 implements all mode codes applicable to dualredundant systems. Mode codes can also be illegalized using the appropriate I/O signals. Mode command illegalization and handling are detailed below in TABLE 6.

#### TABLE 6. MODE CODES IMPLEMENTED

## DYNAMIC BUS CONTROL (00000)

# MESSAGE SEQUENCE = DBC \* STATUS

The RT responds with status. If the subsystem wants control of the bus, it must set DBACC in the Configuration Register.

#### ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word).
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), T/R Error (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code, T/R Error (BIT Word).
- 5. Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code (BIT Word).

# SYNCHRONIZE WITHOUT DATA WORD (00001)

MESSAGE SEQUENCE = SYNC \* STATUS

The RT responds with status. If sent as a broadcast, the broadcast receive bit will be set and status response suppressed.

# ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word)
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), T/R Error (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code, T/R Error (BIT Word).

#### STATUS WORD (00010)

### MESSAGE SEQUENCE = TRANSMIT WORD \* STATUS

The status and BIT word registers are not altered by this command and contain the status from the previous command.

#### ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word)
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), T/R Error (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code, T/R Error (BIT Word).
- 5. Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), T/R Error (BIT Word).

#### **INITIATE SELF-TEST (00011)**

#### **MESSAGE SEQUENCE = SELF TEST \* STATUS**

The RT responds with a status word. If the command was broadcast, the broadcast received bit is set and status transmission suppressed. Short-loop test is initiated on the status word transmitted. If the test fails, an RT fail flag is set.

#### ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word)
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), T/R Error (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), T/R Error (BIT Word).
- 5. Fault Test. Bits set: terminal flag (S/W), A/B Loop Test Fail, Current 1553 Bus (A or B) Loop Test Fail (BIT Word)

# TRANSMITTER SHUTDOWN (00100)

# MESSAGE SEQUENCE =SHUTDOWN \* STATUS

This command is only used with dual redundant bus systems. The RT responds with status. At the end of the status transmission, the RT inhibits any further transmission from the dual redundant channel. Once shutdown, the transmitter can only be reactivated by OVERRIDE TRANSMITTER SHUTDOWN or RESET RT commands.

# ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word)
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), T/R Error (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code, T/R Error (BIT Word).

## TABLE 6. MODE CODES IMPLEMENTED (continued)

# **OVERRIDE TRANSMITTER SHUTDOWN (00101)**

MESSAGE SEQUENCE = OVERRIDE SHUTDOWN \* STATUS

This command is only used with dual redundant bus systems. The RTU responds with status. At the end of the status transmission, the RTU reenables the transmitter of the redundant bus. If the command was broadcast, the broadcast received bit is set and status transmission is suppressed.

## ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word)
- 3. T/R bit Set to Zero. No status response. Bits set: message error, broadcast received (S/W), T/R Error (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code, T/R Error (BIT Word).

# INHIBIT TERMINAL FLAG BIT (00110)

# MESSAGE SEQUENCE = INHIBIT TÉRMINAL FLAG \* STATUS

The RTU responds with status and inhibits further internal or external setting of the terminal flag bit in the status register. Once the terminal flag has been inhibited, it can only be reactivated by an Override Inhibit Terminal Flag or Reset RT command. If the command was broadcast, the broadcast received bit is set and status transmission is suppressed.

#### **ERROR CONDITIONS**

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word)
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), T/R Error (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), T/R Error (BIT Word).

#### OVERRIDE INHIBIT TERMINAL FLAG BIT (00111)

# MESSAGE SEQUENCE = OVERRIDE INHIBIT TÉRMINAL FLAG \* STATUS

The RTU responds with status and reactivates the terminal flag bit in the status register. If the command was broadcast, the broadcast received bit is set and status transmission is suppressed.

# ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word)
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), T/R Error (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), T/R Error (BIT Word).

# **RESET REMOTE TERMINAL (01000)**

# MESSAGE SEQUENCE = RESET REMOTE TERMINAL \* STATUS

The RTU responds with status and internally resets. Transmitter shutdown, mode commands, BIT Word, and inhibit terminal flag commands will be reset. If the command was broadcast, the broadcast received bit is set and the status word is suppressed.

# ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word).
- 3. T/R bit Set to Zero. No status response. Bits Set: message error (S/W), T/R Error (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits set: message error, broadcast received (S/W), T/R Error (BIT Word).

#### RESERVED MODE COMMAND (01001-01111)

# MESSAGE SEQUENCE = RESERVED MODÉ COMMAND \* STATUS

The RTU responds with clear status and no data. If the command is illegalized through an optional PROM, the message error bit is set and only the status word is transmitted.

#### **ERROR CONDITIONS**

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word).
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), Illegal Mode Code (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code (BIT Word).

## TABLE 6. MODE CODES IMPLEMENTED (continued)

#### TRANSMIT VECTOR WORD (10000)

# MESSAGE SEQUENCE = TRANSMIT VECTOR WORD \* STATUS VECTOR WORD

The RTU transmits a status word followed by a vector word.

ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count (BIT Word)
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), Low Word Count (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code, T/R Error, Low Word Count (BIT Word).
- 5. Broadcast Address. No status response. Bits set: message error, broadcast received (S/W), Illegal Mode Code, (BIT Word).

#### SYNCHRONIZE WITH DATA WORD (10001)

#### MESSAGE SEQUENCE = SYNCHRONIZE WITH DATA WORD \* STATUS

The data word received following the command word is transferred to RAM. The status word is then transmitted. If the command was broadcast, the broadcast received bit is set and status transmission is suppressed.

#### ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Not Followed by Data Word. No status response. Bits Set: message error (SW), Low Word Count (BIT Word)
- 3. Command Followed by too many Data Words. No status response. Bits Set: message error (SW), High Word Count (BIT Word)
- 4. Command T/R bit Set to One. No status response. Bits set: message error (S/W), T/R Error, High Word Count (BIT Word).
- 5. Command T/R bit Set to Zero and Broadcast Address. No status response. Bits set: message error, broadcast received (S/W), High Word Count, T/R Error (BIT Word).

#### TRANSMIT LAST COMMAND (10010)

# MESSAGE SEQUENCE = TRANSMIT LAST COMMAND \* STATUS

The status and BIT word registers are not altered by this command. The SW contains the status from the previous command. The data word transmitted contains the previous valid command (providing it was not another TRANSMIT LAST COMMAND).

# ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW).
- 3. T/R bit Set to Zero. No status response. Bits set: message error (S/W), T/R Error, Low Word Count (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits Set: message error (S/W), Illegal Mode Code, T/R Error (BIT Word).
- 5. Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code (BIT Word).

#### TRANSMIT BIT WORD (10011)

# MESSAGE SEQUENCE = TRANSMIT BIT WORD \* STATUS

The RTU responds with status followed by the BIT word. The BIT word is not altered by this command; however, the next SW will reflect errors in this transmission.

#### ERROR CONDITIONS

- 1. Invalid Command. No response, command ignored.
- 2. Command Followed by Data Word. No status response. Bits Set: message error (SW).
- 3. T/R bit Set to Zero. No status response. Bits Set: message error (S/W), T/R Error, Low Word Count (BIT Word).
- 4. Zero T/R bit and Broadcast Address. No status response. Bits set: message error (S/W), Illegal Mode Code, T/R Error,
- Low Word Count (BIT Word).
- 5. Broadcast Address.No status response. Bits set: message error, broadcast received (S/W), Illegal Mode Code (BIT Word)

| TABLE 6. MODE CODES IMPLEMENTED (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>SELECTED TRANSMITTER SHUTDOWN (10100)</li> <li>MESSAGE SEQUENCE = SELECTED TRANSMITTER SHUTDOWN * STATUS VECTOR WORD</li> <li>The data word received is transmitted to the subsystem and status is transmitted. No other action is taken by the RTU. If the command was broadcast, the broadcast received bit is set and status transmission suppressed. Intended for use with RT's with more than one dual redundant channel.</li> <li>ERROR CONDITIONS <ol> <li>Invalid Command. No response, command ignored.</li> <li>Command Not Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count, Illegal Mode Code (BIT Word)</li> <li>Command Followed by too many Data Words. No status response. Bits Set: message error (SW), Low Word Count, Illegal Mode Code (BIT Word)</li> <li>Command T/R bit Set to One. No status response. Bits set: message error (S/W), Illegal Mode Code, High Word Count (BIT Word).</li> <li>Command T/R bit Set to One and Broadcast Address. No status response. Bits Set: message error, broadcast received (S/W), Illegal Mode Code, High Word Count (BIT Word).</li> </ol> </li> </ul>                                                                                                                                                                                                                                                                                              |
| <ul> <li>OVERRIDE SELECTED TRANSMITTER SHUTDOWN (10101)<br/>MESSAGE SEQUENCE = OVERRIDE SELECTED TRANSMITTER SHUTDOWN * STATUS<br/>The data word received after the command is transferred to the subsystem. No other action is taken by the RTU. If the command was broadcast,<br/>the broadcast received bit is set and status transmission suppressed.</li> <li>ERROR CONDITIONS <ol> <li>Invalid Command. No response, command ignored.</li> <li>Command Not Followed by Data Word. No status response. Bits Set: message error (SW), Low Word Count, Illegal Mode Code (BIT Word)</li> <li>Command Followed by too many Data Words. No status response. Bits Set: message error (SW), High Word Count,<br/>Illegal Mode Code (BIT Word)</li> <li>Command T/R bit Set to One. No status response. Bits set: message error (S/W), Illegal Mode Code, High Word Count (BIT Word).</li> <li>Command T/R bit Set to One and Broadcast Address. No status response. Bits set: message error, broadcast received (S/W),<br/>Illegal Mode Code, High Word Count, T/R Error (BIT Word).</li> </ol> </li> </ul>                                                                                                                                                                                                                                                                                                                                                         |
| RESERVED MODE CODES (10110-11111)<br>MESSAGE SEQUENCE = RESERVED MODE CODE (T/R = 1) * STATUS<br>RESERVED MODE CODE (T/R = 0) * STATUS         If Valid (T/R = 0)<br>The RTU responds with status. If the command was broadcast, the broadcast received bit is set and status transmission is suppressed. If the command is illegalized through an optional PROM, the message error bit is set and only the status word is transmitted.         If Valid (T/R = 1)<br>Respond with status and one data word.         ERROR CONDITIONS (T/R = 1)         1. Invalid Command. No response, command ignored.         2. Command Followed by Data Word. No status response. Bits Set: message error (SW), High Word Count, Illegal Mode Code (BIT Word).         ERROR CONDITIONS (T/R = 0)         1. Invalid Command. No response, command ignored.         2. Command followed by Data Word. No status response. Bits Set: message error (SW), High Word Count, Illegal Mode Code (BIT Word).         2. Command not followed by Contiguous Data Word. No status response. Bits set: message error (S/W), Low Word Count, Illegal Mode Code (BIT Word).         3. Command followed by too many Data Words. No status response. Bits Set: message error (S/W), High Word Count, Illegal Mode Code (BIT Word).         3. Command followed by too many Data Words. No status response. Bits Set: message error (S/W), High Word Count, Illegal Mode Code (BIT Word). |

UNDEFINED MODE CODES (T/R = 0, MODE CODES 00000 TO 01111) No Response, set message error bit.

| TABLE 7. PIN FUNCTIONS |                         |                      |                                                                                                                                                                                                                                                                                                                                                             |  |
|------------------------|-------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PACKAC                 | GE & PIN                |                      |                                                                                                                                                                                                                                                                                                                                                             |  |
| 78-Pin<br>QIP          | 78-Pin<br>Flat-<br>Pack | FUNCTION             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                 |  |
| 1                      | 1                       | A9<br>(SA4)          | Latched output of the most significant bit<br>(MSB) in the subaddress field of the<br>command word.                                                                                                                                                                                                                                                         |  |
| 2                      | 3                       | A7<br>(SA2)          | Latched output of the third most signifi-<br>cant bit in the subaddress field of the<br>command word.                                                                                                                                                                                                                                                       |  |
| 3                      | 5                       | A5<br>(SA0)          | Latched output of the least significant bit<br>(LSB) in the subaddress field of the<br>command word.                                                                                                                                                                                                                                                        |  |
| 4                      | 7                       | DB1                  | Bi-directional parallel data bus Bit 1                                                                                                                                                                                                                                                                                                                      |  |
| 5                      | 9                       | DB3                  | Bi-directional parallel data bus Bit 3                                                                                                                                                                                                                                                                                                                      |  |
| 6                      | 11                      | DB5                  | Bi-directional parallel data bus Bit 5                                                                                                                                                                                                                                                                                                                      |  |
| 7                      | 13                      | DB7                  | Bi-directional parallel data bus Bit 7                                                                                                                                                                                                                                                                                                                      |  |
| 8                      | 15                      | DB9                  | Bi-directional parallel data bus Bit 9                                                                                                                                                                                                                                                                                                                      |  |
| 9                      | 17                      | DB11                 | Bi-directional parallel data bus Bit 11                                                                                                                                                                                                                                                                                                                     |  |
| 10                     | 19                      | DB13                 | Bi-directional parallel data bus Bit 13                                                                                                                                                                                                                                                                                                                     |  |
| 11                     | 21                      | DB15                 | Bi-directional parallel data bus Bit 15<br>(MSB)                                                                                                                                                                                                                                                                                                            |  |
| 12                     | 23                      | BRO ENA              | Broadcast enable - when HIGH, this<br>input allows recognition of an RT<br>address of all ones in the command<br>word as a broadcast message. When<br>LOW, it prevents response to RT<br>address 31 unless it has the assigned<br>terminal address.                                                                                                         |  |
| 13                     | 25                      | ADDRE<br>(RTAD4)     | Input of the MSB of the assigned termi-<br>nal address.                                                                                                                                                                                                                                                                                                     |  |
| 14                     | 27                      | ADDRC<br>(RTAD2)     | Input of the 3rd MSB of the assigned terminal address.                                                                                                                                                                                                                                                                                                      |  |
| 15                     | 29                      | ADDRA<br>(RTAD0)     | Input of the LSB of the assigned termi-<br>nal address.                                                                                                                                                                                                                                                                                                     |  |
| 16                     | 31                      | RTADERR              | Output signal used to inform subsystem<br>of an address parity error. If LOW, indi-<br>cates parity error and the RT will not<br>respond to any command address to a<br>single terminal. It will respond to broad-<br>cast commands if BRO ENA is HIGH.                                                                                                     |  |
| 17                     | 33                      |                      | LOW output to the primary side of the coupling transformer that connects B channel of the 1553 bus.                                                                                                                                                                                                                                                         |  |
| 18                     | 35                      | NC                   |                                                                                                                                                                                                                                                                                                                                                             |  |
| 19                     | 37                      | GND B                | Power Supply return connection for the B channel transceiver.                                                                                                                                                                                                                                                                                               |  |
| 20                     | 39                      | RXDATA B             | Input from the HIGH side of the primary<br>side of the coupling transformer that<br>connects to the B channel of the 1553                                                                                                                                                                                                                                   |  |
| 21                     | 78                      | A3<br>(WC3/<br>CWC3) | Multiplexed address line output. When<br>INCMD is LOW or A5 thru A9 are all<br>zeroes or all ones (Mode Command), it<br>represents the latched output of the 2nd<br>MSB in the word count field of the com-<br>mand word. When INCMD is HIGH and<br>A5 thru A9 are not all zeroes or all ones,<br>it represents the 2nd MSB of the current<br>word counter. |  |
| 22                     | 76                      | A1<br>(WC1/<br>CWC1) | Multiplexed address line output. When<br>INCMD is LOW or A5 thru A9 are all<br>zeroes or all ones (Mode Command), it<br>represents the latched output of the 2nd<br>LSB in the word count field of the com-<br>mand word. When INCMD is HIGH and<br>A5 thru A9 are not all zeroes or all ones,<br>it represents the 2nd LSB of the current<br>word counter. |  |

|                        | TABLE 7. PIN FUNCTIONS (continued) |                        |                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|------------------------|------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PACKA<br>78-Pin<br>QIP | GE & PIN<br>78-Pin<br>Flat-Pack    | FUNCTION               | DESCRIPTION                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 23                     | 74                                 | DTGRT                  | Data transfer grant active LOW input<br>signal from the subsystem that informs<br>the RT, when DTREQ is asserted, to start<br>the transfer. Once transfer is started,<br>DTGRT can be removed.                                                                                                                                           |  |  |  |
| 24                     | 72                                 | INCMD                  | In-Command HIGH level output signal<br>used to inform the subsystem that the RT<br>is presently servicing a command.                                                                                                                                                                                                                     |  |  |  |
| 25                     | 70                                 | HSFAIL                 | Handshake Fail output signal that goes<br>LOW and stays LOW <u>whenever</u> the sub-<br>system fails to supply DTGRT in time to<br>do a <u>successful</u> transfer. Cleared by the<br>next NBGT.                                                                                                                                         |  |  |  |
| 26                     | 68                                 | DTSTR                  | A LOW level output pulse (166ns) present<br>in the middle of every data word transfer<br>over the parallel data bus. Used to latch<br>or strobe the data into memory, FIFOs,<br>registers, etc. Recommended using the<br>rising edge to clock data in.                                                                                   |  |  |  |
| 27                     | 66                                 | (DAT/CMD)              | Address line output that is LOW whenever<br>the command word is being transferred to<br>the subsystem over the parallel data bus,<br>and is HIGH whenever data words are<br>being transferred.                                                                                                                                           |  |  |  |
| 28                     | 64                                 | RTFAIL                 | Remote Terminal Failure latched active<br>LOW output signal to the subsystem to<br>flag detection of a remote terminal contin-<br>uous self-test failure. Also set if the<br>Watchdog Timeout circuit is activated.<br>Cleared by the start of the next message<br>transmission (status word) and set if prob-<br>lem is again detected. |  |  |  |
| 29                     | 62                                 | DTREQ                  | Data Transfer Requestactive LOW out-<br>put signal to the subsystem indicating that<br>the RT has data for or needs data from<br>the subsystem and requests a data trans-<br>fer over the parallel data bus. Will stay<br>LOW until transfer is completed or transfer<br>timeout has occurred.                                           |  |  |  |
| 30                     | 60                                 | ADBC                   | Accept Dynamic Bus Control active<br>LOW input signal from the subsystem<br>used to set the Dynamic Bus Control<br>Acceptance bit in the status register if the<br>command word was a valid, legal mode<br>command for dynamic bus control.                                                                                              |  |  |  |
| 31                     | 58                                 | TEST 2                 | Factory test point output-DO NOT USE (see note 1)*                                                                                                                                                                                                                                                                                       |  |  |  |
| 32                     | 56                                 | A10 (T/ <del>R</del> ) | Latched output of the $T/\overline{R}$ bit in the command word.                                                                                                                                                                                                                                                                          |  |  |  |
| 33                     | 54                                 | ILLCMD                 | Illegal Commandactive LOW input signal<br>from the subsystem, strobed in on the ris-<br>ing edge of INCMD. Used to define the<br>command word as illegal and to set the<br>message error bit in the status register.                                                                                                                     |  |  |  |
| 34                     | 52                                 | SS REQ                 | Subsystem Service Request Input from<br>the subsystem used to control the Service<br>Request Bit in the status register. If LOW<br>when the status word is updated, the<br>Service Request Bit will be set; if HIGH, it<br>will be cleared.                                                                                              |  |  |  |
| 35                     | 50                                 | BITEN                  | Built-in-Test Word EnableLOW level output<br>pulse (.5µs), present when the built-in-test<br>word is enabled on the parallel data bus.                                                                                                                                                                                                   |  |  |  |
| 36                     | 48                                 | RXDATA A               | Input from the LOW side of the primary<br>side of the coupling transformer that con-<br>nects to the A channel of the 1553 Bus.                                                                                                                                                                                                          |  |  |  |

|               | TABLE 7. PIN FUNCTIONS (continued) |                      |                                                                                                                                                                                                                                                                                                                                                             |  |  |
|---------------|------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PACKAG        | E & PIN                            |                      |                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 78-Pin<br>QIP | 78-Pin<br>Flat-<br>Pack            | FUNCTION             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 37            | 46                                 | +5VA                 | +5V input power supply connection for the A channel transceiver.                                                                                                                                                                                                                                                                                            |  |  |
| 38            | 44                                 | -VA                  | -15V/-12V input power supply connec-<br>tion for the BU-65142X1/2 A Channel<br>transceiver (No connection for BU-<br>65142X3).                                                                                                                                                                                                                              |  |  |
| 39            | 42                                 | TXDATA A             | HIGH output to the primary side of the coupling transformer that connects to the A channel of the 1553 Bus.                                                                                                                                                                                                                                                 |  |  |
| 40            | 40                                 | NBGT                 | New Bus Grant LOW level output<br>pulse (166ns) used to indicate the start<br>of a new protocol sequence in response<br>to the command word just received.                                                                                                                                                                                                  |  |  |
| 41            | 2                                  | A8<br>(SA3)          | Latched output of the 2nd MSB in the subaddress field of the command word.                                                                                                                                                                                                                                                                                  |  |  |
| 42            | 4                                  | A6<br>(SA1)          | Latched output of the 2nd LSB in the subaddress field of the command word.                                                                                                                                                                                                                                                                                  |  |  |
| 43            | 6                                  | DB0                  | Bi-directional parallel data bus Bit 0 (LSB)                                                                                                                                                                                                                                                                                                                |  |  |
| 44            | 8                                  | DB2                  | Bi-directional parallel data bus Bit 2                                                                                                                                                                                                                                                                                                                      |  |  |
| 45            | 10                                 | DB4                  | Bi-directional parallel data bus Bit 4                                                                                                                                                                                                                                                                                                                      |  |  |
| 46            | 12                                 | DB6                  | Bi-directional parallel data bus Bit 6                                                                                                                                                                                                                                                                                                                      |  |  |
| 47            | 14                                 | DB8                  | Bi-directional parallel data bus Bit 8                                                                                                                                                                                                                                                                                                                      |  |  |
| 48            | 16                                 | DB10                 | Bi-directional parallel data bus Bit 10                                                                                                                                                                                                                                                                                                                     |  |  |
| 49            | 18                                 | DB12                 | Bi-directional parallel data bus Bit 12                                                                                                                                                                                                                                                                                                                     |  |  |
| 50            | 20                                 | DB14                 | Bi-directional parallel data bus Bit 14                                                                                                                                                                                                                                                                                                                     |  |  |
| 51            | 22                                 | +5V                  | +5V input power supply connection for RTU digital logic section.                                                                                                                                                                                                                                                                                            |  |  |
| 52            | 24                                 | GND                  | Power supply return for RTU digital logic section.                                                                                                                                                                                                                                                                                                          |  |  |
| 53            | 26                                 | ADDRD                | Input of the 2nd MSB of the assigned terminal address.                                                                                                                                                                                                                                                                                                      |  |  |
| 54            | 28                                 | ADDRB                | Input of the 2nd LSB of the assigned terminal address.                                                                                                                                                                                                                                                                                                      |  |  |
| 55            | 30                                 | ADDRP                | Input of Address Parity Bit. The combi-<br>nation of assigned terminal address and<br>ADDRP must be odd parity for the RT to<br>work.                                                                                                                                                                                                                       |  |  |
| 56            | 32                                 | TXDATA B             | HIGH, output to the primary side of the coupling transformer that connects to the B channel transceiver.                                                                                                                                                                                                                                                    |  |  |
| 57            | 34                                 | -VB                  | -15V/-12V input power supply connec-<br>tion for the BU-65142X1/2 B Channel<br>transceiver<br>(No connection for BU-65142X3).                                                                                                                                                                                                                               |  |  |
| 58            | 36                                 | +5VB                 | +5 V input power supply connection for the B channel transceiver.                                                                                                                                                                                                                                                                                           |  |  |
| 59            | 38                                 | RXDATA B             | Input from the LOW side of the primary<br>side of the coupling transformer that<br>connects to the B channel of the 1553<br>Bus.                                                                                                                                                                                                                            |  |  |
| 60            | 77                                 | A2<br>(WC2/<br>CSW2) | Multiplexed address line output. When<br>INCMD is LOW or A5 thru A9 are all<br>zeroes or all ones (Mode Command), it<br>represents the latched output of the 3rd<br>MSB in the word count field of the com-<br>mand word. When INCMD is HIGH and<br>A5 thru A9 are not all zeroes or all ones,<br>it represents the 3rd MSB of the current<br>word counter. |  |  |

| TABLE 7. PIN FUNCTIONS (continued) |                         |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|------------------------------------|-------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PACKAG                             | E & PIN                 | -                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 78-Pin<br>QIP                      | 78-Pin<br>Flat-<br>Pack | FUNC-<br>TION        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 61                                 | 75                      | A0<br>(WCO/<br>CSWO) | Multiplexed address line output. When INCMD<br>is LOW or A5 thru A9 are all zeroes or all ones<br>(Mode Command), it represents the latched<br>output of the LSB in the word count field of the<br>command word. When INCMD is HIGH and A5<br>thru A9 are not all zeroes or all ones, it repre-<br>sents the LSB of the current word counter.                                                                                                                                                                                                                                                                     |  |  |
| 62                                 | 73                      | DTACK                | Data Transfer Acknowledge active LOW out-<br>put signal during data transfers to or from the<br><u>subsystem</u> indicating the <u>RTU</u> has received the<br><u>DTGRT</u> in response to <u>DTREQ</u> and is present-<br>ly doing the transfer. Can be connected direct-<br>ly to (BUF ENA) for control of tri-state data<br>buffers; and to tri-state address buffer control<br>lines, if they are used.                                                                                                                                                                                                       |  |  |
| 63                                 | 71                      | A4<br>(WC4/<br>CWC4) | Multiplexed address line output. When INCMD<br>is LOW or A5 thru A9 are all zeroes or all ones<br>(Mode Command), it represents the latched<br>output of the MSB in the word count field of the<br>command word. When INCMD is HIGH and<br>A5 thru A9 are not all zeroes or all ones, it rep-<br>resents the MSB of the current word counter.                                                                                                                                                                                                                                                                     |  |  |
| 64                                 | 69                      | RD/WR                | Read/Write - output signal controls direction of<br>the internal data bus buffers (logic "1"= reading<br>data via D15-D0; logic "0" = writing data via<br>D15-D0). Prior to reception of a 1553 com-<br>mand word, RD/WR will be logic "0",indicating<br>that the BU(S)-65142 is writing data to the con-<br>nected subsystem.Following the reception/<br>transfer of a transmit command word, RD/WR<br>transitions from low to high,remains high until<br>after the last data word is read from the system<br>for transmission on the 1553 bus.After that last<br>data word transfer,RD/WR returns to logic "0". |  |  |
| 65                                 | 67                      | GBR                  | Good Block ReceivedLOW level output pulse<br>(.5µs) used to flag the subsystem that a valid,<br>legal, non-mode receive command with the<br>correct number of data words has been<br>received without a message error and success-<br>fully transferred to the subsystem.                                                                                                                                                                                                                                                                                                                                         |  |  |
| 66                                 | 65                      | 16MHz<br>IN          | 16MHz Clock Inputinput for the master<br>clock used to run RTU circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 67                                 | 63                      | BUF ENA              | Buffer Enable input used to enable or tri-state<br>the internal data bus buffers when they are dri-<br>ving the bus. When LOW, the data bus buffers<br>are enabled. Could be connected to DTACK, if<br>RT is sharing the same data bus as the<br>subsystem. (see note 2)*.                                                                                                                                                                                                                                                                                                                                        |  |  |
| 68                                 | 61                      | RESET                | Input resets entire RT when LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 69                                 | 59                      | RTFLAG               | Remote Terminal FlagInput signal used to control the terminal flag bit in the status register. If LOW when the status word is updated, the terminal flag bit would be set; if HIGH, it would be cleared. Normally connected to RTFAIL.                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 70                                 | 57                      | TEST 1               | Watchdog Timeout test pointDO NOT USE.<br>(See note 3)* (input).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

| TABLE 7. PIN FUNCTIONS (continued) |                         |               |                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|------------------------------------|-------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PACKAGE & PIN                      |                         |               |                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 78-Pin<br>QIP                      | 78-Pin<br>Flat-<br>Pack | FUNC-<br>TION | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 71                                 | 55                      | SSBUSY        | Subsystem Busy - input from the subsystem<br>used to control the busy bit in the status regis-<br>ter. If LOW when the status word is updated,<br>the busy bit will be set, if HIGH it will be<br>cleared. If the busy bit is set in the status reg-<br>ister, no data will be requested from the sub-<br>system in response to a transmit command.<br>On receive commands, data will be transferred<br>to the subsystem. |  |
| 72                                 | 53                      | SSFLAG        | Subsystem Flag input from the subsystem<br>used to control the subsystem flag bit in the<br>status register. If LOW when the status word<br>is updated, the subsystem flag will be set; if<br>HIGH it will be cleared.                                                                                                                                                                                                    |  |
| 73                                 | 51                      | ME            | Message Erroroutput signal that goes LOW<br>and stays LOW whenever there is a format or<br>word error with the received message over the<br>1553 Data Bus. Cleared by the next NGBT.                                                                                                                                                                                                                                      |  |
| 74                                 | 49                      | RXDA-<br>TA A | Input from the HIGH side of the primary side<br>of the coupling transformer that connects to<br>the A channel of the 1553 Bus.                                                                                                                                                                                                                                                                                            |  |
| 75                                 | 47                      | GND A         | Power supply return connection for the A channel transceiver.                                                                                                                                                                                                                                                                                                                                                             |  |
| 76                                 | 45                      | N/C           | Not connected.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 77                                 | 43                      |               | Low output to the primary side of the coupling transformer that connects to the A channel of the 1553 Bus.                                                                                                                                                                                                                                                                                                                |  |
| 78                                 | 41                      | STATEN        | Status Word Enable LOW level active output<br>signal present when the status word is<br>enabled on the parallel data bus.                                                                                                                                                                                                                                                                                                 |  |
| _                                  | _                       | N/C           | These pins are not used on this package.                                                                                                                                                                                                                                                                                                                                                                                  |  |

### PIN FUNCTION TABLE NOTES(TABLE 6) :

#### 1. TEST 2

This pin provides the output of the BU-65142 BIT Comparison output. It indicates the loop test results for every word transmitted by the BU-65142. A test can be performed by actioning the RTU to transmit while the test fixture opens the receiver lines to force an error condition. A logic 1 (high) indicates the loop test passed. Normally this pin is left open.

#### 2. BUFENA

This pin is typically tied to  $\overrightarrow{DTACK}$ , causing the BU-65142 to drive the shared data bus only while  $\overrightarrow{DTACK}$  is active. If desired  $\overrightarrow{BUFENA}$  can be grounded. The data will remain latched on the data bus pins for 18µs from  $\overrightarrow{DTRSB}$  and 3.5µs for the last word of a message as the device's status word or BIT word is transferred to the BC ( $\overrightarrow{STATEN}$  or  $\overrightarrow{BITEN}$  low). Once the STATUS or BIT Word transfer is complete, the data bus will automatically again contain the last data word. The BU-65142 will automatically switch the direction of the internal buffers during a transmit operation.

#### 3. TEST 1

This test allows the user to force the active channel to transmit indefinitely, in order to test the built in Watchdog Timer feature of the BU-65142. When this pin is grounded and the active channel is stimulated with a valid transmit command, the BU-65142 will respond with a status word and contiguous data (last data word loaded or STATUS WORD if none is loaded) until the built-in time out occurs. Normally this pin is left open or an optional pull-up can be used.

4. -V<sub>A</sub> and -V<sub>B</sub> are not connected (N/C) for BU-65142X3.



FIGURE 8. BU-65142D MECHANICAL OUTLINE (HI-REL RADIATION TOLERANT VERSION (78-PIN CERAMIC QIP)



# FIGURE 9. BU-65142F MECHANICAL OUTLINE (HI-REL / RADIATION TOLERANT VERSION) (78-PIN CERAMIC FLAT PACK)

# ORDERING INFORMATION



#### (Consult the Factory or Local Representative for Lead Times.)

\* Standard DDC Processing with burn-in and full temperature test: see table below.

\*\*MIL-PRF-38534 Compliant products include 320 hours of burn-in and 100% non-destruct pull-test. "Supplemental Process Requirements" must be an "L" or a "Q" for MIL-PRF-38534 compliant parts.

**NOTES:** 

**NOTES:** 

NOTES:

The information in this data sheet is believed to be accurate; however, no responsibility is assumed by Data Device Corporation for its use, and no license or rights are granted by implication or otherwise in connection therewith. Specifications are subject to change without notice.

Please visit our web site at www.ddc-web.com for the latest information.



105 Wilbur Place, Bohemia, New York, U.S.A. 11716-2482

For Technical Support - 1-800-DDC-5757 ext. 7234

Headquarters, N.Y., U.S.A. - Tel: (631) 567-5600 ext. 7234, Fax: (631) 567-7358 Southeast, U.S.A. - Tel: (703) 450-7900, Fax: (703) 450-6610 West Coast, U.S.A. - Tel: (714) 895-9777, Fax: (714) 895-4988 United Kingdom - Tel: +44-(0)1635-811140, Fax: +44-(0)1635-32264 Ireland - Tel: +353-21-341065, Fax: +353-21-341568 France - Tel: +33-(0)1-41-16-3424, Fax: +33-(0)1-41-16-3425 Germany - Tel: +49-(0)8141-349-087, Fax: +49-(0)8141-349-089 Japan - Tel: +81-(0)3-3814-7688, Fax: +81-(0)3-3814-7689 World Wide Web - http://www.ddc-web.com



PRINTED IN THE U.S.A