

# **TK2019**

# STEREO 20W (4Ω) CLASS-T™ DIGITAL AUDIO AMPLIFIER DRIVER USING DIGITAL POWER PROCESSING (DPP™) TECHNOLOGY

**Preliminary Information** 

Revision 2.1 - October 2003

#### **GENERAL DESCRIPTION**

The TK2019 (TC2001/TPS1035 chipset) is a stereo single ended 20W continuous average power per channel, Class-T Digital Audio Power Amplifier using Tripath's proprietary Digital Power Processing technology. The TK2019 chipset consists of 1 TC2001 and 2 TPS1035's to obtain a single ended stereo configuration. Class-T amplifiers offer both the audio fidelity of Class-AB and the power efficiency of Class-D amplifiers.

#### **APPLICATIONS**

- > 5.1-Channel powered DVD player
- Mini/Micro Component Systems
- Home Theater
- $\triangleright$  Stereo applications  $(4\Omega / 8\Omega)$

#### **BENEFITS**

- Single Supply Operation
- Very High Efficiency
- Wide Dynamic Range
- Compact layout

#### **FEATURES**

- Class-T Architecture
- High Output power
  - $\triangleright$  20W @ 4 $\Omega$ , 10% THD+N Single Ended
  - > 11W @ 8Ω, 10% THD+N Single Ended
- Audiophile Quality Sound
  - $\triangleright$  0.03% THD+N @ 11W 4 $\Omega$  Single Ended
  - > 0.03% THD+N @ 6W 8Ω Single Ended
- High Efficiency
  - > 92% @ 20W 4Ω Single Ended
  - > 93% @ 11W 8Ω Single Ended
- Dynamic Range >100 dB





# ABSOLUTE MAXIMUM RATINGS - TC2001 (Note 1)

| SYMBOL             | PARAMETER                                                | Value                | UNITS |
|--------------------|----------------------------------------------------------|----------------------|-------|
| $V_5$              | 5V Power Supply                                          | 6                    | V     |
| Vlogic             | Input Logic Level                                        | V <sub>5</sub> +0.3V | ٧     |
| TA                 | Operating Free-air Temperature Range                     | -40 to 85            | °C    |
| T <sub>STORE</sub> | Storage Temperature Range                                | -55 to 150           | °C    |
| $T_{JMAX}$         | Maximum Junction Temperature                             | 150                  | °C    |
| ESD <sub>HB</sub>  | ESD Susceptibility – Human Body Model (Note 2), all pins | 2000                 | V     |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.

See the table below for Operating Conditions.

Note 2: Human body model, 100pF discharged through a 1.5K $\Omega$  resistor.

# ABSOLUTE MAXIMUM RATINGS - TPS1035 (Note 1)

| SYMBOL             | PARAMETER                                                                      | Value       | UNITS |
|--------------------|--------------------------------------------------------------------------------|-------------|-------|
| $V_{CC}$           | Power Supply                                                                   | 26          | V     |
| Vlogic             | Input Logic Level 5.5                                                          |             | V     |
| T <sub>A</sub>     | Operating Free-air Temperature Range                                           | -40 to 85   | °C    |
| T <sub>STORE</sub> | Storage Temperature Range                                                      | -40 to 150  | °C    |
| $T_{JMAX}$         | Maximum Junction Temperature                                                   | 150         | °C    |
| ESD <sub>HB</sub>  | ESD Susceptibility – Human Body Model (Note 2), all pins except 1, 8 Pins 1, 8 | 2000<br>400 | V     |
| ESD <sub>MM</sub>  | ESD Susceptibility – Machine model (Note 3), all pins                          | 200         | V     |

Note 3: Machine model, 220pF – 240pF discharged through all pins.

## **OPERATING CONDITIONS - TC2001**

| SYMBOL         | PARAMETER                   | MIN.   | TYP. | MAX. | UNITS |
|----------------|-----------------------------|--------|------|------|-------|
| V5             | Supply Voltage              | 4.5    | 5    | 5.5  | V     |
| $V_{HI}$       | Logic Input High            | V5-1.0 |      |      | V     |
| $V_{LO}$       | Logic Input Low             |        |      | 1    | V     |
| T <sub>A</sub> | Operating Temperature Range | -40    | 25   | 85   | °C    |

#### **OPERATING CONDITIONS - TPS1035**

| SYMBOL          | PARAMETER                   | MIN. | TYP. | MAX. | UNITS |
|-----------------|-----------------------------|------|------|------|-------|
| V <sub>CC</sub> | Power Supply                | 8    |      | 25   | V     |
| $V_{HI}$        | Logic Input High            | TBD  |      |      | V     |
| $V_{LO}$        | Logic Input Low             |      |      | TBD  | V     |
| T <sub>A</sub>  | Operating Temperature Range | -40  | 25   | 85   | °C    |

## THERMAL CHARACTERISTICS

#### TC2001

| SYMBOL      | PARAMETER                                          | Value | UNITS |
|-------------|----------------------------------------------------|-------|-------|
| $\theta$ JA | Junction-to-ambient Thermal Resistance (still air) | 80    | °C/W  |

#### **TPS1035**

| SYMBOL        | PARAMETER                                 | Value | UNITS |
|---------------|-------------------------------------------|-------|-------|
| $\theta_{JA}$ | Junction-to-Ambient Thermal Resistance 50 |       | °C/W  |
| θЈС           | Junction-to-case Thermal Resistance       | 8     | °C/W  |

#### ELECTRICAL CHARACTERISTICS - TC2001

| SYMBOL             | PARAMETER                                | MIN.   | TYP. | MAX. | UNITS |
|--------------------|------------------------------------------|--------|------|------|-------|
| 15                 | Supply Current                           |        | 60   |      | mA    |
| fsw                | Switching Frequency (adjustable via CFB) | 600    | 650  |      | kHz   |
| $V_{IN}$           | Input Sensitivity                        | 0      |      | 1.5  | V     |
| V <sub>OUTHI</sub> | High Output Voltage                      | V5-0.5 |      |      | V     |
| V <sub>OUTLO</sub> | Low Output Voltage                       |        |      | 100  | mV    |
| R <sub>IN</sub>    | Input Impedance                          |        | 2    |      | kΩ    |
|                    | Input DC Bias                            |        | 2.5  |      | V     |

#### ELECTRICAL CHARACTERISTICS - TK2019

T<sub>A</sub> = 25 °C. See Application/Test Circuit. Unless otherwise noted, the supply voltage is V<sub>DD</sub> = 24V.

| SYMBOL                | PARAMETER                                                                  | CONDITIONS                                                                                                                    | MIN.         | TYP.                         | MAX.         | UNITS                 |
|-----------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------|--------------|-----------------------|
| Iq                    | Quiescent Current (No load, Mute = 0V)                                     | V <sub>DD</sub> = 24V<br>V5 = 5V                                                                                              |              | 20<br>27                     | 60           | mA<br>mA              |
| I <sub>MUTE</sub>     | Mute Supply Current<br>(No load, TC2001 Mute = 5V,<br>TPS1035 Sleep = 5V)  | V <sub>DD</sub> = 24V<br>V5 = 5V                                                                                              |              | 2<br>7                       |              | μA<br>mA              |
| $V_{IH}$              | High-level input voltage (MUTE)                                            | I <sub>IH</sub> = See Mute Control Section                                                                                    | 3.5          |                              |              | V                     |
| $V_{IL}$              | Low-level input voltage (MUTE)                                             | I <sub>IL</sub> = See Mute Control Section                                                                                    |              |                              | 1.0          | V                     |
| I <sub>sc</sub>       | Short circuit current limit                                                | V <sub>DD</sub> = 24V, T=25°C                                                                                                 |              | 7.5                          |              | Α                     |
| I <sub>VPPSENSE</sub> | VPPSENSE Threshold Currents                                                | Over-voltage turn on (muted) Over-voltage turn off (mute off) Under-voltage turn off (mute off) Under-voltage turn on (muted) | 138<br>62    | 162<br>154<br>79<br>72       | 178<br>87    | μΑ<br>μΑ<br>μΑ<br>μΑ  |
| V <sub>VPPSENSE</sub> | Threshold Voltages with $R_{VPPSENSE}$ = 187 $K_{\Omega}$ (Note 4, Note 5) | Over-voltage turn on (muted) Over-voltage turn off (mute off) Under-voltage turn off (mute off) Under-voltage turn on (muted) | 25.8<br>11.6 | 30.3<br>28.8<br>14.8<br>13.5 | 33.3<br>16.3 | \<br>\<br>\<br>\<br>\ |

- Note 4: These supply voltages are calculated using the IVPPSENSE values shown in the Electrical Characteristics table. The typical voltage values shown are calculated using a RVPPSENSE value of 187kohm without any tolerance variation. The minimum and maximum voltage limits shown include either a +1% or -1% (+1% for Over-voltage turn on and Under-voltage turn off, -1% for Over-voltage turn off and Under-voltage turn on) variation of RVPPSENSE off the nominal value. These voltage specifications are examples to show both typical and worst case voltage ranges for a given RVPPSENSE resistor values of 187kohm. Please refer to the Application Information section for a more detailed description of how to calculate the over and under voltage trip voltages for a given resistor value.
- Note 5: The fact that the over-voltage turn on specifications exceed the absolute maximum of 26V for the TK2019 does not imply that the part will work at these elevated supply voltages. It also does not imply that the TK2019 is tested or guaranteed at these supply voltages. The supply voltages are simply a calculation based on the process spread of the IVPPSENSE currents (see note 7). The supply voltage must be maintained below the absolute maximum of 26V or permanent damage to the TK2019 may occur.

# PERFORMANCE CHARACTERISTICS - TK2019

 $T_A$  = 25 °C. Unless otherwise noted,  $V_{DD}$  = 24V, f=1kHz, and the measurement bandwidth is 20kHz.

| SYMBOL              | PARAMETER                                                 | CONDITIONS                                                                                                                    | MIN. | TYP.           | MAX. | UNITS       |
|---------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|----------------|------|-------------|
| Роит                | Output Power<br>(Continuous Average/Channel)<br>(Note 13) | $V_{DD} = 24V, R_L = 8\Omega$<br>THD+N = 0.03%<br>THD+N = 1.0%<br>THD+N = 10.0%<br>$V_{DD} = 24V, R_L = 4\Omega$              |      | 6<br>8<br>11   |      | W<br>W<br>W |
|                     |                                                           | THD+N = 0.03%<br>THD+N = 1.0%<br>THD+N = 10.0%                                                                                |      | 11<br>15<br>20 |      | W<br>W      |
| THD + N             | Total Harmonic Distortion Plus<br>Noise                   | $P_{OUT}$ = 5W/Channel, $R_L$ = 8 $\Omega$<br>$V_{CC}$ = 24V<br>$P_{OUT}$ = 10W/Channel, $R_L$ = 4 $\Omega$<br>$V_{CC}$ = 24V |      | 0.025<br>0.025 |      | %<br>%      |
| IHF-IM              | IHF Intermodulation Distortion                            | 19kHz, 20kHz, 1:1 (IHF), $R_L = 4\Omega$<br>$P_{OUT} = 2.5$ W/Channel                                                         |      | 0.01           |      | %           |
| SNR                 | Signal-to-Noise Ratio                                     | A-Weighted OdB = 10W/Channel, $R_L = 8\Omega$                                                                                 |      | 102            |      | dB          |
| CS                  | Channel Separation                                        | 0dB = 6.5W, $R_L = 4\Omega$ , f=1kHz                                                                                          |      | 72             |      | dB          |
| A <sub>V</sub>      | Amplifier Gain                                            | $P_{OUT}$ = 5W/Channel, $R_L$ = 8 $\Omega$ ,<br>See Application / Test Circuit                                                |      | 10             |      | V/V         |
| A <sub>VERROR</sub> | Channel to Channel Gain Error                             | $P_{OUT}$ = 5W/Channel, $R_L$ = 8 $\Omega$<br>See Application / Test Circuit                                                  |      |                | 0.5  | dB          |
| η                   | Power Efficiency                                          | $P_{OUT}$ = 11W/Channel, $R_L$ = $8\Omega$<br>$P_{OUT}$ = 20W/Channel, $R_L$ = $4\Omega$                                      |      | 93<br>92       |      | %<br>%      |
| e <sub>N</sub>      | Output Noise Voltage                                      | A-Weighted, input AC grounded,<br>$R_{FBC} = 9.1k\Omega$ , $R_{FBB} = 1k\Omega$                                               |      | 75             |      | μV          |

# TC2001 AUDIO SIGNAL PROCESSOR PIN DESCRIPTIONS

| Pin    | Function       | Description                                                                   |
|--------|----------------|-------------------------------------------------------------------------------|
| 1      | BIASCAP        | Bandgap reference times two (typically 2.5VDC). Used to set the               |
|        |                | common mode voltage for the input op amps. This pin is not capable of         |
|        |                | driving external circuitry.                                                   |
| 2, 6   | FBKGND2,       | Ground Kelvin feedback (Channels 1 & 2)                                       |
|        | FBKGND1        |                                                                               |
| 3      | DCMP           | Internal mode selection. This pin must be grounded for proper device          |
|        |                | operation.                                                                    |
| 4, 7   | FBKOUT2,       | Switching feedback (Channels 1 & 2)                                           |
|        | FBKOUT1        | Total Control of Control                                                      |
| 5      | VPWR           | Test pin. Must be left floating.                                              |
| 8      | HMUTE          | Logic output. A logic high indicates both amplifiers are muted, due to the    |
| 0.40   | V4 V0          | mute pin state, or a "fault".                                                 |
| 9, 12  | Y1, Y2         | Non-inverted switching modulator outputs.                                     |
| 10, 11 | Y1B, Y2B       | Inverted switching modulator outputs.                                         |
| 13     | NC             | No connect                                                                    |
| 14, 16 | OCD2, OCD1     | Over Current Detect pins. These pins should be tied to ground.                |
| 15     | REF            | Internal bandgap reference voltage; approximately 1.2 VDC.                    |
| 17     | VNNSENSE       | Negative supply voltage sense input. This pin is used for both over and       |
|        |                | under voltage sensing for the VNN supply. Not used on the TK2019.             |
| 4.0    | 0) (D) DD      | Connect this pin to AGND through a 10kΩ resistor.                             |
| 18     | OVRLDB         | A logic low output indicates the input signal has overloaded the amplifier.   |
| 19     | VPPSENSE       | Positive supply voltage sense input. This pin is used for both over and       |
|        | 4.0110         | under voltage sensing for the VPP supply.                                     |
| 20     | AGND           | Analog Ground.                                                                |
| 21     | V5             | 5 Volt power supply input.                                                    |
| 22, 27 | OAOUT1, OAOUT2 | Input stage output pins.                                                      |
| 23, 28 | INV1, INV2     | Single-ended inputs. Inputs are a "virtual" ground of an inverting opamp      |
|        | A 41 177       | with approximately 2.4VDC bias.                                               |
| 24     | MUTE           | When set to logic high, both amplifiers are muted and in idle mode.           |
|        |                | When low (grounded), both amplifiers are fully operational. If left floating, |
| 25.26  | DDM4 DDM0      | the device stays in the mute mode. Ground if not used.                        |
| 25, 26 | BBM1, BBM0     | Break-before-make timing control to prevent shoot-through in the output       |
|        |                | MOSFETs. When using with the TPS1035, these pins should both be set to 5V.    |
|        |                | 3EL LU 3V.                                                                    |

# TC2001 AUDIO SIGNAL PROCESSOR PINOUT

28-pin SOIC (Top View) INV2 BIASCAP 27 OAOUT2 FBKGND2 ВВМ0 26 DCMP = FBKOUT2 25 BBM1 24 MUTE VPWR = 23 INV1 FBKGND1 OAOUT1 FBKOUT1 21 V5 HMUTE = AGND 20 Y1 VPPSENSE 19 Y1B 10 18 OVRLDB Y2B VNNSENSE 12 Y2 16 OCD1 NC = 13 REF OCD2

# TPS1035 POWER STAGE PIN DESCRIPTIONS

| Pin | Function | Description                                                                                                                                                                                                                                                                |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | INPUT    | Input pin for power stage.                                                                                                                                                                                                                                                 |
| 2   | VDD      | Positive supply pin.                                                                                                                                                                                                                                                       |
| 3   | OUTPUT   | Output pin.                                                                                                                                                                                                                                                                |
| 4   | PGND     | Power Ground pin.                                                                                                                                                                                                                                                          |
| 5   | VBOOT    | Bootstrapped voltage to supply drive to gate of high-side output MOSFET.                                                                                                                                                                                                   |
| 6   | SLEEP    | Sleep Input pin. When set to logic level high, sleep mode is enabled. When set to logic level low (grounded), sleep mode is disabled.                                                                                                                                      |
| 7   | BYPASS   | Bypass pin for the gate drive power supply. The gate drive for the output mosfets are internally generated from VDD. This pin should be connected to ground through a 0.1uF capacitor. This pin must be connected to the Fault pin (pin 8) through a $27k\Omega$ resistor. |
| 8   | FAULT    | Fault Output pin. During normal operation this pin is high. If an overcurrent or over temperature condition is detected the fault pin will become low. This pin must be connected to the Bypass pin (pin 7) through a $27k\Omega$ resistor.                                |

# TPS1035 POWER STAGE PINOUT

(Top view with heat slug down)

8-pin SOIC with Heatslug (Top View)



# APPLICATION / TEST DIAGRAM



7

# EXTERNAL COMPONENTS DESCRIPTION (Refer to the Application/Test Circuit)

| Components        | Description                                                                                                                                                                           |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>I</sub>    | Inverting input resistance to provide AC gain in conjunction with R <sub>F</sub> . This input is                                                                                      |
| D                 | biased at the BIASCAP voltage (approximately 2.5VDC).  Feedback resistor to set AC gain in conjunction with R <sub>I</sub> . Please refer to the Amplifier                            |
| $R_{F}$           | Gain paragraph, in the Application Information section.                                                                                                                               |
| Cı                | AC input coupling capacitor, which, in conjunction with R <sub>I</sub> , forms a high pass filter at                                                                                  |
|                   | $f_{\rm C} = 1/(2\pi R_{\rm I}C_{\rm I}).$                                                                                                                                            |
| R <sub>FBB</sub>  | Feedback divider resistor connected to AGND. The value of this resistor depends                                                                                                       |
|                   | on the supply voltage setting and helps set the TK2019 gain in conjunction with R <sub>I</sub> ,                                                                                      |
|                   | $R_{F,}$ $R_{FBA,}$ and $R_{FBC}$ . Please see the Modulator Feedback Design paragraphs in the Application Information Section.                                                       |
| R <sub>FBC</sub>  | Feedback resistor connected from either the OUT1A/OUT2A to                                                                                                                            |
| - 4 60            | FBKOUT1/FBKOUT2 or OUT1B/OUT2B to FBKGND1/FBKGND2. The value of this                                                                                                                  |
|                   | resistor depends on the supply voltage setting and helps set the TK2019 gain in                                                                                                       |
|                   | conjunction with R <sub>I</sub> , R <sub>F</sub> , R <sub>FBA</sub> , and R <sub>FBB</sub> . It should be noted that the resistor from                                                |
|                   | OUT1/OUT2 to FBKOUT1/FBKOUT2 must have a power rating of greater than $P_{\text{DISS}} = \text{VPP}^2/(2R_{\text{FBC}})$ . Please see the Modulator Feedback Design paragraphs in the |
|                   | Application Information Section.                                                                                                                                                      |
| C <sub>FB</sub>   | Feedback delay capacitor that both lowers the idle switching frequency and filters                                                                                                    |
| . 5               | high frequency noise from the feedback signal, which improves amplifier                                                                                                               |
|                   | performance. The value of C <sub>FB</sub> should be offset between channel 1 and channel 2                                                                                            |
|                   | so that the idle switching difference is greater than 40kHz. Please refer to the Application / Test Circuit.                                                                          |
| R <sub>OFB</sub>  | Potentiometer used to manually trim the DC offset on the output of the TK2019.                                                                                                        |
| R <sub>OFA</sub>  | Resistor that limits the manual DC offset trim range and allows for more precise                                                                                                      |
|                   | adjustment.                                                                                                                                                                           |
| R <sub>REF</sub>  | Bias resistor. Locate close to pin 15 and ground at pin 20.                                                                                                                           |
| Cs                | Supply decoupling for the power supply pins. For optimum performance, these components should be located close to the TC2001/TPS1035 and returned to their                            |
|                   | respective ground as shown in the Application/Test Circuit.                                                                                                                           |
| C <sub>z</sub>    | Zobel capacitor, which in conjunction with R <sub>Z</sub> , terminates the output filter at high                                                                                      |
|                   | frequencies. Use a high quality film capacitor capable of sustaining the ripple current                                                                                               |
| $R_z$             | <ul><li>caused by the switching outputs.</li><li>Zobel resistor, which in conjunction with C<sub>z</sub>, terminates the output filter at high</li></ul>                              |
| 172               | frequencies. The combination of $R_z$ and $C_z$ minimizes peaking of the output filter                                                                                                |
|                   | under both no load conditions or with real world loads, including loudspeakers which                                                                                                  |
|                   | usually exhibit a rising impedance with increasing frequency. The recommended                                                                                                         |
| L <sub>O</sub>    | power rating is 1 Watt.  Output inductor, which in conjunction with C <sub>O</sub> , demodulates (filters) the switching                                                              |
| <b>-</b> 0        | waveform into an audio signal. Forms a second order filter with a cutoff frequency                                                                                                    |
|                   | of $f_C = 1/(2\pi\sqrt{L_O C_O})$ and a quality factor of $Q = R_L C_O / \sqrt{L_O C_O}$ .                                                                                            |
| Со                | Output capacitor, which, in conjunction with L <sub>o</sub> , demodulates (filters) the switching                                                                                     |
| · ·               | waveform into an audio signal. Forms a second order low-pass filter with a cutoff                                                                                                     |
|                   | frequency of $f_C = 1/(2\pi\sqrt{L_OC_O})$ and a quality factor of $Q = R_LC_O/\sqrt{L_OC_O}$ . Use                                                                                   |
|                   | a high quality film capacitor capable of sustaining the ripple current caused by the                                                                                                  |
|                   | switching outputs. Electrolytic capacitors should not be used.                                                                                                                        |
| $C_{HBR}$         | High-frequency bypass capacitor for $V_{DD}$ – GND on each supply pin. A 35V rating is required for this component.                                                                   |
| Своот             | Boot strap capacitor that enables the charge pump for the high side gate drive for                                                                                                    |
|                   | the internal H-bridge.                                                                                                                                                                |
| D <sub>BOOT</sub> | Bootstrap diode. This diode charges up the bootstrap capacitor when the output is                                                                                                     |
|                   | at ground to drive the high side gate circuitry. A fast or ultra fast recovery diode is                                                                                               |
|                   | recommended for the bootstrap circuitry. In addition, the bootstrap diode must be able to sustain the entire VDD voltage. Thus a 50V (or greater) diode should be                     |
|                   | used.                                                                                                                                                                                 |
| $C_DM$            | Differential mode capacitor that reduces residual switching noise.                                                                                                                    |

| Св                 | Bypass capacitor for the internal regulator that powers the gate drive circuitry.                                                                                             |  |  |  |  |  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| D <sub>S</sub>     | MOSFET protection diode. This diode absorbs any high frequency overshoots or                                                                                                  |  |  |  |  |  |
| 25                 | undershoots caused by the output inductor $L_0$ during high output current conditions.                                                                                        |  |  |  |  |  |
|                    | In order for this diode to be effective it must be connected directly to the drain of the                                                                                     |  |  |  |  |  |
|                    | topside MOSFET (pin 2) and the output (pin 3) and source of bottom side MOSFET                                                                                                |  |  |  |  |  |
|                    | (pin 4) and the output (pin 3). An ultra fast recovery diode that can sustain the entire                                                                                      |  |  |  |  |  |
|                    | VCC voltage should be used here. Thus a 50V or greater diode must be used.                                                                                                    |  |  |  |  |  |
| D                  | Overvoltage and undervoltage sense resistor for the positive supply (VDD). Please                                                                                             |  |  |  |  |  |
| $R_{VPP1}$         |                                                                                                                                                                               |  |  |  |  |  |
|                    | refer to the Electrical Characteristics Section for the trip points as well as the                                                                                            |  |  |  |  |  |
|                    | hysteresis band. Also, please refer to the Over / Under-voltage Protection section in the Application Information for a detailed discussion of the internal circuit operation |  |  |  |  |  |
|                    | '''                                                                                                                                                                           |  |  |  |  |  |
| D                  | and external component selection.                                                                                                                                             |  |  |  |  |  |
| $R_{VPP2}$         | Secondary overvoltage and undervoltage sense resistor for the positive supply                                                                                                 |  |  |  |  |  |
|                    | (VDD). This resistor accounts for the internal V <sub>PPSENSE</sub> bias of 2.5V. Nominal                                                                                     |  |  |  |  |  |
|                    | resistor value should be equal to that of R <sub>VPP1</sub> . Please refer to the Over / Under-                                                                               |  |  |  |  |  |
|                    | voltage Protection section in the Application Information for a detailed discussion of                                                                                        |  |  |  |  |  |
|                    | the internal circuit operation and external component selection.                                                                                                              |  |  |  |  |  |
| R <sub>VNN</sub>   | Not used on TK2019. Connect this pin to AGND through a 10kΩ resistor.                                                                                                         |  |  |  |  |  |
| $C_A$              | BIASCAP decoupling capacitor. Should be located close to pin 1 of the TC2001                                                                                                  |  |  |  |  |  |
|                    | grounded at pin 20 of the TC2001.                                                                                                                                             |  |  |  |  |  |
| R <sub>HMUTE</sub> | Base resistor to limit the current output from the HMUTE pin.                                                                                                                 |  |  |  |  |  |
| $D_CH$             | Diode to keep the Bypass pin (pin 7) of the TPS1035 charged to 5V while HMUTE is                                                                                              |  |  |  |  |  |
|                    | high. This diode should be a Schottky diode.                                                                                                                                  |  |  |  |  |  |
| $Q_1$              | PNP transistor to keep the Bypass pin (pin 7) of the TPS1035 charged to 5V                                                                                                    |  |  |  |  |  |
|                    | whenever the HMUTE is high.                                                                                                                                                   |  |  |  |  |  |
| $Q_2$              | PNP transistor to keep HMUTE high and mute the amplifier if the 5V supply is                                                                                                  |  |  |  |  |  |
|                    | turned off before the 24V supply. If the amplifier is not muted and the 5V supply is                                                                                          |  |  |  |  |  |
|                    | turned off before the 24V supply, the amplifier will have an audible pop.                                                                                                     |  |  |  |  |  |
| R <sub>BASE</sub>  | Base resistor for limiting the current entering the base for Q2.                                                                                                              |  |  |  |  |  |
| $R_{C}$            | Pull down resistor to pull the collector of Q2 to ground if both the 5V supply and the                                                                                        |  |  |  |  |  |
|                    | 24V supply is on and Q2 is off.                                                                                                                                               |  |  |  |  |  |
| $R_{OFF}$          | Resistor that limits the current from the 24V supply going into the 5.1V zener diode $(D_z)$ .                                                                                |  |  |  |  |  |
| D <sub>P</sub>     | Diode in series with the collector of Q2 to pull HMUTE high if the 5V supply is turned                                                                                        |  |  |  |  |  |
| Dρ                 | off before the 24V supply.                                                                                                                                                    |  |  |  |  |  |
| D <sub>Z</sub>     | 5.1V zener diode to keep the emitter of Q2 to 5.1V so that when Q2 is on the                                                                                                  |  |  |  |  |  |
| DΖ                 | HMUTE pin will not exceed 5V.                                                                                                                                                 |  |  |  |  |  |
| R <sub>BIAS1</sub> | Bias resistor to bias the FBKGND pins (pins 2 and 8 on TC2001) to 2.5V. Typically                                                                                             |  |  |  |  |  |
| *BIAS1             | used value is $4.64k\Omega$ .                                                                                                                                                 |  |  |  |  |  |
| R <sub>BIAS2</sub> | Second bias resistor to bias the FBKGND pins (pins 2 and 8 on TC2001) to 2.5V.                                                                                                |  |  |  |  |  |
| *BIAS2             | The value of $R_{BIAS2}$ when placed in parallel with $R_{FBB}$ and $R_{FBC}$ should have                                                                                     |  |  |  |  |  |
|                    | equivalent resistance to R <sub>BIAS1</sub> . Please see the Modulator Feedback Design                                                                                        |  |  |  |  |  |
|                    | paragraphs in the Application Information Section. An equivalent equation would be                                                                                            |  |  |  |  |  |
|                    | $R_{BIAS1} = 1/(R_{FBB} + R_{FBC}) + 1/(R_{BIAS2})$                                                                                                                           |  |  |  |  |  |
| R <sub>D</sub>     | Resistor to limit the current flowing into diode D <sub>c</sub> .                                                                                                             |  |  |  |  |  |
| D <sub>C</sub>     | Diode to connect the VBOOT pin (pin 5 of the TPS1035) to the 24V supply so that                                                                                               |  |  |  |  |  |
| -0                 | the VBOOT pin is charged up while the TPS1035 is muted. This helps prevent                                                                                                    |  |  |  |  |  |
|                    | clicks and pops while the sleep is disabled on the TPS1035.                                                                                                                   |  |  |  |  |  |
| D <sub>BOOT2</sub> | Protection diode for the VBOOT pin (pin 5 of the TPS1035) so that the VBOOT pin                                                                                               |  |  |  |  |  |
| - 50012            | will never exceed 6.2V.                                                                                                                                                       |  |  |  |  |  |
| R <sub>OUT1</sub>  | Bias resistor to keep the output capacitor C <sub>OUT</sub> charged to VDD/2. Typically used                                                                                  |  |  |  |  |  |
| 00.1               | value is $8.45k\Omega$ .                                                                                                                                                      |  |  |  |  |  |
| R <sub>OUT2</sub>  | Bias resistor used in conjunction with R <sub>OUT1</sub> to keep the output capacitor C <sub>OUT</sub>                                                                        |  |  |  |  |  |
| 0012               | charged to VDD/2. Typically used value is $20k\Omega$ .                                                                                                                       |  |  |  |  |  |
| R <sub>B</sub>     | For proper operation of the TPS1035, the Fault pin (pin 8) must be connected to the                                                                                           |  |  |  |  |  |
| -U                 | Bypass pin (pin 7) through a 27kohm resistor.                                                                                                                                 |  |  |  |  |  |
| C <sub>OUT</sub>   | Output capacitor in series with the output to block DC current to flow to the output                                                                                          |  |  |  |  |  |
| - 001              | load. This capacitor will form a high pass filter with output load with a cutoff                                                                                              |  |  |  |  |  |
|                    | frequency at $f_C = 1/(2\pi R_i C_i)$ . Where R is the resistive value of the output load.                                                                                    |  |  |  |  |  |
|                    | - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1                                                                                                                                       |  |  |  |  |  |

#### TYPICAL PERFORMANCE CHARACTERISTICS













#### APPLICATION INFORMATION

#### TK2019 Basic Amplifier Operation

The TC2001 is a 5V CMOS signal processor that amplifies the audio input signal and converts the audio signal to a switching pattern. This switching pattern is spread spectrum with a typical idle switching frequency of about 700kHz. The switching patterns for the two channels are not synchronized and the idle switching frequencies should differ by at least 40kHz to avoid increasing the audio band noise floor. The idle frequency difference can be accomplished by offsetting the value of  $C_{FB}$  for each channel. Typical values of  $C_{FB}$  are 390pF for channel 1 and 560pF for channel 2.

The TPS1035 is a MOSFET output stage that level-shifts the signal processor's 5V switching patterns to the power supply voltages and drives the power MOSFETs. The power MOSFETs are N-channel devices configured in half-bridges and are used to supply power to the output load. The outputs of the power MOSFETs must be low pass filtered to remove the high frequency switching pattern. A residual voltage from the switching pattern will remain on the speaker outputs when the recommended output LC filter is used, but this signal is outside of the audio band and will not affect audio performance.

#### Circuit Board Layout

The TK2019 is a power (high current) amplifier that operates at relatively high switching frequencies. The output of the amplifier switches between VDD and GND at high speeds while driving large currents. This high-frequency digital signal is passed through an LC low-pass filter to recover the amplified audio signal. Since the amplifier must drive the inductive LC output filter and speaker loads, the amplifier outputs can be pulled above the supply voltage and below ground by the energy in the output inductanor. To avoid subjecting the TK2019 to potentially damaging voltage stress, it is critical to have a good printed circuit board layout. It is recommended that Tripath's layout and application circuit be used for all applications and only be deviated from after careful analysis of the effects of any changes.

The following components are important to place near their associated TC2001/TPS1035 pins and are ranked in order of layout importance, either for proper device operation or performance considerations.

- The capacitors C<sub>HBR</sub> provide high frequency bypassing of the amplifier power supplies and will serve to reduce spikes across the supply rails. C<sub>HBR</sub> should be kept within 1/8" (3mm) of the VCC pins. Please note that the four VDD pins must be decoupled separately. In addition, the voltage rating for C<sub>HBR</sub> should be 35V as this capacitor is exposed to the full supply range.
- $C_{FB}$  removes very high frequency components from the amplifier feedback signals and lowers the output switching frequency by delaying the feedback signals. In addition, the value of  $C_{FB}$  is different for channel 1 and channel 2 to keep the average switching frequency difference greater than 40kHz. This minimizes in-band audio noise.
- To minimize noise pickup and minimize THD+N, R<sub>FBC</sub> should be located as close to the TC2001 as possible. Make sure that the routing of the high voltage feedback lines is kept far away from the input op amps or significant noise coupling may occur. It is best to shield the high voltage feedback lines by using a ground plane around these traces as well as the input section.

In general, to enable placement as close to the TC2001/TPS1035, and minimize PCB parasitics, the capacitors listed above (with the exception of the bulk capacitors) should be surface mount types.

Some components are not sensitive to location but are very sensitive to layout and trace routing.

- To maximize the damping factor and reduce distortion and noise, the modulator feedback connections should be routed directly to the pins of the output inductors, L<sub>O</sub>.
- The modulator feedback resistors should all be grounded together through a direct connection to pin 20 on the TC2001.

## TK2019 Grounding

Proper grounding techniques are required to maximize TK2019 functionality and performance. Parametric parameters such as THD+N, noise floor and cross talk can be adversely affected if proper grounding techniques are not implemented on the PCB layout. The following discussion highlights some recommendations about grounding both with respect to the TK2019 as well as general "audio system" design rules.

The TK2019 is divided into two sections: the input section, and the output (high power) section. On the TK2019 evaluation board, the ground is also divided into distinct sections, one for the input and one for the output. To minimize ground loops and keep the audio noise floor as low as possible, the input and output ground must be only connected at a single point. Depending on the system design, the single point connection may be in the form of a ferrite bead or a PCB trace.

#### Modulator Feedback Design

The modulator converts the signal from the input stage to the high-voltage output signal. The optimum gain of the modulator is determined from the maximum allowable feedback level for the modulator and maximum supply voltage for the power stage. Depending on the maximum supply voltage, the feedback ratio will need to be adjusted to maximize performance. The values of RFBB and RFBC (see explanation below) define the gain of the modulator. Once these values are chosen, based on the maximum supply voltage, the gain of the modulator will be fixed even with as the supply voltage fluctuates due to current draw.

For the best signal-to-noise ratio and lowest distortion, the maximum modulator feedback voltage should be approximately 4Vpp. This will keep the gain of the modulator as low as possible and still allow headroom so that the feedback signal does not clip the modulator feedback stage.

The modulator feedback resistors are:

 $R_{FBB}$  = User specified; typically  $1k\Omega$ 

$$R_{FBC} = \left(\frac{V_{CC} * R_{FBB}}{4V}\right) - R_{FBB}$$

#### Modulator Feedback Bias Resistors

 $R_{\text{BIAS1}}$  and  $R_{\text{BIAS2}}$  set the bias of node 1 to VDD/2. The equivalent resistance of  $R_{\text{BIAS2}}$ ,  $R_{\text{FBC1}}$ ,  $R_{\text{FBB1}}$ ,  $R_{\text{FBC2}}$ , and  $R_{\text{FBB2}}$  should be the same as  $R_{\text{BIAS1}}$ .



Figure 1: Modulator Feedback Bias Resistors

The equivalent formula to calculate R<sub>BIAS1</sub> is:

$$\frac{1}{R_{\text{BIAS1}}} = \frac{1}{R_{\text{FB}}} + \frac{1}{R_{\text{BIAS2}}}$$

Where R<sub>FR</sub> is:

$$\frac{1}{R_{\rm FB}} = \frac{1}{R_{\rm FBC1} + R_{\rm FBB1}} + \frac{1}{R_{\rm FBC2} + R_{\rm FBB2}}$$

## TK2019 Amplifier Gain

The gain of the TK2019 is the product of the input stage gain and the modulator gain. Please refer to the sections, Input Stage Design, and Modulator Feedback Design, for a complete explanation of how to determine the external component values.

 $A_{V}$  TK2019 =  $A_{V}$  INPUT STAGE \*  $A_{V}$  MODULATOR

A V TK2019 
$$\approx \frac{R_F}{R_I} \left( \frac{R_{FBC} + R_{FBB}}{R_{FBB}} \right)$$

For example, using a TK2019 with the following external components,

$$R_{I} = 20k\Omega$$

$$R_{F} = 20k\Omega$$

$$R_{FBB} = 1k\Omega$$

$$R_{FBC} = 9.1k\Omega$$

$$A_{V \text{ TK2019}} \approx \frac{20k \, \Omega}{20k \, \Omega} \left( \frac{9.1k \, \Omega + 1k \, \Omega}{1k \, \Omega} \right) \approx 10 \, \frac{V}{V}$$

Please note that Output 1 and Output 2, as shown in the Application/Test Diagram, are out of phase with respect to the input signal. This phase reversal can be eliminated by connecting the negative terminals of the speakers to Output 1 and Output 2 and the positive speaker terminals to ground.

#### Input Stage Design

The TC2001 input stage is configured as an inverting amplifier, allowing the system designer flexibility in setting the input stage gain and frequency response. Figure 2 shows a typical application where the input stage is a constant gain inverting amplifier. The input stage gain should be set so that the maximum input signal level will drive the input stage output to 4Vpp.



Figure 2: Input Stage

The gain of the input stage, above the low frequency high pass filter point, is that of a simple inverting amplifier: It should be noted that the input amplifiers are biased at approximately 2.5VDC. Thus, the polarity of C<sub>I</sub> must be followed as shown in Figure 1 for a standard ground referenced input signal

Av input stage = 
$$-\frac{R_F}{R_I}$$

# Input Capacitor Selection

 $C_l$  can be calculated once a value for  $R_l$  has been determined.  $C_l$  and  $R_l$  determine the input low frequency pole. Typically this pole is set below 10Hz.  $C_l$  is calculated according to:

$$C_1 = \frac{1}{2\pi f_P R_1}$$

where:

R<sub>I</sub>= Input resistor value in ohms.

f<sub>P</sub> = Input low frequency pole (typically 10Hz or below)

#### Mute Control

When a logic high signal is supplied to MUTE, both amplifier channels are muted (both high- and low-side transistors are turned off). When a logic level low is supplied to MUTE, both amplifiers are fully operational. There is a delay of approximately 200 milliseconds between the de-assertion of MUTE and the un-muting of the TK2019.

To ensure proper device operation, including minimization of turn on/off transients that can result in undesirable audio artifacts, Tripath recommends that the TK2019 device be muted prior to power up or power down of the 5V supply. The "sensing" of the V5 supply can be easily accomplished by using a "microcontroller supervisor" or equivalent to drive the TC2001 mute pin high when the V5 voltage is below 4.5V. This will ensure proper operation of the TK2019 input circuitry. A micro-controller supervisor such as the MCP101-450 from Microchip Corporation has been used by Tripath to implement clean power up/down operation.

If turn-on and/or turn-off noise is still present with a TK2019 amplifier, the cause may be other circuitry external to the TK2019. While the TK2019 has circuitry to suppress turn-on and turn-off transients, the combination of power supply and other audio circuitry with the TK2019 in a particular application may exhibit audible transients. One solution that will completely eliminate turn-on and turn-off pops and clicks is to use a relay to connect/disconnect that amplifier from the speakers with the appropriate timing during power on/off.

#### **Output Voltage Offset**

The TK2019 does not have internal compensation for DC offset. The output offset voltage must be trimmed with a potentiometer at the INV1/INV2 pins of the TC2001. If the output offset voltage is not trimmed the output power of the TK2019 will be reduced. Trimming the output offset voltage also reduces the turn on pop. The output offset voltage should be measured before the load on the positive terminal of the output capacitor COUT. This voltage should be trimmed to VDD/2.

#### Output Filter Design

Tripath amplifiers generally have a higher switching frequency than PWM implementations, allowing the use of higher cutoff frequency filters and reducing the load dependent peaking/drooping in the 20kHz audio band. This is especially important for applications where the end customer may attach any speaker to the amplifier (as opposed to a system where speakers are shipped with the amplifier), since speakers are not purely resistive loads and the impedance they present changes over frequency and from speaker model to speaker model. An RC network, or "Zobel" ( $R_Z$ ,  $C_Z$ ) should be placed at the filter output to control the impedance "seen" by the TPS1035 when not attached to a speaker load. The TK2019 works well with a 2<sup>nd</sup> order, 80kHz LC filter with  $L_O$  = 10uH and  $C_O$  = 0.22uF and  $R_Z$  = 20 Ohm/1W and  $C_Z$  = 0.22uF.

Output inductor selection is a critical design step. The core material and geometry of the output filter inductor affects the TK2019 distortion levels, efficiency, power dissipation and EMI output.

Wound iron powder toroidal cores are the recommended inductor choice for the TK2019. Toroidal cores have less flux leakage compared to shielded bobbin or shielded SMD inductors, resulting in reduced EMI and improved channel separation. For typical applications we recommend the Micrometals Type-2 iron powder (Carbonyl-E) core. This core material has low permeability metal powder and a distributed air gap for increased energy storage capability. This allows for a small footprint with high peak current capability.

# Minimum and Maximum Supply Voltage Operating Range

The TK2019 can operate over a wide range of power supply voltages from +7.5V to +25V. In order to optimize operation for either the low or high range, the user must select the proper values for  $R_{\text{\tiny FBB}}$ , and  $R_{\text{\tiny FBC}}$  as well as  $R_{\text{\tiny VPP2}}$ .

## Over- and Under-Voltage Protection

The TC2001 senses the power rails through external resistor networks connected to VPPSENSE. The over- and under-voltage limits are determined by the values of the resistors in the networks, as described in the table "Test/Application Circuit Component Values". If the supply voltage falls outside the upper and lower limits determined by the resistor networks, the TC2001 shuts off the TPS1035 output stage. The removal of the over-voltage or under-voltage condition returns the TK2019 to normal operation. Please note that trip points specified in the Electrical Characteristics table are at 25°C and may change over temperature.

The TC2001 has built-in over and under voltage protection for both the VPP and VNN supply rails. The nominal operating voltage will typically be chosen as the supply "center point." This allows the supply voltage to fluctuate, both above and below, the nominal supply voltage. For the TK2019 only the VPP (VDD) supply rail will be sensed and the VNN sensing will not be used so pin 17 of the TC2001 will be shorted to ground.

VPPSENSE (pin 19) performs the over and undervoltage sensing for the positive supply, VPP. When the current through  $R_{VPPSENSE}$  goes below or above the values shown in the Electrical Characteristics section (caused by changing the power supply voltage), the TK2019 will be muted. VPPSENSE (pin 19) is internally biased at 2.5V.

Once the supply comes back into the supply voltage operating range (as defined by the supply sense resistors), the TK2019 will automatically be unmuted and will begin to amplify. There is a hysteresis range on both the VPPSENSE and VNNSENSE pins. If the amplifier is powered up in the hysteresis band the TK2019 will be muted. Thus, the usable supply range is the difference between the overvoltage turn-off and under-voltage turn-off for both the VPP supply. It should be noted that there is a timer of approximately 200mS with respect to the over and under voltage sensing circuit. Thus, the supply voltage must be outside of the user defined supply range for greater than 200mS for the TK2019 to be muted.

The equation for calculating R<sub>VPP1</sub> is as follows:

$$R_{VPP1} = \frac{VPP}{I_{VPPSENSE}}$$

Set  $R_{VPP2} = R_{VPP1}$ .

 $I_{\text{VPPSENSE}}$  can be any of the currents shown in the Electrical Characteristics table for VPPSENSE.

The two resistors,  $R_{VPP2}$  and  $R_{VNN2}$  compensate for the internal bias points. Thus,  $R_{VPP1}$  and  $R_{VNN1}$  can be used for the direct calculation of the actual VPP and VNN trip voltages without considering the effect of  $R_{VPP2}$  and  $R_{VNN2}$ .

Using the resistor values from above, the actual minimum over voltage turn off points will be:

$$VPP \ \texttt{min\_ov\_tur} \ \ \texttt{n\_off} = R \\ \texttt{VPP1} \\ \times I \\ \texttt{VPPSENSE} \ \ (\texttt{min\_ov\_tu} \ \ \texttt{rn\_off})$$

The other three trip points can be calculated using the same formula but inserting the appropriate  $I_{VPPSENSE}$  current value. As stated earlier, the usable supply range is the difference between the minimum overvoltage turn off and maximum under voltage turn-off for the VPP supply.

$$VPP$$
 range =  $VPP$  min ov tur n off -  $VPP$  max uv tur n off

#### **Protection Circuits**

The TK2019 is protected against over-current, over / under-voltage and over-temperature conditions.



Figure 3 shows an overcurrent detection circuit that will mute the amplifier whenever the TPS1035 detects an overcurrent condition. The fault pin (pin 8 of the TPS1035) is an overcurrent indicator and is normally high (approximately 5.4V). When an overcurrent condition is detected this pin will go low (0V). When the fault pin goes low Q2 will turn on and pull the Mute pin of the TC2001 to 5V (if the switch is closed). This is due to the fact that the emitter voltage of Q2 is controlled by the HMUTE pin of the TC2001 through Q1. If HMUTE is low the emitter voltage of Q2 will be connected to the 5V line. If HMUTE is high Q2 is disabled and the mute pin will be pulled low through the  $20k\Omega$  resistor. In this circuit, whenever the switch is open the Mute pin will be pulled up to 5V and the amplifier will be muted.

Whenever the MUTE pin on the TC2001 is high (or enabled) the HMUTE pin will also switch high. The sleep pin of the TPS1035 is controlled by HMUTE of the TC2001 so that during any mute or overcurrent condition the TPS1035 is placed in sleep mode. Whenever SLEEP is enabled, the FAULT pin is low and mutes the TC2001. Q1 controls the emitter voltage of Q2 through HMUTE so that whenever the SLEEP is enabled the TC2001 can become unmuted again.

#### Over-temperature Protection

An over-temperature fault occurs if the junction temperature of the TPS1035 exceeds approximately 165°C. The thermal hysteresis of the part is approximately 30°C, therefore the fault will automatically clear when the junction temperature drops below 135°C.

# **HMUTE**

The HMUTE pin on the TC2001 is a 5V logic output that indicates various fault conditions within the device. These conditions include: over-current, overvoltage and undervoltage. The HMUTE output is high whenever a fault condition occurs or mute is enabled. The HMUTE pin is capable of directly driving an LED through a series  $2k\Omega$  resistor.

#### OVRLDB

The OVRLDB pin is a 5V logic output that is asserted just at the onset of clipping. When low, it indicates that the level of the input signal has overloaded the amplifier resulting in increased distortion at the output. The OVRLDB signal can be used to control a distortion indicator light or LED through a transistor, as the OVRLDB cannot drive an LED directly. There is a 20K resistor on chip in series with the OVRLDB output.

#### Performance Measurements of the TK2019

The TK2019 operates by generating a high frequency switching signal based on the audio input. This signal is sent through a low-pass filter (external to the Tripath amplifier) that recovers an amplified version of the audio input. The frequency of the switching pattern is spread spectrum in nature and typically varies between 100kHz and 1MHz, which is well above the 20Hz – 20kHz audio band. The pattern itself does not alter or distort the audio input signal, but it does introduce some inaudible components.

The measurements of certain performance parameters, particularly noise related specifications such as THD+N, are significantly affected by the design of the low-pass filter used on the output as well as the bandwidth setting of the measurement instrument used. Unless the filter has a very sharp roll-off just beyond the audio band or the bandwidth of the measurement instrument is limited, some of the inaudible noise components introduced by the TK2019 amplifier switching pattern will degrade the measurement.

One feature of the TK2019 is that it does not require large multi-pole filters to achieve excellent performance in listening tests, usually a more critical factor than performance measurements. Though using a multi-pole filter may remove high-frequency noise and improve THD+N type measurements (when they are made with wide-bandwidth measuring equipment), these same filters degrade frequency response. The TK2019 Reference Board uses the Application/Test Circuit of this data sheet, which has a simple two-pole output filter and excellent performance in listening tests. Measurements in this data sheet were taken using this same circuit with a limited bandwidth setting in the measurement instrument.

# **PACKAGE INFORMATION - TC2001**







| CONTROL DIMENSIONS ARE IN MM |            |       |       |       |       |       |  |  |
|------------------------------|------------|-------|-------|-------|-------|-------|--|--|
| SYMBOL                       | MILLIMETER |       |       | INCH  |       |       |  |  |
| 3 TWIBOL                     | MIN        | NOM   | MAX   | MIN   | NOM   | MAX   |  |  |
| Α                            | 2.35       | 2.54  | 2.65  | 0.092 | 0.100 | 0.104 |  |  |
| A1                           | 0.10       | 0.17  | 0.30  | 0.004 | 0.006 | 0.012 |  |  |
| В                            | 0.33       | 0.42  | 0.51  | 0.013 | 0.016 | 0.020 |  |  |
| С                            | 0.23       | 0.25  | 0.32  | 0.009 | 0.010 | 0.012 |  |  |
| E                            | 7.40       | 7.50  | 7.60  | 0.291 | 0.295 | 0.299 |  |  |
| е                            |            | 1.27  |       |       | 0.050 |       |  |  |
| Н                            | 10.00      | 10.30 | 10.65 | 0.394 | 0.406 | 0.419 |  |  |
| h                            | 0.25       | 0.50  | 0.75  | 0.009 | 0.020 | 0.029 |  |  |
| L                            | 0.40       | 0.70  | 1.27  | 0.015 | 0.028 | 0.050 |  |  |
| $\infty$                     | 0°         |       | 8°    | 0°    |       | 8°    |  |  |
| Υ                            | 0          |       | 0.10  | 0     |       | 0.004 |  |  |
| D                            | 17.70      | 17.90 | 18.10 | 0.697 | 0.705 | 0.712 |  |  |

# Package Information - TPS1035



Tripath and Digital Power Processing are trademarks of Tripath Technology Inc. Other trademarks referenced in this document are owned by their respective companies.

Tripath Technology Inc. reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Tripath does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

TRIPATH'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN CONSENT OF THE PRESIDENT OF TRIPATH TECHNOLOGY INC. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in this labeling, can be reasonably expected to result in significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform
  can be reasonably expected to cause the failure of the life support device or system, or to affect
  its safety or effectiveness.

For more information on Tripath products, visit our web site at: <a href="http://www.tripath.com">http://www.tripath.com</a>

# **Contact Information**

# TRIPATH TECHNOLOGY, INC

2560 Orchard Parkway, San Jose, CA 95131 408.750.3000 - P 408.750.3001 - F

For more Sales Information, please visit us @ <a href="www.tripath.com/cont\_s.htm">www.tripath.com/cont\_s.htm</a>
For more Technical Information, please visit us @ <a href="www.tripath.com/data.htm">www.tripath.com/data.htm</a>