## A28F400BR-T/B 4-MBIT (256K X 16, 512K X 8) SmartVoltage BOOT BLOCK FLASH MEMORY FAMILY Automotive - Intel SmartVoltage Technology - 5V or 12V Program/Erase - 5V Read Operation - Very High Performance Read - 80 ns Max. Access Time, - --- 40 ns Max. Output Enable T - Low Power Consumption — Maximum 60 mA Read Current at 5V - x8/x16-Selectable Input/Output Bus - High Performance 16- or 32-bit CPUs - Optimized Array Blocking Architecture - One 16-KB Protected Boot Block - Two 8-KB Parameter Biocks - One 96-KB Main Block - Three 128-KB Main Blocks - Top or Bottom Boot Locations - Hardware-Protection for Boot Block - Software EEPROM Emulation with **Parameter Blocks** - Automotive Temperature Operation — -40°C to + 125°C - Extended Cycling Capability - 10,000 Block Erase Cycles for **Parameter Blocks** - 1,000 Block Erase Cycles for Main **Blocks** - Automated Word/Byte Write and Block **Erase** - Industry-Standard Command User Interface - Status Registers - Erase Suspend Capability - SRAM-Compatible Write Interface - Automatic Power Savings Feature - 1 mA Typical I<sub>CC</sub> Active Current in Static Operation - Reset/Deep Power-Down Input - 0.2 μA I<sub>CC</sub>Typical - Provides Reset for Boot Operations - Hardware Data Protection Feature - Erase/Write Lockout during Power **Transitions** - Industry-Standard Surface Mount **Packaging** - 44-Lead PSOP: JEDEC ROM Compatible - ETOX™ IV Flash Technology January 1995 Order Number: 290538-002 2-186 **■** 4826175 D156665 436 **■** # A28F400BR-T/B 4-MBIT (256K X 16, 512K X 8) SmartVoltage BOOT BLOCK FLASH MEMORY FAMILY | CONTENTS | PAGE | CONTENTS | PAGE | |---------------------------------------------|-------|----------------------------------------------------------------|---------| | 1.0 PRODUCT FAMILY OVERVIEW | 2-188 | 3.4 Boot Block Locking | 2-204 | | 1.1 New Features in the SmartVolta Products | age | 3.4.1 $V_{PP} = V_{IL}$ FOR CO PROTECTION | 2-204 | | 1.2 Main Features | | 3.4.2 WP# = $V_{IL}$ FOR B BLOCK LOCKING | OOT | | 1.3 Applications | | 3.4.3 RP# = V <sub>HH</sub> OR W | | | 1.4 Pinouts | | FOR BOOT BLOCK<br>UNLOCKING | | | 1.5 Pin Descriptions | 2-191 | 3.5 Power Consumption | | | 2.0 PRODUCT DESCRIPTON | 2-192 | 3.5.1 ACTIVE POWER . | | | 2.1 Memory Organization | 2-192 | 3.5.2 AUTOMATIC POWE | | | 2.1.1 BLOCKING | 2-192 | SAVINGS | | | 2.1.1.1 Boot Block - 1 x 16 | 0.400 | 3.5.3 STANDBY POWER | 2-204 | | KB | | 3.5.4 DEEP POWER-DON | | | KB | | MODE | | | 2.1.1.3 Main Blocks - 1 x 96 h | ΚВ | 3.6.1 RP# CONNECTED | | | + 3 x 128 KB | 2-193 | SYSTEM RESET | | | 3.0 PRODUCT FAMILY PRINCIPLES | OF | 3.7 Power Supply Decoupling | g 2-205 | | OPERATION | | 3.7.1 V <sub>PP</sub> TRACE ON PR | INTED | | 3.1 Bus Operations | | CIRCUIT BOARDS | | | 3.2 Read Operations | | 3.7.2 V <sub>CC</sub> , V <sub>PP</sub> AND RP#<br>TRANSITIONS | 2-205 | | 3.2.1 NEAD ANNAY | | | | | 3.2.1.2 Input Control | | 4.0 ABSOLUTE MAXIMUM RATINGS | 2-206 | | 3.2.2 INTELLIGENT | 2-195 | 5.0 OPERATING CONDITIONS | | | IDENTIFIERS | 2-195 | 5.1 V <sub>CC</sub> Voltage | | | 3.3 Write Operations | 2-195 | 5.2 DC Characteristics | | | 3.3.1 COMMAND USER INTERFACE | 2-195 | 5.3 AC Characteristics | | | 3.3.1.1 Command Function Description | 2-196 | 6.0 ADDITIONAL INFORMATI<br>6.1 Ordering Information | | | 3.3.2 STATUS REGISTER | 2-198 | 6.2 References | | | 3.3.2.1 Clearing the Status Register | 2-198 | 6.3 Revision History | | | 3.3.3 PROGRAM MODE | | | | | 3.3.4 ERASE MODE | 2-200 | | | | 3.3.4.1 Suspending and Resuming Erase | 2-200 | | | #### 1.0 PRODUCT FAMILY OVERVIEW This datasheet contains the specifications for the automotive version of the 28F400BR family of boot block flash memory devices. This device continues to offer the same functionality as earlier BX devices but adds the capability of performing program and erase operations with a 5V or 12V Vpp. The A28F400BR automatically senses which voltage is applied to the Vpp pin and adjusts its operation accordingly. ## 1.1 New Features in the SmartVoltage Products The new SmartVoltage boot block flash memory family offers identical operation as the current BX/BL 12V program products, except for the differences listed below. All other functions are equivalent to current products, including signatures, write commands, and pinouts. - WP# pin has replaced a DU pin. See Table 1 for details - 5V Program/Erase operation has been added that uses proven program and erase techniques with 5V ± 10% applied to Vpp. If you are designing with existing BX 12V V<sub>PP</sub> boot block products today, you should provide the capability in your board design to upgrade to these new SmartVoltage products. Follow these guidelines to ensure compatibilty: - Connect WP# (DU on existing products) to a control signal, V<sub>CC</sub> or GND. - If adding a switch on V<sub>PP</sub> for write protection, switch to GND for complete write protection. - Allow for connecting 5V to V<sub>PP</sub> instead of 12V, if desired. #### 1.2 Main Features Intel's SmartVoltage technology provides the most flexible voltage solution in the industry. SmartVoltage provides two discrete voltage supply pins, $V_{\rm CC}$ for read operation, and $V_{\rm PP}$ for Program and Erase operation. Discrete supply pins allow system designers to use the optimal voltage levels for their design. For program and erase operations, 5V $V_{\rm PP}$ opera- tion eliminates the need for in system voltage converters, while 12V V<sub>PP</sub> operation provides faster program and erase for situations where 12V is available, such as manufacturing or designs where 12V is already available. The 28F400 boot block flash memory family is a very high-performance, 4-Mbit (4,194,304 bit) flash memory family organized as either 256 Kwords (262,144 words) of 16 bits each or 512 Kbytes (524,288 bytes) of 8 bits each. Separately erasable blocks, including a hardware-lockable boot block (16,384 bytes), two parameter blocks (8,192 Bytes each) and main blocks (one block of 98,304 bytes and three blocks of 131,072 bytes), define the boot block flash family architecture. See Figure 3 for memory maps. Each parameter block can be independently erased and programmed 10,000 times. Each main block can be erased 1,000 times. The boot block is located at either the top (denoted by -T suffix) or the bottom (-B suffix) of the address map in order to accommodate different microprocessor protocols for boot code location. The hardware-lockable boot block provides complete code security for the kernel code required for system initialization. Locking and unlocking of the boot block is controlled by WP# and/or RP# (see Section 3.4 for details). The Command User Interface (CUI) serves as the interface between the microprocessor or microcontroller and the internal operation of the boot block flash memory products. The internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for program and erase operations, including verifications, thereby unburdening the microprocessor or microcontroller of these tasks. The Status Register (SR) indicates the status of the WSM and whether it successfully completed the desired program or erase operation. Program and Erase Automation allows program and Erase operations to be executed using an industry-standard two-write command sequence to the CUI. Data writes are performed in word or byte increments. Each byte or word in the flash memory can be programmed independently of other memory locations, unlike erases, which erase all locations within a block simultaneously. ADVANCE INFORMATION 2-188 4826175 0156667 209 | The 4-Mbit SmartVoltage boot block flash memory family is also designed with an Automatic Power Savings (APS) feature which minimizes system battery current drain, allowing for very low power designs. To provide even greater power savings, the boot block family includes a deep power-down mode which minimizes power consumption by turning most of the Flash memory's circuitry off. This mode is controlled by the RP# pin and its usage is discussed in Section 3.5, along with other power consumption Additionally, the RP# pin provides protection against unwanted command writes due to invalid system bus conditions that may occur during system reset and power-up/down sequences. Also, when the Flash memory powers-up, it automatically defaults to the read array mode, but during a warm system reset, where power continues uniterrupted to the system components, the flash memory could remain in a non-read mode, such as erase. Consequently, the system Reset pin should be tied to RP# to reset the memory to normal read mode upon activation of the Reset pin. The byte-wide or word-wide input/output is controlled by the BYTE# pin. See Table 1 for a detailed description of BYTE# operations, especially the usage of the DQ<sub>15</sub>/A<sub>-1</sub> pin. 28F400 products are available ROM/EPROM-compatible pinout and housed in the 44-lead PSOP (Plastic Small Outline) package. Refer to the DC Characteristics Table Section 5.2 for complete current and voltage specifications. Refer to the AC Characteristics Table, Section 5.3, for read, write and erase performance specifications. #### 1.3 Applications The 4-Mbit boot block flash memory family combines high-density, low-power, high-performance, cost-effective flash memories with blocking and hardware protection capabilities. Their flexibility and versatility reduce costs throughout the product life cycle. Flash memory is ideal for Just-In-Time production flow, reducing system inventory and costs. and eliminating component handling during the production phase. When the product is in the end-user's hands, and updates or feature enhancements become necessarv or mandatory, flash memory eliminates the need to replace an assembly. The update can be performed as part of routine maintenance operation by relatively unsophisticated technicians. The reliability of such a field upgrade is enhanced by a hardware-protected 16-Kbyte boot block. If the protection methods are implemented in the circuit design, the boot block will be unchangeable. Locating the boot-strap code in this area assures a failsafe recovery from an update operation that failed to complete correctly. The two 8-Kbyte parameter blocks allow modification of control algorithms to reflect changes in the process or device being controlled. A variety of software algorithms allow these two blocks to behave like a standard EEPROM. Intel's boot block architecture provides a flexible voltage solution for the different design needs of various applications. The asymmetrically blocked memory map allows the integration of several memory components into a single Flash device. The boot block provides a secure boot PROM; the parameter blocks can emulate EEPROM functionality for parameter store with proper software techniques; and the main blocks provide code and data storage with access times fast enough to execute code in place, decreasing RAM requirements. #### 1.4 Pinouts Intel's SmartVoltage Boot Block architecture provides upgrade paths in every package pinout to the 8-Mbit density. The 28F400 44-lead PSOP pinout follows the industry standard ROM/EPROM pinout as shown in Figure 2. Pinouts for the corresponding 2-Mbit and 8-Mbit components are also provided for convenient reference. 4-Mbit pinouts are given on the chip illustration in the center, with 2-Mbit and 8-Mbit pinouts going outward from the center. ADVANCE INFORMATION **3** 4826175 D156668 145 **3** Figure 1. 28F400BX Interface to Intel386™ Microprocessor Figure 2. 44-Lead PSOP Lead Configuration for x8/x16 28F400 Is Compatible with 2 and 8 Mbit. advance information 2-190 ··· 4826175 0156669 081 🖿 ### 1.5 Pin Descriptions Table 1. 28F400 Pin Descriptions | Symbol | Type | Name and Function | |-----------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>17</sub> | INPUT | ADDRESS INPUTS: for memory addresses. Addresses are internally latched during a write cycle. | | Ag | INPUT | <b>ADDRESS INPUT:</b> When $A_0$ is at $V_{HH}$ the signature mode is accessed. During this mode, $A_0$ decodes between the manufacturer and device IDs. When BYTE# is at a logic low, only the lower byte of the signatures are read. $DQ_{15}/A_{-1}$ is a don't care in the signature mode when BYTE# is low. | | DQ <sub>0</sub> -DQ <sub>7</sub> | INPUT/OUTPUT | DATA INPUTS/OUTPUTS: Inputs array data on the second CE # and WE # cycle during a Program command. Inputs commands to the Command User Interface when CE # and WE # are active. Data is internally latched during the Write cycle. Outputs array, Intelligent Identifier and Status Register data. The data pins float to tri-state when the chip is de-selected or the outputs are disabled. | | DQ <sub>8</sub> -DQ <sub>15</sub> | INPUT/OUTPUT | DATA INPUTS/OUTPUTS: Inputs array data on the second CE# and WE# cycle during a Program command. Data is internally latched during the Write cycle. Outputs array data. The data pins float to tri-state when the chip is de-selected or the outputs are disabled as in the byte-wide mode (BYTE# = "0"). In the byte-wide mode DQ <sub>15</sub> /A <sub>-1</sub> becomes the lowest order address for data output on DQ <sub>0</sub> -DQ <sub>7</sub> . | | CE# | INPUT | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense amplifiers. CE# is active low. CE# high de-selects the memory device and reduces power consumption to standby levels. If CE# and RP# are high, but not at a CMOS high level, the standby current will increase due to current flow through the CE# and RP# input stages. | | OE# | INPUT | <b>OUTPUT ENABLE:</b> Enables the device's outputs through the data buffers during a read cycle. OE # is active low. | | WE# | INPUT | WRITE ENABLE: Controls writes to the Command Register and array blocks. WE# is active low. Addresses and data are latched on the rising edge of the WE# pulse. | | RP# | INPUT | RESET/DEEP POWER-DOWN: Uses three voltage levels (V <sub>IL</sub> , V <sub>IH</sub> , and V <sub>HH</sub> ) to control two different functions: reset/deep power-down mode and boot block unlocking. It is backwards-compatible with the 28F400BX/BL. When RP# is at logic low, the device is in reset/deep power-down mode, which puts the outputs at High-Z, resets the Write State Machine, and draws minimum current. When RP# is at logic high, the device is in standard operation. When RP# transitions from logic-low to logic-high, the device defaults to the read array mode. When RP# is at V <sub>HH</sub> , the boot block is unlocked and can be programmed or erased. This overides any control from the WP# input. | Table 1. 28F400 Pin Descriptions (Continued) | Symbol | Туре | Name and Function | |-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WP# | INPUT | WRITE PROTECT: Provides a method for unlocking the boot block in a system without a 12V supply. When WP# is at logic low, the boot block is locked, preventing Program and Erase operations to the boot block. If a Program or Erase operation is attempted on the boot block when WP# is low, the corresponding status bit (bit 4 for Program, bit 5 for Erase) will be set in the Status Register to indicate the operation failed. When WP# Is at logic high, the boot block is unlocked and can be programmed or erased. NOTE: This feature is overridden and the boot block unlocked when RP# is at V <sub>HH</sub> . See Section 3.4 for details on write protection. | | BYTE# | INPUT | BYTE# ENABLE: Controls whether the device operates in the byte-wide (x8) mode or the word (x16) mode. The BYTE# input must be controlled at CMOS levels to meet the CMOS current specification in the standby mode. When BYTE# is at logic low, the byte-wide mode is enabled. A 19 bit address is applied on A <sub>1</sub> to A <sub>17</sub> , and 8 bits of data is read and written on DQ <sub>0</sub> -DQ <sub>7</sub> . When BYTE# is at logic high, the word-wide mode is enable. An 18 bit address is applied on A <sub>0</sub> to A <sub>17</sub> and 16 bits of data is read and written on DQ <sub>0</sub> -DQ <sub>15</sub> . | | Vcc | | DEVICE POWER SUPPLY: 5.0V ± 10% | | V <sub>PP</sub> | | <b>PROGRAM/ERASE POWER SUPPLY:</b> For erasing memory array blocks or programming data in each block, a voltage either of 5V $\pm$ 10% or 12V $\pm$ 5% must be applied to this pin. When V <sub>PP</sub> $<$ V <sub>PPLK</sub> all blocks are locked and protected against Program and Erase commands. | | GND | | GROUND: For all internal circuitry. | | NC | | NO CONNECT: Pin may be driven or left floating. | #### 2.0 PRODUCT DESCRIPTON #### 2.1 Memory Organization #### 2.1.1 BLOCKING This product family features an asymmetrically blocked architecture enhancing system memory integration. Each block can be erased independently of the others up to 10,000 times. The block sizes have been chosen to optimize their functionality for common applications of nonvolatile storage. For the address locations of the blocks, see the memory maps in Figure 3. #### 2.1.1.1 Boot Block - 1 x 16 KB The boot block is intended to replace a dedicated boot PROM in a microprocessor or microcontroller-based system. The 16-Kbyte (16,384 bytes) boot block is located at either the top (denoted by -T suffix) or the bottom (-B suffix) of the address map to accommodate different microprocessor protocols for boot code location. This boot block features hardware controllable write-protection to protect the crucial microprocessor boot code from accidental erasure. The protection of the boot block is controlled using a combination of the Vpp, RP#, and WP# pins, as is detailed in Table 8. #### 2.1.1.2 Parameter Blocks - 2 x 8 KB The boot block architecture includes parameter blocks to facilitate storage of frequently updated small parameters that would normally require an EEPROM. By using software techniques, the byterewrite functionality of EEPROMs can be emulated. These techniques are detailed in Intel's AP-604, "Using Intel's Boot Block Flash Memory Parameter Blocks to Replace EEPROM." Each boot block component contains two parameter blocks of eight Kbytes (8,192 bytes) each. The parameter blocks are not write-protectable. #### 2.1.1.3 Main Blocks - 1 x 96 KB + 3 x 128 KB After the allocation of address space to the boot and parameter blocks, the remainder is divided into main blocks for data or code storage. Each 4-Mbit device contains one 96-Kbyte (98,304 byte) block and three 128-Kbyte (131,072 byte) blocks. See the memory maps for each device for more information. # 3.0 PRODUCT FAMILY PRINCIPLES OF OPERATION Flash memory augments EPROM functionality with in-circuit electrical write and erase. The boot block flash family utilizes a Command User Interface (CUI) and automated algorithms to simplify write and erase operations. The CUI allows for 100% TTL-level control inputs, fixed power supplies during erasure and programming, and maximum EPROM compatibility. When V<sub>PP</sub> < V<sub>PPLK</sub>, the device will only successfully execute the following commands: Read Array, Read Status Register, Clear Status Register and intelligent identifier mode. The device provides standard EPROM Read, Standby and Output Disable operations. Manufacturer Identification and Device Identification data can be accessed through the CUI or through the standard EPROM A<sub>9</sub> high voltage access (V<sub>ID</sub>) for PROM programming equipment. The same EPROM Read, Standby and Output Disable functions are available when 5V or 12V is applied to the V<sub>PP</sub> pin. In addition, 5V or 12V on V<sub>PP</sub> allows write and erase of the device. All functions associated with altering memory contents: Write and Erase, Intelligent Identifier Read, and Read Status are accessed via the CUI. The purpose of the Write State Machine (WSM) is to completely automate the write and erasure of the device. The WSM will begin operation upon receipt of a signal from the CUI and will report status back through a Status Register. The CUI will handle the WE# interface to the data and address latches, as well as system software requests for status while the WSM is in operation. Figure 3. 28F400-T/B Memory Maps Table 2. Bus Operations for Word-Wide Mode (BYTE $\# = V_{IH}$ ) | Mode | Notes | RP# | CE# | OE# | WE# | Ag | A <sub>0</sub> | V <sub>PP</sub> | DQ <sub>0-15</sub> | |---------------------------------|-------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------------| | Read | 1,2,3 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | Х | D <sub>OUT</sub> | | Output Disable | | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | ViH | Х | Х | Х | High Z | | Standby | | V <sub>IH</sub> | VIH | × | × | Х | Х | Х | High Z | | Deep Power-Down | 9 | V <sub>IL</sub> | Х | × | Х | Х | Х | Х | High Z | | Intelligent Identifier (Mfr) | 4 | V <sub>IH</sub> | V <sub>IL</sub> | VIL | V <sub>IH</sub> | V <sub>ID</sub> | VIL | Х | 0089 H | | Intelligent Identifier (Device) | 4,5 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | VID | V <sub>IH</sub> | Х | See Table 4 | | Write | 6,7,8 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | VIL | Х | Х | Х | D <sub>IN</sub> | Table 3. Bus Operations for Byte-Wide Mode (BYTE# = $V_{IL}$ ) | | | | | | _, | | | | . (L) | | | |---------------------------------------|-------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-----------------|-----------------|-------------------|--------------------| | Mode | Notes | RP# | CE# | OE# | WE# | A <sub>9</sub> | A <sub>0</sub> | A <sub>-1</sub> | V <sub>PP</sub> | DQ <sub>0-7</sub> | DQ <sub>8-14</sub> | | Read | 1,2,3 | V <sub>IH</sub> | VIL | VIL | VIH | х | Х | Х | Х | D <sub>OUT</sub> | High Z | | Output Disable | | V <sub>IH</sub> | VIL | VIH | VIH | Х | Х | Х | Х | High Z | High Z | | Standby | | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | х | Х | Х | Х | High Z | High Z | | Deep Power-<br>Down | 9 | V <sub>IL</sub> | X | х | Х | х | х | Х | X | High Z | High Z | | Intelligent<br>Identifier (Mfr) | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>ID</sub> | VIL | X | X | 89H | High Z | | Intelligent<br>Identifier<br>(Device) | 4,5 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>ID</sub> | ViH | Х | × | See<br>Table 4 | High Z | | Write | 6,7,8 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | ٧ <sub>IL</sub> | Х | Х | х | Х | D <sub>IN</sub> | High Z | #### **NOTES:** - 1. Refer to DC Characteristics. - 2. X can be V<sub>IL</sub>, V<sub>IH</sub> for control pins and addresses, V<sub>PPLK</sub> or V<sub>PPH</sub> for V<sub>PP</sub>. - 3. See DC Characteristics for V<sub>PPLK</sub>, V<sub>PPH</sub>1, V<sub>PPH</sub>2, V<sub>HH</sub>, V<sub>ID</sub> voltages. - 4. Manufacturer and Device codes may also be accessed via a CUI write sequence, $A_1 A_{17} = X$ , $A_1 A_{18} = X$ . - 5. See Table 4 of Device IDs. - 6. Refer to Table 5 for valid DIN during a Write operation. - 7. Command writes for Block Erase or Word/Byte Write are only executed when Vpp = VppH1 or VppH2. - 8. To Write or Erase the boot block, hold RP# at VHH or WP# at VIH. - 9. RP# must be at GND ± 0.2V to meet the maximum deep power-down current specified. #### 3.1 Bus Operations Flash memory reads, erases and writes in-system via the local CPU. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. These bus operations are summarized in Tables 2 and 3. #### 3.2 Read Operations The boot block flash device has three user read modes: array, intelligent identifier, and status register. Status register read mode will be discussed, in detail, in Section 3.3.2. #### 3.2.1 READ ARRAY When RP# transitions from $V_{IL}$ (reset) to $V_{IH}$ , the device will be in the read array mode and will respond to the read control inputs (CE#, address inputs, and OE#) without any commands being written to the CUI. When the device is in the read array mode, five control signals must be controlled to obtain data at the outputs. - WE# must be logic high (V<sub>IH</sub>) - CE# must be logic low (V<sub>IL</sub>) - OE must be logic low (V<sub>IL</sub>) - RP# must be logic high (V<sub>IH</sub>) - . BYTE# must be logic high or logic low. In addition, the address of the desired location must be applied to the address pins. Refer to Figure 10 and 11 for the exact sequence and timing of these signals. If the device is not in read array mode, as would be the case after a Program or Erase operation, the Read Mode command (FFH) must be written to the CUI before reads can take place. #### 3.2.1.1 Output Control With OE# at logic-high level (V<sub>IH</sub>), the output from the device is disabled and data Input/Output pins (DQ[0:15] or DQ[0:7]) are tri-stated. #### 3.2.1.2 Input Control With WE# at logic-high level (V<sub>IH</sub>), input to the device is disabled. #### 3.2.2 INTELLIGENT IDENTIFIERS The intelligent identifiers of the SmartVoltage boot block components are identical to the boot block products that operate only at 12V Vpp. The manufacturer and device codes are read via the CUI or by taking the Ag pin to VID. Writing 90H to the CUI places the device into intelligent identifier read mode. In this mode, $A_0=0$ outputs the manufacturer's identification code and $A_0=1$ outputs the device code. When BYTE# is at a logic low, only the lower byte of the above signatures is read and $DQ_{15}/A_{-1}$ is a "don't care" during intelligent identifier mode. See the table below for product signatures. A Read Array command must be written to the memory to return to the read array mode. Table 4. Intelligent Identifier Table | | | Device ID | | | | | |---------|---------|------------|---------------|--|--|--| | Product | Mfr. ID | -Т | -В | | | | | | | (Top Boot) | (Bottom Boot) | | | | | 28F400 | 0089 H | 4470 H | 4471 H | | | | #### 3.3 Write Operations #### 3.3.1 COMMAND USER INTERFACE (CUI) The Command User Interface (CUI) serves as the interface between the microprocessor and the internal chip controller. Commands are written to the CUI using standard microprocessor write timings. The available commands are Read Array, Read Intelligent Identifier, Read Status Register, Clear Status Register, Erase and Program (summarized in Tables 5 and 6). For Read commands, the CUI points the read path at either the array, the intelligent identifier, or the Status Register depending on the command received. For Program or Erase commands, the CUI informs the Write State Machine (WSM) that a write or erase has been requested. During the execution of a Program command, the WSM will control the programming sequences and the CUI will only respond to status reads. During an erase cycle, the CUI will respond to status reads and erase ADVANCE INFORMATION **4826175 0156674 449** Table 5. Command Set Codes and Corresponding Device Mode | Command Codes | Device Mode | |---------------|--------------------------------| | 00 | Invalid Reserved | | 10 | Alternate Program<br>Set-Up | | 20 | Erase Set-Up | | 40 | Program Set-Up | | 50 | Clear Status Register | | 70 | Read Status Register | | 90 | Intelligent Identifier | | В0 | Erase Suspend | | D0 | Erase Resume/<br>Erase Confirm | | FF | Read Array | suspend. After the WSM has completed its task, it will set the WSM Status bit to a "1", which will also allow the CUI to respond to its full command set. Note that after the WSM has returned control to the CUI, the CUI will stay in the current command state until it receives another command. #### 3.3.1.1 Command Function Description Device operations are selected by writing specific commands into the CUI. Table 5 defines the available commands. #### Invalid/Reserved These are unassigned commands and should not be used. Intel reserves the right to redefine these codes for future functions. #### Read Array (FFH) This single write cycle command points the read path at the array. If the host CPU performs a CE#/OE#-controlled Read immediately following a two-write sequence that started the WSM, then the device will output Status Register contents. If the Read Array command is given after the Erase Setup command, the device will reset to read the array. A two Read Array command sequence (FFH) is required to reset to Read Array after the Program Setup command. #### Intelligent Identifier (90H) After this command is executed, the CUI points the output path to the intelligent identifier circuits. Only intelligent identifier values at addresses 0 and 1 can be read (only address $A_0$ is used in this mode, all other address inputs are ignored). #### Read Status Register (70H) This is one of the two commands that is executable while the WSM is operating. After this command is written, a read of the device will output the contents of the Status Register, regardless of the address presented to the device. The device automatically enters this mode after program or erase has completed. #### Clear Status Register (50H) The WSM can only set the Program Status and Erase Status bits in the Status Register to "1", it cannot clear them to "0". Two reasons exist for operating the Status Register in this fashion. The first is synchronization. Since the WSM does not know when the host CPU has read the Status Register, it would not know when to clear the status bits. Secondly, if the CPU is programming a string of bytes, it may be more efficient to query the Status Register after programming the string. Thus, if any errors exist while programming the string, the Status Register will return the accumulated error status. 2-196 advance information | 4826175 D156675 **385 ■** **Table 6. Command Bus Definitions** | Command | Notes | Fir | st Bus Cy | cie | Second Bus Cycle | | | |---------------------------|-------|-------|-----------|------|------------------|------|------| | Command | 8 | Oper | Addr | Data | Oper | Addr | Data | | Read Array | 1 | Write | Х | FFH | | | | | Intelligent Identifier | 2,4 | Write | х | 90H | Read | IA | IID | | Read Status Register | 3 | Write | Х | 70H | Read | Х | SRD | | Clear Status Register | | Write | Х | 50H | | | | | Word/Byte Write | 6,7 | Write | WA | 40H | Write | WA | WD | | Alternate Word/Byte Write | 6,7 | Write | WA | 10H | Write | WA | WD | | Block Erase/Confirm | 5 | Write | BA | 20H | Write | BA | DOH | | Erase Suspend/Resume | | Write | Х | вон | Write | Х | DOH | #### **ADDRESS** BA = Block Address IA = Identifier Address WA = Write Address X = Don't Care #### DATA SRD= Status Register Data IID= Identifier Data WD= Write Data #### NOTES: - 1. Bus operations are defined in Tables 2 and 3. - 2. IA = Identifier Address: $A_0 = 0$ for manufacturer code, $A_0 = 1$ for device code. - 3. SRD Data read from Status Register. - 4. IID = Intelligent Identifier Data. Following the Intelligent Identifier command, two Read operations access manufacturer and device codes. - 5. BA = Address within the block being erased. - 6. WA = Address to be written. WD = Data to be written at location WD. - 7. Either 40H or 10H commands is valid. - 8. When writing commands to the device, the upper data bus $[DQ_8-DQ_{15}]=X$ (28F400 only) which is either $V_{CC}$ or $V_{SS}$ , to minimize current draw. #### Program Setup (40H or 10H) This command simply sets the CUI into a state such that the next write will load the Address and Data registers. After this command is executed, the outputs default to the Status Register. A two Read Array command sequence (FFH) is required to reset to Read Array after the Program Setup command. #### **Program** The second write after the Program Setup command, will latch addresses and data. Also, the CUI initiates the WSM to begin execution of the program algorithm. The device outputs Status Register data when OE# is enabled. A Read Array command is required after programming, to read array data. #### Erase Setup (20H) Prepares the CUI for the Erase Confirm command. No other action is taken. If the next command is not an Erase Confirm command, then the CUI will set both the Program Status and Erase Status bits of the Status Register to a "1", place the device into the Read Status Register state, and wait for another command. ADVANCE INFORMATION 4826175 O156676 211 **=** #### Erase Confirm (D0H) If the previous command was an Erase Setup command, then the CUI will enable the WSM to erase, at the same time closing the address and data latches, and respond only to the Read Status Register and Erase Suspend commands. While the WSM is executing, the device will output Status Register data when OE# is toggled low. Status Register data can only be updated by toggling either OE# or CE# low. #### Erase Suspend (B0H) This command is only valid while the WSM is executing an Erase operation, and therefore will only be responded to during an Erase operation. After this command has been executed, the CUI will set an output that directs the WSM to suspend Erase operations, and then respond only to Read Status Register or to the Erase Resume commands. Once the WSM has reached the Suspend state, it will set an output into the CUI which allows the CUI to respond to the Read Array, Read Status Register, and Erase Resume commands. In this mode, the CUI will not respond to any other commands. The WSM will also set the WSM Status bit to a "1". The WSM will continue to run, idling in the SUSPEND state, regardless of the state of all input control pins except RP#, which will immediately shut down the WSM and the remainder of the chip, if it is made active. During a Suspend operation, the data and address latches will remain closed, but the address pads are able to drive the address into the read path. #### Erase Resume (D0H) This command will cause the CUI to clear the Suspend state and clear the WSM Status Bit to a "0", but only if an Erase Suspend command was previously issued. Erase Resume will not have any effect under any other conditions. #### 3.3.2 STATUS REGISTER The device contains a Status Register which may be read to determine when a Program or Erase operation is complete, and whether that operation completed successfully. The Status Register may be read at any time by writing the Read Status command to the CUI. After writing this command, all subsequent Read operations output data from the Status Register until another command is written to the CUI. A Read Array command must be written to the CUI to return to the read array mode. The Status Register bits are output on DQ[0:7], whether the device is in the byte-wide (x8) or wordwide (x16) mode. In the word-wide mode the upper byte, DQ[8:15], is set to 00H during a Read Status command. In the byte-wide mode, DQ[8:14] are tristated and DQ $_{15}/A_{-1}$ retains the low order address function. Important: The contents of the Status Register are latched on the falling edge of OE# or CE#, whichever occurs last in the read cycle. This prevents possible bus errors which might occur if the contents of the Status Register change while reading the Status Register. CE# or OE# must be toggled with each subsequent status read, or the completion of a Program or Erase operation will not be evident from the Status Register. When the WSM is active, this register will indicate the status of the WSM, and will also hold the bits indicating whether or not the WSM was successful in performing the desired operation. #### 3.3.2.1 Clearing the Status Register The WSM sets status bits "3" through "7" to "1", and clears bits "6" and "7" to "0", but cannot clear status bits "3" through "5" to "0". Bits 3 through 5 can only be cleared by the controlling CPU through the use of the Clear Status Register command. These bits can indicate various error conditions. By allowing the system software to control the resetting of these bits, several operations may be performed (such as cumulatively programming several bytes or erasing multiple blocks in sequence). The Status Register may then be read to determine if an error occurred during that programming or erasure series. This adds flexibility to the way the device may be programmed or erased. To clear the Status Register, the Clear Status Register command is written to the CUI. Then, any other command may be issued to the CUI. Note, again, that before a read cycle can be initiated, a Read Array command must be written to the CUI to specify whether the read data is to come from the Memory Array, Status Register, or Intelligent Identifier. #### 3.3.3 PROGRAM MODE Programing is executed using a two-write sequence. The Program Setup command is written to the CUI followed by a second write which specifies the 2-198 4826175 0156677 158 advance information address and data to be programmed. The WSM will execute a sequence of internally timed events to: - 1. Program the desired bits of the addressed memory word or byte. - 2. Verify that the desired bits are sufficiently programmed. Programming of the memory results in specific bits within a byte or word being changed to a "0". If the user attempts to program "1"s, there will be no change of the memory cell content and no error occurs. Similar to erasure, the Status Register indicates whether programming is complete. While the program sequence is executing, bit 7 of the Status Register is a "0". The Status Register can be polled by toggling either CE# or OE# to determine when the program sequence is complete. Only the Read Status Register command is valid while programming is active. | | Table 7. Status Register Bit Definition | | | | | | | | | | | | |-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|---------------|--|--|--|--|--| | WSMS | ESS | ES | DWS | VPPS | R | R | R` | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | NO | ΓES: | | | | | | | | 1 = Read<br>0 = Busy<br>SR.6 = ERA<br>1 = Erase<br>0 = Erase<br>SR.5 = ERA<br>1 = Error | TE STATE MA Y ASE-SUSPENI Suspended In Progress/ ASE STATUS In Block Erasu essful Block E | O STATUS (ES<br>Completed<br>ure | ` , | Write State Machine bit must first be checked to determine Byte/Word program or Block Erase completion, before the Program or Erase Status bits are checked for success. When Erase Suspend is issued, WSM halts execution and sets both WSMS and ESS bits to "1". ESS bit remains set to "1" until an Erase Resume command is issued. When this bit is set to "1", WSM has applied the maximum number of erase pulses to the block and is still unable to successfully verify block erasure. | | | | | | | | | | SR.4 = PRO<br>1 = Error | OGRAM STAT<br>in Byte/Word<br>essful Byte/W | US<br>Program | | When this bit is set to "1", WSM has attempted but failed to program a byte or word. | | | | | | | | | | SR.3 = V <sub>PP</sub><br>1 = V <sub>PP</sub> L<br>0 = V <sub>PP</sub> C | STATUS<br>.ow Detect, Op<br>DK | peration Abort | | The V <sub>PP</sub> Status bit, unlike an A/D converter, does no provide continuous indication of V <sub>PP</sub> level. The WSM interrogates V <sub>PP</sub> level only after the Byte Write or Erase command sequences have been entered, and informs the system if V <sub>PP</sub> has not been switched on. The V <sub>PP</sub> Status bit is not guaranteed to report accurate feedback between V <sub>PPLK</sub> and V <sub>PPH</sub> . These bits are reserved for future use and should be | | | | | | | | | | SH.2-SH.0 | = RESERVE | J FOR FUTUR | 1E | i nese bits a | re reserved to | r iuture use ar | ia stioula de | | | | | | advance information **ENHANCEMENTS** 4826175 0156678 094 masked out when polling the Status Register. When programming is complete, the status bits, which indicate whether the Program operation was successful, should be checked. If bit 3 is set to a "1", then Vpp was not within acceptable limits, and the WSM did not execute the programming sequence. If the Program operation fails, Bit 4 of the Status Register will be set within 3.3 ms as determined by the timeout of the WSM. The Status Register should be cleared before attempting the next operation. Any CUI instruction can follow after programming is completed; however, reads from the Memory Array, Status Register, or Intelligent Identifier cannot be accomplished until the CUI is given the Read Array command. #### 3.3.4 ERASE MODE Erasure of a single block is initiated by writing the Erase Setup and Erase Confirm commands to the CUI, along with the addresses identifying the block to be erased. These addresses are latched internally when the Erase Confirm command is issued. Block erasure results in all bits within the block being set to "1". The WSM will execute a sequence of internally timed events to: - 1. Program all bits within the block to "0". - Verify that all bits within the block are sufficiently programmed to "0". - 3. Erase all bits within the block. - Verify that all bits within the block are sufficiently erased. While the erase sequence is executing, bit 7 of the Status Register is a "0". When the Status Register indicates that erasure is complete, the status bits, which indicate whether the Erase operation was successful, should be checked. If the Erase operation was unsuccessful, bit 5 of the Status Register will be set to a "1", indicating an Erase Failure. If VPP was not within acceptable limits after the Erase Confirm command is issued, the WSM will not execute an erase sequence; instead, bit 5 of the Status Register is set to a "1" to indicate an Erase Failure, and bit 3 is set to a "1" to identify that VPP supply voltage was not within acceptable limits. The Status Register should be cleared before attempting the next operation. Any CUI instruction can follow after erasure is completed; however, reads from the Memory Array, Status Register, or Intelligent Identifier cannot be accomplished until the CUI is given the Read Array command. #### 3.3.4.1 Suspending and Resuming Erase Since an Erase operation requires on the order of seconds to complete, an Erase Suspend command is provided to allow erase-sequence interruption in order to read data from another block of the memory. Once the erase sequence is started, writing the Erase Suspend command to the CUI requests that the WSM pause the erase sequence at a pre-determined point in the erase algorithm. The Status Register must then be read to determine if the Erase operation has been suspended. At this point, a Read Array command can be written to the CUI in order to read data from blocks other than that which is being suspended. The only other valid command at this time is the Erase Resume command or Read Status Register command. During erase suspend mode, the chip can go into a pseudo-standby mode by taking CE# to V<sub>IH</sub>, which reduces active current draw. To resume the Erase operation, the chip must be enabled by taking CE# to $V_{IL}$ , then issuing the Erase Resume command. When the Erase Resume command is given, the WSM will continue with the erase sequence and complete erasing the block. As with the end of a standard erase operation, the Status Register must be read, cleared, and the next instruction issued in order to continue. 2-200 4826175 0156679 T20 📟 advance information Figure 4. Automated Word/Byte Programming Flowchart ADVANCE INFORMATION Figure 5. Automated Block Erase Flowchart 2-202 ADVANCE INFORMATION 4826175 0156681 689 | Figure 6. Erase Suspend/Resume Flowchart #### 3.4 Boot Block Locking The boot block family architecture features a hardware-lockable boot block so that the kernel code for the system can be kept secure while the parameter and main blocks are programmed and erased independently as necessary. Only the boot block can be locked independently from the other blocks. ### 3.4.1 $V_{PP} = V_{IL}$ FOR COMPLETE PROTECTION For complete write protection of all blocks in the flash device, the V<sub>PP</sub> programming voltage can be held low. When V<sub>PP</sub> is below V<sub>PPLK</sub>, any Program or Erase operation will result in a error in the Status Register. ### 3.4.2 WP# = VIL FOR BOOT BLOCK LOCKING When WP# = $V_{IL}$ , the boot block is locked and any Program or Erase operation will result in an error in the Status Register. All other blocks remain unlocked in this condition and can be programmed or erased normally. Note that this feature is overridden and the boot block unlocked when RP# = $V_{HH}$ . ## 3.4.3 RP# = $V_{HH}$ OR $WP# = V_{IH}$ FOR BOOT BLOCK UNLOCKING Two methods can be used to unlock the boot block: 1. $WP# = V_{1H}$ 2. RP# = $V_{HH}$ If both or either of these two conditions are met, the boot block will be unlocked and can be programmed or erased. The Truth Table, Table 8, clearly defines the write protection methods. Table 8. Write Protection Truth Table for SmartVoltage Boot Block Family | V <sub>PP</sub> | RP# | WP# | Write Protection<br>Provided | |--------------------|-----------------|-----------------|------------------------------| | V <sub>IL</sub> | Х | × | All Blocks Locked | | ≥V <sub>PPLK</sub> | V <sub>IL</sub> | х | All Blocks Locked (Reset) | | ≥V <sub>PPLK</sub> | V <sub>HH</sub> | Х | All Blocks Unlocked | | ≥V <sub>PPLK</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Boot Block Locked | | ≥V <sub>PPLK</sub> | V <sub>IH</sub> | V <sub>IH</sub> | All Blocks Unlocked | #### 3.5 Power Consumption #### 3.5.1 ACTIVE POWER With CE# at a logic-low level and RP# at a logichigh level, the device is placed in the active mode. Refer to the DC Characteristics table for I<sub>CC</sub> current values. #### 3.5.2 AUTOMATIC POWER SAVINGS (APS) Automatic Power Savings (APS) is a low-power feature during active mode of operation. The boot block flash memory family incorporates Power Reduction Control (PRC) circuitry which allows the device to put itself into a low current state when it is not being accessed. After data is read from the memory array, PRC logic controls the device's power consumption by entering the APS mode where typical I<sub>CC</sub> current is less than 1 mA. The device stays in this static state with outputs valid until a new location is read. #### 3.5.3 STANDBY POWER With CE# at logic high level (V<sub>IH</sub>), and the CUI in read mode, the memory is placed in standby mode. The Standby operation disables much of the device's circuitry and substantially reduces device power consumption. The outputs (DQ[0:15] or DQ[0:7]) are placed in a high-impedance state independent of the status of the OE# signal. When CE# is at logic-high level during erase or program functions, the devices will continue to perform the erase or program function and consume erase or program active power until erase or program is completed. #### 3.5.4 DEEP POWER-DOWN MODE The SmartVoltage boot block family supports a low typical $I_{CC}$ in deep power-down mode. The device has a RP# pin which places the device in the deep power-down mode. When RP# is at a logic-low (GND $\pm$ 0.2V), all circuits are turned off in order to save power. (Note: BYTE# pin must be at CMOS levels to achieve the most deep power-down current savings.) During read modes, the RP# pin going low de-selects the memory and places the output drivers in a high impedance state. Recovery from the deep power-down state, requires a minimum access time of tpHQV. (See the AC Characteristics table for specification numbers.) 2-204 ADVANCE INFORMATION 4826175 O156683 451 **I** During erase or program modes, RP# low will abort either Erase or Program operation. The contents of the memory are no longer valid as the data has been corrupted by the RP# function. As in the read mode above, all internal circuitry is turned off to achieve the power savings. RP# transitions to $V_{\text{IL}}$ , or turning power off to the device will clear the Status Register. #### 3.6 Power-Up Operation The device is designed to offer protection against accidental block erasure or programming during power transitions. Upon power-up, the device is indifferent as to which power supply, V<sub>PP</sub> or V<sub>CC</sub>, powers-up first. Power supply sequencing is not required. A system designer must guard against spurious writes for V<sub>CC</sub> voltages above V<sub>LKO</sub> when V<sub>PP</sub> is active. Since both WE# and CE# must be low for a command write, driving either signal to V<sub>IH</sub> will inhibit writes to the device. The CUI architecture provides an added level of protection since alteration of memory contents can only occur after successful completion of the two-step command sequences. Finally the device is disabled until RP# is brought to V<sub>IH</sub>, regardless of the state of its control inputs. By holding the device in reset (RP# connected to system PowerGood) during power up/down, invalid bus conditions that may occur can be masked. This feature provides yet another level of memory protection. #### 3.6.1 RP# CONNECTED TO SYSTEM RESET The use of RP# during system reset is important with automated write/erase devices. When the system comes out of reset it expects to read from the flash memory. Automated flash memories provide status information when accessed during writes/erase modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization would not occur because the flash memory would be providing the status information instead of array data. Intel's flash memories allow proper CPU initialization following a system reset through the use of the RP# input. In this application RP# is controlled by the same RESET# signal that resets the system CPU. #### 3.7 Power Supply Decoupling Flash memory's power switching characteristics require careful device decoupling methods. System designers should consider three supply current issues: - 1. Standby current levels (I<sub>CCS</sub>) - 2. Active current levels (ICCR) - Transient peaks produced by falling and rising edges of CE#. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress these transient voltage peaks. Each flash device should have a 0.1 $\mu$ F ceramic capacitor connected between each $V_{CP}$ and GND, and between its $V_{PP}$ and GND. These high frequency, inherently low inductance capacitors should be placed as close as possible to the package leads. ## 3.7.1 V<sub>PP</sub> TRACE ON PRINTED CIRCUIT BOARDS Writing to flash memories while they reside in the target system, requires special consideration of the V<sub>PP</sub> power supply trace by the printed circuit board designer. The V<sub>PP</sub> pin supplies the flash memory cells current for programming and erasing. One should use similar trace widths and layout considerations given to the V<sub>CC</sub> power supply trace. Adequate V<sub>PP</sub> supply traces, and decoupling capacitors placed adjacent to the component, will decrease spikes and overshoots. #### 3.7.2 V<sub>CC</sub>, V<sub>PP</sub> AND RP# TRANSITIONS The CUI latches commands as issued by system software and is not altered by $V_{PP}$ or CE# transitions or WSM actions. Its default state upon powerup, after exit from deep power-down mode, or after $V_{CC}$ transitions above $V_{LKO}$ (Lockout voltage), is read array mode. After any Word/Byte Write or Block Erase operation is complete and even after V<sub>PP</sub> transitions down to V<sub>PPLK</sub>, the CUI must be reset to read array mode via the Read Array command when accesses to the flash memory are desired. advance information #### 4.0 ABSOLUTE MAXIMUM RATINGS\* | Operating Temperature | |---------------------------------------------------------------------------------------------------------------------| | During Read40°C to +125°C | | During Block Erase and Word/Byte Write40°C to + 125°C | | Temperature Under Bias 40°C to + 125°C | | Storage Temperature65°C to +125°C | | Voltage on Any Pin | | (except V <sub>CC</sub> , V <sub>PP</sub> , A <sub>9</sub> and RP#) with Respect to GND2.0V to +7.0V(1) | | Voltage on Pin RP# or Pin A <sub>9</sub> with Respect to GND2.0V to +13.5V(1,2) | | V <sub>PP</sub> Program Voltage with Respect<br>to GND during Block Erase<br>and Word/Byte Write2.0V to +14.0V(1,2) | | V <sub>CC</sub> Supply Voltage with Respect to GND2.0V to +7.0V <sup>(1)</sup> | | Output Short Circuit Current | NOTICE: This data sheet contains information on products in the sampling and initial production phases of development. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### **NOTES:** - 1. Minimum DC voltage is -0.5V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20 ns. Maximum DC voltage on input/output pins is $V_{\rm CC}$ + 0.5V which, during transitions, may overshoot to $V_{\rm CC}$ + 2.0V for periods <20 ns. - Maximum DC voltage on V<sub>PP</sub> may overshoot to +14.0V for periods <20ns. Maximum DC voltage on RP# or A<sub>9</sub> may overshoot to 13.5V for periods <20 ns.</li> - Output shorted for no more than one second. No more than one output shorted at a time. #### **5.0 OPERATING CONDITIONS** Table 9. Temperature and V<sub>CC</sub> Operating Conditions | Symbol | Parameter | Notes | Min | Max | Units | |--------|--------------------------------------|-------|------|-------|-------| | TA | Operating Temperature | | -40 | + 125 | °C | | Vcc | V <sub>CC</sub> Supply Voltage (10%) | | 4.50 | 5.50 | Volts | #### 5.1 V<sub>CC</sub> Voltage Table 10. V<sub>CC</sub> Supply Tming | Symbol | Parameter | Notes | Min | Max | Unit | |-------------------|-----------------------------------------------|-------|-----|-----|------| | T <sub>5VPH</sub> | V <sub>CC</sub> at 4.5V (minimum) to RP# High | 1 | 2 | | μs | 1. The T<sub>5VPH</sub> time must be strictly followed to guarantee all other read and write specifications. Figure 7. V<sub>CC</sub> Supply Waveform #### 5.2 DC Characteristics **Table 11. DC Characteristics: Automotive Temperature Operation** | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Conditions | |------------------|--------------------------------------------------|-------|-----------------|-----|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I <sub>I</sub> L | Input Load Current | 1 | | | ± 1.0 | μΑ | $V_{CC} = V_{CC}MAX$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | lLO | Output Leakage Current | 1 | | | ± 10 | μΑ | $V_{CC} = V_{CC} MAX$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | Iccs | V <sub>CC</sub> Standby Current | 1,3 | | 0.8 | 2.5 | mA | V <sub>CC</sub> = V <sub>CC</sub> MAX<br>CE# = RP# = BYTE#<br>= V <sub>IH</sub> | | | | | | 70 | 150 | μА | $V_{CC} = V_{CC} MAX$ $CE# = RP# = WP#$ $= V_{CC} \pm 0.2V$ | | ICCD | V <sub>CC</sub> Deep Power-Down Current | 1 | | 0.2 | 10 | μΑ | $V_{CC} = V_{CC} MAX$<br>$V_{IN} = V_{CC} \text{ or GND}$<br>$RP \# = GND \pm 0.2V$ | | ICCR | V <sub>CC</sub> Read Current for Word<br>or Byte | 1,5,6 | | 50 | 65 | mA | $\begin{array}{c} \text{CMOS} \\ \text{V}_{\text{CC}} = \text{V}_{\text{CC}} \text{MAX} \\ \text{CE} = \text{V}_{\text{IL}} \\ \text{f} = 10 \text{Mhz} (5\text{V}) \\ \text{5} \text{Mhz} (3.3\text{V}) \\ \text{I}_{\text{OUT}} = 0 \text{mA} \\ \text{Inputs} = \text{GND} \pm 0.2\text{V} \\ \text{or} \text{V}_{\text{CC}} \pm 0.2\text{V} \end{array}$ | | | | | * - TOTAL TOTAL | 55 | 70 | mA | $TTL$ $V_{CC} = V_{CC} MAX$ $CE # = V_{IL}$ $f = 10 MHz$ $I_{OUT} = 0 mA$ $Inputs = V_{IL} or V_{IH}$ | | lccw | V <sub>CC</sub> Write Current for Word or Byte | 1,4 | | 25 | 50 | mA | Word/Byte Program in<br>Progress<br>V <sub>PP</sub> = V <sub>PPH</sub> 1 (at 5V) | | | | | | 20 | 45 | mA | Word/Byte Program in<br>Progress<br>V <sub>PP</sub> = V <sub>PPH</sub> 2 (at 12V) | **Table 11. DC Characteristics: Automotive Temperature Operation (Continued)** | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----------------------------------------------|-------|------|-----|------|------|---------------------------------------------------------------------------------------------------------------| | ICCE | V <sub>CC</sub> Erase Current | 1,4 | | 22 | 45 | mA | Block Erase in Progress<br>V <sub>PP</sub> = V <sub>PPH</sub> 1 (at 5V) | | | | | | 18 | 40 | mA | Block Erase in Progress<br>V <sub>PP</sub> = V <sub>PPH</sub> 2 (at 12V) | | ICCES | V <sub>CC</sub> Erase Suspend Current | 1,2 | | 5 | 12.0 | mA | CE# = V <sub>IH</sub><br>Block Erase Suspend<br>V <sub>PP</sub> = V <sub>PPH</sub> 1 (at 5V) | | IPPS | V <sub>PP</sub> Standby Current | 1 | | ± 5 | ± 15 | μΑ | V <sub>PP</sub> ≤ V <sub>CC</sub> | | IPPD | V <sub>PP</sub> Deep Power-down Current | 1 | | 0.2 | 10 | μΑ | $RP# = GND \pm 0.2V$ | | I <sub>PPR</sub> | V <sub>PP</sub> Read Current | 1 | | 50 | 200 | μΑ | V <sub>PP</sub> > V <sub>CC</sub> | | I <sub>PPW</sub> | V <sub>PP.</sub> Write Current for Word/Byte | 1 | | 13 | 30 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Word Write in Progress<br>V <sub>PP</sub> = V <sub>PPH</sub> 1 (at 5V) | | | | | | 8 | 25 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Word Write in Progress<br>V <sub>PP</sub> = V <sub>PPH</sub> 2 (at 12V) | | I <sub>PPE</sub> | V <sub>PP</sub> Erase Current | 1 | | 15 | 25 | mA | V <sub>PP</sub> = V <sub>PPH</sub> Block Erase in Progress V <sub>PP</sub> = V <sub>PPH</sub> 1 (at 5V) | | | | | - | 10 | 20 | mA | V <sub>PP</sub> = V <sub>PPH</sub> Block Erase in Progress V <sub>PP</sub> = V <sub>PPH</sub> 2 (at 12V) | | I <sub>PPES</sub> | V <sub>PP</sub> Erase Suspend Current | 1 | | 50 | 200 | μА | V <sub>PP</sub> = V <sub>PPH</sub> Block Erase Suspend in Progress | | I <sub>RP#</sub> | RP# Boot Block Unlock Current | 1,4 | | | 500 | μА | RP# = V <sub>HH</sub><br>V <sub>PP</sub> = 12V | | ID | A <sub>9</sub> Intelligent Identifier Current | 1,4 | | | 500 | μΑ | $A_9 = V_{1D}$ | | V <sub>ID</sub> | A <sub>9</sub> Intelligent Identifier Voltage | | 11.4 | | 12.6 | ٧ | | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | | 8.0 | ٧ | | Table 11. DC Characteristics: Automotive Temperature Operation (Continued) | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Conditions | | |--------------------|--------------------------------------------|-------|--------------------|-----|------------------------|----------|---------------------------------------------------------------|--| | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub> ± 0.5V | ٧ | | | | V <sub>OL</sub> | Output Low Voltage (TTL) | | | | 0.45 | ٧ | $V_{CC} = V_{CC}MIN$ $I_{OL} = 5.8 \text{ mA}$ $V_{PP} = 12V$ | | | V <sub>OH</sub> 1 | Output High Voltage (TTL) | | 2.4 | | | <b>V</b> | $V_{CC} = V_{CC} MIN$<br>$I_{OH} = -1.5 mA$ | | | V <sub>OH</sub> 2 | Output High Voltage (CMOS) | | V <sub>CC</sub> 4V | | | ٧ | $V_{CC} = V_{CC} MIN$ $I_{OH} = -100 \mu A$ | | | V <sub>PPLK</sub> | V <sub>PP</sub> Lock - Out Voltage | 3 | 0.0 | | 1.5 | > | Complete Write<br>Protection | | | V <sub>PPH</sub> 1 | V <sub>PP</sub> (Program/Erase Operations) | | 4.5 | | 5.5 | ٧ | V <sub>PP</sub> at 5V | | | V <sub>PPH</sub> 2 | V <sub>PP</sub> (Program/Erase Operations) | | 11.4 | | 12.6 | ٧ | V <sub>PP</sub> at 12V | | | V <sub>LKO</sub> | V <sub>CC</sub> Erase/Write Lock Voltage | | 3.5 | | | ٧ | V <sub>PP</sub> = 12V | | | V <sub>HH</sub> | RP# Unlock Voltage | | 11.4 | | 12.6 | > | Boot Block<br>Write/Erase<br>V <sub>PP</sub> = 12V | | #### NOTES: and V<sub>PPLK</sub>. 4. Sampled, not 100% tested. All currents are in RMS unless otherwise noted. Typical values at V<sub>CC</sub> = 5.0V, T = 25°C. These currents are valid for all product versions (packages and speeds). I<sub>CCES</sub> is specified with the device de-selected. If the devices is read while in erase suspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>. Block erases and word/byte writes are inhibited when V<sub>PP</sub> = V<sub>PPLK</sub>, and not guaranteed in the range between V<sub>PPH</sub>1 <sup>5.</sup> Automatic Power Savings (APS) reduces I<sub>CCR</sub> to less than 1 mA typical, in static operation. <sup>6.</sup> CMOS Inputs are either V<sub>CC</sub> ± 0.2V or GND ± 0.2V. TTL Inputs are either V<sub>IL</sub> or V<sub>IH</sub>. Figure 8, 5V Inputs and Measurement Points Figure 9. 5V Standard Test Configuration #### 5.3 AC Characteristics Table 12. AC Characteristics: Read Only Operations<sup>(1)</sup> (Automotive Temperature) | Symbol | Parameter | Note | Min | Max | Unit | |-------------------|--------------------------------------------------------------------|------|-----|-----|------| | tavav | Read Cycle Time | | 80 | | ns | | tavov | Address to Output Delay | | | 80 | ns | | tELQV | CE# to Output Delay | 2 | | 80 | ns | | t <sub>PHQV</sub> | RP# to Output Delay | | | 550 | ns | | tGLQV | OE# to Output Delay | 2 | | 40 | ns | | t <sub>ELQX</sub> | CE# to Output in Low Z | 3 | 0 | | ns | | tEHQZ | CE# to Output in High Z | 3 | | 30 | ns | | tGLQX | OE# to Output in Low Z | 3 | 0 | | ns | | tghaz | OE# to Output in High Z | 3 | | 30 | ns | | tон | Output Hold from Address CE#, or OE# Change Whichever Occurs First | 3 | 0 | 0 | ns | | t <sub>ELFL</sub> | CE# Low to BYTE High or Low | 3 | | 5 | ns | | tavel | Address to BYTE# High or Low | 3 | | 5 | ns | | t <sub>FLQV</sub> | BYTE# to Output Delay | 3,4 | | 80 | ns | | t <sub>FLQZ</sub> | BYTE# low to Output in High Z | 3 | | 30 | ns | #### NOTES: See AC Input/Output Reference Waveform for timing measurements. 2. OE# may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE# without impact on t<sub>CE</sub>. 3. Sampled, but not 100% tested. 5. See 5V Standard Test Configuration. (Figure 9) t<sub>FLQV</sub>, BYTE# switching low to valid output delay will be equal to t<sub>AVQV</sub>, measured from the time DQ<sub>15</sub>/A<sub>-1</sub> becomes valid. Figure 10. AC Waveforms for Read Operations Figure 11. BYTE # Timing Diagram for Both Read and Write Operations with V<sub>CC</sub> at 5V Table 13. AC Characteristics: WE # — Controlled Write Operations<sup>(1)</sup> (Automotive Temperature) | Symbol | Parameter | Notes | Min | Max | Unit | |--------------------|------------------------------------------|-------|-----|-----|------| | t <sub>AVAV</sub> | Write Cycle Time | | 80 | | ns | | tpHWL | RP# High Recovery to WE# Going Low | | 450 | | ns | | t <sub>ELWL</sub> | CE# Setup to WE# Going Low | | 0 | | ns | | t <sub>PHHWH</sub> | Boot Block Lock Setup to WE # Going High | 6,8 | 100 | | ns | | typwh | V <sub>PP</sub> Setup to WE# Going High | 5,8 | 100 | | ns | | tavwh | Address Setup to WE# Going High | 3 | 60 | | ns | | <sup>t</sup> DVWH | Data Setup to WE# Going High | 4 | 60 | | ns | | twiwh | WE# Pulse Width | | 60 | | ns | | twhox | Data Hold Time from WE# High | 4 | 0 | | ns | | twhax | Address Hold Time from WE# High | 3 | 10 | | ns | | twheh | CE# Hold Time from WE# High | | 10 | | ns | | twhwL | WE# Pulse Width High | | 20 | | ns | | twHQV1 | Duration of Word/Byte Write Operation | 2,5 | 7 | | μs | | twHQV2 | Duration of Erase Operation (Boot) | 2,5,6 | 0.4 | | s | | twHQV3 | Duration of Erase Operation (Parameter) | 2,5 | 0.4 | | s | | twHQV4 | Duration of Erase Operation (Main) | 2,5 | 0.7 | | S | | t <sub>QWL</sub> | V <sub>PP</sub> Hold from Valid SRD | 5,8 | 0 | | ns | | tQVPH | RP# V <sub>HH</sub> Hold from Valid SRD | 6,8 | 0 | | ns | | t <sub>PHBR</sub> | Boot-Block Relock Delay | 7,8 | | 100 | ns | #### NOTES: - Read timing characteristics during write and erase operations are the same as during read-only operations. Refer to AC Characteristics during read mode. - The on-chip WSM completely automates Program/Erase operations; Program/Erase algorithms are now controlled internally which includes verify and margining operations. - 3. Refer to command definition table for valid AIN. - 4. Refer to command definition table for valid DIN. - 5. Program/Erase durations are measured to valid SRD data (successful operation, SR.7 = 1) - 6. For boot block Program/Erase, RP# should be held at V<sub>HH</sub> or WP# should be held at V<sub>IH</sub> until operation completes successfully. - 7. Time tphBR is required for successful relocking of the boot block. - 8. Sampled, but not 100% tested. - 9. Vpp at 5.0V. - 10. VPP at 12.0V. - 11. See 5V Standard Test Configuration. Figure 12. AC Waveforms for Write and Erase Operations (WE #-Controlled Writes) #### A28F400BR-T/B Table 14. AC Characteristics: CE #---Controlled Write Operations (1,12) | Symbol | Parameter | Notes | Min | Max | Unit | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|------| | tavav | Write Cycle Time | | 80 | | ns | | tPHEL | 55 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O 5 % O | | | 450 | ns | | twlEL | WE# Setup to CE# Going Low | | 0 | | ns | | t <sub>PHHEH</sub> | Boot Block Lock Setup to CE# Going High | 6,8 | 100 | | ns | | t <sub>VPEH</sub> | V <sub>PP</sub> Setup to CE# Going High | 5,8 | 100 | | ns | | t <sub>AVEH</sub> | Address Setup to CE# Going High | | 60 | | ns | | <sup>t</sup> DVEH | Data Setup to CE# Going High | 3 | 60 | | ns | | tELEH | CE# Pulse Width | 4 | 60 | | ns | | tEHDX | Data Hold Time from CE# High | | 0 | | ns | | tEHAX | Address Hold Time from CE# High | 4 | 10 | | ns | | tehwh | WE# Hold Time from CE# High | 3 | 10 | | ns | | t <sub>EHEL</sub> | CE# Pulse Width High | | 20 | | ns | | t <sub>EHQV1</sub> | Duration of Word/Byte Write Operation | 2,5 | 7 | | μs | | t <sub>EHQV2</sub> | Duration of Erase Operation (Boot) | 2,5,6 | 0.4 | | s | | t <sub>EHQV3</sub> | Duration of Erase Operation (Parameter) | 2,5 | 0.4 | | s | | t <sub>EHQV4</sub> | Duration of Erase Operation (Main) | 2,5 | 0.7 | | s | | tQWL | V <sub>PP</sub> Hold from Valid SRD | 5,8 | 0 | | ns | | tQVPH | RP# V <sub>HH</sub> Hold from Valid SRD | 6,8 | 0 | | ns | | t <sub>PHBR</sub> | Boot-Block Relock Delay | 7,8 | | 100 | ns | See WE# Controlled Write Operations for notes 1 through 11. 12. Chip-Enable controlled writes: Write operations are driven by the valid combination of CE# and WE# in systems where CE# defines the write pulse-width (within a longer WE# timing waveform), all set-up, hold and inactive WE# times should be measured relative to the CE# waveform. Figure 13. Alternate AC Waveforms for Write and Erase Operations (CE#-Controlled Writes) Table 15. Extended Temperature Operations—Erase and Program Timings | Parameter | V <sub>PP</sub> = 5 | V ± 10% | V <sub>PP</sub> = 1 | | | |-----------------------------------|---------------------|---------|---------------------|-----|------| | raiametei | Тур | Max | Тур | Max | Unit | | Boot/Parameter Block Erase Time | 0.8 | 7.8 | 0.34 | 4.0 | s | | Main Block Erase Time | 1.9 | 15.4 | 1.1 | 7.1 | s | | Main Block Write Time (Byte Mode) | 1.4 | 16.8 | 1.2 | 6.8 | s | | Main Block Write Time (Word Mode) | 0.9 | 8.4 | 0.6 | 3.4 | s | All numbers are sampled, not 100% tested. #### **6.0 ADDITIONAL INFORMATION** #### 6.1 Ordering Information #### 6.2 References | Order Number | Document | | | | | | |---------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|--|--| | 292130 | AB-57 "Boot Block Architecture for Safe Firmware Updates" | | | | | | | 292154 | AB-60 "2/4/8-Mbit SmartVoltage Boot Block Flash Memory Family" | | | | | | | 292098 AP-363 "Extended Flash BIOS Concepts for Portable Computers" | | | | | | | | 292148 | AP-604 "Using Intel's Boot Block Flash Memory Parameter Blocks to Replace EEPROM" | | | | | | | 290448 | 28F002/200BX-T/B 2-Mbit Boot Block Flash Memory Datasheet | | | | | | | 290449 | 28F002/200BL-T/B 2-Mbit Low Power Boot Block Flash Memory Datasheet | | | | | | | 290450 | 28F004/400BL-T/B 4-Mbit Low Power Boot Block Flash Memory Datasheet | | | | | | | 290451 | 28F004/400BX-T/B 4-Mbit Boot Block Flash Memory Datasheet | | | | | | | 290531 | 2-Mbit SmartVoltage Boot Block Flash Memory Family Datasheet | | | | | | | 290539 | | | | | | | ## 6.3 Revision History | Number | Description | |--------|----------------------------------------------------------------| | -001 | Initial release of datasheet | | -002 | Changed RP# AC Characteristic Changed V <sub>LKO</sub> to 3.5V |