# ASSP

Single Serial Input PLL Frequency Synthesizer On-chip 2.5 GHz Prescaler

# **MB15E07SR**

# DESCRIPTION

The Fujitsu MB15E07SR is a serial input Phase Locked Loop (PLL) frequency synthesizer with a 2.5 GHz prescaler. The 2.5 GHz prescaler has a dual modulus division ratio of 32/33 or 64/65 enabling pulse swallowing operation.

The supply voltage range is between 2.7 V and 5.0 V. A refined charge pump supplies well-balanced output currents of 1.0 mA and 4.0 mA. The charge pump current is selectable by serial data.

The phase noise of MB15E07SR was drastically improved comparing with the former single PLL, MB15E07SL. The data format of serial data and the pin assignments except for  $\phi P$ ,  $\phi R$  and OSCout pins are same as the former one, so it is easy to replace the former one.

MB15E07SR is ideally suited for the base station of GSM (Global System for Mobile Communications) and PCS.

# FEATURES

- High frequency operation: 2.5 GHz Max
- Low power supply voltage:  $V_{CC} = 2.7 \text{ V to } 5.0 \text{ V}$
- Ultra Low power supply current: Icc = 8.0 mA Typ (Vcc = Vp = 3.75 V, Ta = +25°C, in locking state)
- Direct power saving function: Power supply current in power saving mode

Typ 0.1  $\mu$ A (Vcc = Vp = 3.75 V, Ta = +25°C)

• Dual modulus prescaler: 32/33 or 64/65

### PACKAGES







#### (Continued)

- Serial input 14-bit programmable reference divider: R = 3 to 16,383
- Serial input programmable divider consisting of:
  - Binary 7-bit swallow counter: 0 to 127
  - Binary 11-bit programmable counter: 3 to 2,047
- Software selectable charge pump current
- On-chip phase control for phase comparator
- Built-in digital locking detector circuit to detect PLL locking and unlocking
- Operating temperature: Ta = -40 °C to +85 °C

# ■ PIN ASSIGNMENTS



# ■ PIN DESCRIPTIONS

| Pin   | no. | Pin     | I/O | Descriptions                                                                                                                                                                                                                                                 |
|-------|-----|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSSOP | BCC | name    | 1/0 | Descriptions                                                                                                                                                                                                                                                 |
| 1     | 16  | OSCIN   | I   | Programmable reference divider input. Connection to a TCXO.                                                                                                                                                                                                  |
| 2     | 1   | N.C.    | _   | No connection.                                                                                                                                                                                                                                               |
| 3     | 2   | VP      | _   | Power supply voltage input for the charge pump.                                                                                                                                                                                                              |
| 4     | 3   | Vcc     | -   | Power supply voltage input.                                                                                                                                                                                                                                  |
| 5     | 4   | Do      | 0   | Charge pump output.<br>Phase of the charge pump can be selected via programming of the FC bit.                                                                                                                                                               |
| 6     | 5   | GND     | -   | Ground.                                                                                                                                                                                                                                                      |
| 7     | 6   | Xfin    | Ι   | Prescaler complementary input, which should be grounded via a capacitor.                                                                                                                                                                                     |
| 8     | 7   | fin     | Ι   | Prescaler input.<br>Connection to an external VCO should be done via AC coupling.                                                                                                                                                                            |
| 9     | 8   | Clock   | Ι   | Clock input for the 19-bit shift register.<br>Data is shifted into the shift register on the rising edge of the clock.<br>(Open is prohibited.)                                                                                                              |
| 10    | 9   | Data    | Ι   | Serial data input using binary code.<br>The last bit of the data is a control bit. (Open is prohibited.)                                                                                                                                                     |
| 11    | 10  | LE      | Ι   | Load enable signal input. (Open is prohibited.)<br>When LE is set high, the data in the shift register is transferred to a latch<br>according to the control bit in the serial data.                                                                         |
| 12    | 11  | PS      | I   | Power saving mode control. This pin must be set at "L" at Power-ON.<br>(Open is prohibited.)<br>PS = "H"; Normal mode<br>PS = "L"; Power saving mode                                                                                                         |
| 13    | 12  | N.C.    | -   | No connection.                                                                                                                                                                                                                                               |
| 14    | 13  | LD/fout | 0   | Lock detect signal output (LD)/phase comparator monitoring output (fout).<br>The output signal is selected via programming of the LDS bit.<br>LDS = "H"; outputs fout (fr/fp monitoring output)<br>LDS = "L"; outputs LD ("H" at locking, "L" at unlocking.) |
| 15    | 14  | N.C.    | -   | No connection.                                                                                                                                                                                                                                               |
| 16    | 15  | N.C.    | _   | No connection.                                                                                                                                                                                                                                               |

BLOCK DIAGRAM



#### Rating Symbol Condition Unit Remark Parameter Min Max Vcc -0.5 5.5 V \_ Power supply voltage VP Vcc 6.0 V \_ Vı Vcc + 0.5 V Input voltage -0.5 V Vo Except Do GND Vcc Output voltage Vo GND VP V Do °C Storage temperature Tstg -55 +125\_

### ABSOLUTE MAXIMUM RATINGS

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

### RECOMMENDED OPERATING CONDITIONS

| Parameter             | Symbol |     | Value     | Unit | Remark |        |
|-----------------------|--------|-----|-----------|------|--------|--------|
| Falameter             | Symbol | Min | Min Typ M |      | Unit   | Remark |
|                       | Vcc    | 2.7 | 3.75      | 5.0  | V      |        |
| Power supply voltage  | VP     | Vcc | -         | 5.5  | V      |        |
| Input voltage         | Vı     | GND | -         | Vcc  | V      |        |
| Operating temperature | Та     | -40 | _         | +85  | °C     |        |

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

# ELECTRICAL CHARACTERISTICS

(Vcc = 2.7 V to 5.0 V, Ta = -40°C to +85°C)

| Demonster                     |                   | Sym-   | 0                                                                  | -1:4:             |                         | Value             |                  | 11   |
|-------------------------------|-------------------|--------|--------------------------------------------------------------------|-------------------|-------------------------|-------------------|------------------|------|
| Parameter                     |                   | bol    | Con                                                                | dition            | Min                     | Тур               | Мах              | Unit |
| Power supply current*1        |                   | Icc*1  | fin = 2500 MHz,                                                    | Vcc = Vp = 3.75 V | _                       | 8.0               | _                | mA   |
| Power saving current          |                   | PS     | PS = "L"                                                           |                   | _                       | 0.1* <sup>2</sup> | 20               | μA   |
|                               | fin               | fın    | 50 $\Omega$ system                                                 |                   | 100                     | _                 | 2500             | MHz  |
| Operating frequency           | OSCIN             | OSCIN  |                                                                    | _                 | 3                       | _                 | 40               | MHz  |
|                               | fin *3            | Dfin   | 100 MHz to 300                                                     | MHz               | -6                      | _                 | +2               | dBm  |
| Input sensitivity             | fin* <sup>3</sup> | Pfin   | 300 MHz to 250                                                     | -15               | _                       | +2                | dBm              |      |
|                               | OSCIN*3           | Vosc   |                                                                    | _                 | 0.5                     | _                 | Vcc              | Vp-p |
| "H" level input voltage       | Data,             | Vін    |                                                                    | _                 | $V\text{cc} \times 0.7$ | _                 | -                |      |
| "L" level input voltage       | Clock,<br>LE, PS  | Vı∟    |                                                                    | _                 | _                       | _                 | $Vcc \times 0.3$ | V    |
| "H" level input current       | Data,             | IH*4   |                                                                    | _                 | -1.0                    | _                 | +1.0             |      |
| "L" level input current       | Clock,<br>LE, PS  | IL*4   |                                                                    | _                 | -1.0                    | -                 | +1.0             | μA   |
| "H" level input current       | 000               | Ін     |                                                                    | _                 | 0                       | _                 | +100             |      |
| "L" level input current       | OSCIN             | IL*4   |                                                                    | _                 | -100                    | _                 | 0                | μA   |
| "H" level output voltage      | LD/fout           | Vон    | $V_{CC} = V_{P} = 3.75$                                            | V, Іон = –1 mA    | Vcc - 0.4               | _                 | _                | v    |
| "L" level output voltage      | LD/IOUL           | Vol    | $V_{CC} = V_{P} = 3.75$                                            | V, Io∟ = 1 mA     | _                       | _                 | 0.4              | V    |
| "H" level output voltage      | Do                | Vdoh   | $V_{CC} = V_{P} = 3.75$                                            | V, Іоон = -0.5 mA | V <sub>P</sub> – 0.4    | _                 | -                | V    |
| "L" level output voltage      | DU                | Vdol   | $V_{CC} = V_{P} = 3.75$                                            | V, Idol = 0.5 mA  | -                       | -                 | 0.4              | v    |
| High impedance cutoff current | Do                | IOFF   | $V_{CC} = V_{P} = 3.75$ Vorf = 0.5 V to V                          |                   | _                       | -                 | 2.5              | nA   |
| "H" level output current      | LD/fout           | Іон    |                                                                    | _                 | -                       | _                 | -1.0             | m۸   |
| "L" level output current      | LD/IOUL           | lol    | _                                                                  |                   | 1.0                     | _                 | -                | mA   |
| "H" level output current      |                   | DOH*4  | Vcc = 3.75 V,                                                      |                   | _                       | -4.0              | -                |      |
| Do                            |                   | IDOH . | V <sub>P</sub> = 3.75 V,                                           | CS bit = "0"      | _                       | -1.0              | -                | mA   |
| "L" level output current      | DU                | Inci   | $V_{DO} = V_P/2$<br>Ta = +25°C                                     | CS bit = "1"      | _                       | 4.0               | -                | ША   |
|                               |                   | DOL    | 14 - 120 0                                                         | CS bit = "0"      | _                       | 1.0               | -                |      |
| Ідог/Ідон                     |                   | DOMT*5 | $V_{DO} = V_P/2$                                                   |                   | -                       | 5                 | -                | %    |
| Charge pump current rate      | vs Vdo            | DOVD*6 | $0.5 \text{ V} \leq \text{V}_{\text{DO}} \leq \text{V}_{\text{P}}$ | – 0.7 V           | _                       | 10                |                  | %    |
|                               | vs Ta             | DOTA*7 | - 40°C ≤ Ta ≤ +8                                                   | 35°C              | -                       | 3                 | _                | %    |

\*1: Conditions; fosc = 13 MHz, Vosc =  $1.2 \text{ V}_{PP}$ , Ta = +25°C, in locking state.

\*2:  $V_{CC} = V_P = 3.75$  V, fosc = 13 MHz, Vosc = 1.2  $V_{PP}$ , Ta = +25°C, in power saving mode

\*3: AC coupling. 1000 pF capacitor is connected under the condition of minimum operating frequency.

\*4: The symbol "-" (minus) means direction of current flow.

\*5: Vcc = V<sub>P</sub> = 3.0 V, Ta = +25°C (||I<sub>3</sub>| - |I<sub>4</sub>||) / [(|I<sub>3</sub>| + |I<sub>4</sub>|) /2] × 100(%)

(Continued)

#### (Continued)

\*6:  $V_{CC} = V_P = 3.0 \text{ V}, \text{ Ta} = +25^{\circ}\text{C} [(||I_2| - |I_1||)/2] / [(|I_1| + |I_2|)/2] \times 100(\%) (Applied to each I_{DOL}, I_{DOH})$ \*7:  $V_{CC} = V_P = 3.0 \text{ V}, V_{DO} = V_P/2 (||I_{DO(+85^{\circ}\text{C})}| - |I_{DO(-40^{\circ}\text{C})}||/2) / (|I_{DO(+85^{\circ}\text{C})}| + |I_{DO(-40^{\circ}\text{C})}|/2) \times 100(\%) (Applied to each I_{DOL}, I_{DOH})$ 



# ■ FUNCTIONAL DESCRIPTION

### 1. Pulse Swallow Function

The divide ratio can be calculated using the following equation:

 $f_{VCO} = [(M \times N) + A] \times f_{OSC} \div R \quad (A < N)$ 

- fvco : Output frequency of external voltage controlled oscillator (VCO)
- N : Preset divide ratio of binary 11-bit programmable counter (3 to 2,047)
- A : Preset divide ratio of binary 7-bit swallow counter ( $0 \le A \le 127$ )
- fosc : Output frequency of the reference frequency oscillator
- R : Preset divide ratio of binary 14-bit programmable reference counter (3 to 16,383)
- M : Preset divide ratio of modulus prescaler (32 or 64)

#### 2. Serial Data Input

Serial data is processed using the Data, Clock, and LE pins. Serial data controls the programmable reference divider and the programmable divider separately.

Binary serial data is entered through the Data pin.

One bit of data is shifted into the shift register on the rising edge of the Clock. When the LE signal pin is taken high, stored data is latched according to the control bit data as follows:

### Table 1. Control Bit

| Control bit (CNT) | Destination of serial data             |
|-------------------|----------------------------------------|
| Н                 | For the programmable reference divider |
| L                 | For the programmable divider           |

#### (1) Shift Register Configuration

| F                    | Progra          | amma   | able R                           | Refere                                                                            | nce C                                | Count                                  | er                    |                  |        |         |         |         |         |         |       |                                    |                                                                |          |
|----------------------|-----------------|--------|----------------------------------|-----------------------------------------------------------------------------------|--------------------------------------|----------------------------------------|-----------------------|------------------|--------|---------|---------|---------|---------|---------|-------|------------------------------------|----------------------------------------------------------------|----------|
| LSB<br>↓             |                 |        |                                  |                                                                                   |                                      |                                        |                       | Data             | a Flov | v —     |         |         | •       |         |       |                                    |                                                                | MSB<br>∳ |
| 1                    | 2               | 3      | 4                                | 5                                                                                 | 6                                    | 7                                      | 8                     | 9                | 10     | 11      | 12      | 13      | 14      | 15      | 16    | 17                                 | 18                                                             | 19       |
| C<br>N<br>T          | R<br>1          | R<br>2 | R<br>3                           | R<br>4                                                                            | R<br>5                               | R<br>6                                 | R<br>7                | R<br>8           | R<br>9 | R<br>10 | R<br>11 | R<br>12 | R<br>13 | R<br>14 | sw    | FC                                 | LDS                                                            | CS       |
| SW<br>FC<br>LD<br>CS | to R1<br>V<br>S | 4 :    | Divide<br>Phas<br>LD/fo<br>Chare | rol bit<br>e ratio<br>e ratio<br>e cont<br>e cont<br>u⊤ sigr<br>ge pur<br>ut with | settir<br>rol bit<br>nal se<br>np cu | ng bit<br>for th<br>lect bi<br>rrent s | for the<br>e pha<br>t | e preso<br>se co | caler  | (32/33  |         |         | ounter  | (3 to   | 16,38 | 3) [Ta<br>[Ta<br>[Ta<br>[Ta<br>[Ta | able 1]<br>able 2]<br>able 5]<br>able 8]<br>able 7]<br>able 6] |          |

|                                                                                                                                                                                                                                 | Prog   | ramm   | able ( | Count  | ter    |        |        |        |        |        |        |        |        |        |        |        |         |          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------|----------|
| LSB<br>↓                                                                                                                                                                                                                        |        |        |        |        |        |        |        | Dat    | a Flov | v —    | •      |        |        |        |        |        |         | MSE<br>V |
| 1                                                                                                                                                                                                                               | 2      | 3      | 4      | 5      | 6      | 7      | 8      | 9      | 10     | 11     | 12     | 13     | 14     | 15     | 16     | 17     | 18      | 19       |
| C<br>N<br>T                                                                                                                                                                                                                     | A<br>1 | A<br>2 | A<br>3 | A<br>4 | A<br>5 | A<br>6 | A<br>7 | N<br>1 | N<br>2 | N<br>3 | N<br>4 | N<br>5 | N<br>6 | N<br>7 | N<br>8 | N<br>9 | N<br>10 | N<br>11  |
| CNT: Control bit[Table 1]N1 to N11: Divide ratio setting bits for the programmable counter (3 to 2,047)[Table 3]A1 to A7: Divide ratio setting bits for the swallow counter (0 to 127)[Table 4]Note: Data input with MSB first. |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |         |          |

Table 2. Binary 14-bit Programmable Reference Counter Data Setting

| Divide ratio (R) | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 |
|------------------|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|
| 3                | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |
| 4                | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| •                |     |     |     |     | •   |    | •  |    | •  |    |    |    | •  | •  |
| 16383            | 1   | 1   | 1   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

Note: Divide ratio less than 3 is prohibited.

### Table 3. Binary 11-bit Programmable Counter Data Setting

| Divide ratio (N) | N11 | N10 | N9 | N8 | N7 | N6 | N5 | N4 | N3 | N2 | N1 |
|------------------|-----|-----|----|----|----|----|----|----|----|----|----|
| 3                | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |
| 4                | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| •                | •   | •   |    |    |    | •  |    | •  | •  |    | •  |
| 2047             | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

Note: Divide ratio less than 3 is prohibited.

| Divide ratio (A) | A7 | A6 | A5 | A4 | A3 | A2 | A1 |
|------------------|----|----|----|----|----|----|----|
| 0                | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1                | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
|                  | •  | •  | •  | •  | •  | •  | •  |
| 127              | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

### Table 4. Binary 7-bit Swallow Counter Data Setting

#### Table 5. Prescaler Data Setting

| SW | Prescaler divide ratio |
|----|------------------------|
| 1  | 32/33                  |
| 0  | 64/65                  |

#### **Table 6. Charge Pump Current Setting**

| CS | Current value |
|----|---------------|
| 1  | ±4.0 mA       |
| 0  | ±1.0 mA       |

### Table 7. LD/fout Output Select Data Setting

| LDS | LD/fout output signal |
|-----|-----------------------|
| 1   | fout signal           |
| 0   | LD signal             |

#### (2) Relation between the FC Input and Phase Characteristics

The FC bit changes the phase characteristics of the phase comparator. The internal charge pump output level  $(D_0)$  is reversed according to the FC bit. Also, the monitor pin  $(f_{OUT})$  output is controlled by the FC bit. The relationship between the FC bit and  $D_0$  is shown below.

Table 8. FC Bit Data Setting (LDS = "1")

|         | FC = 1 |           | FC = 0 |           |
|---------|--------|-----------|--------|-----------|
|         | Do     | LD/fout   | Do     | LD/fout   |
| fr > f⊳ | Н      |           | L      |           |
| fr < f⊳ | L      | fout = fr | Н      | fout = fp |
| fr = f⊳ | Z*     |           | Z*     |           |

\*: High impedance

When designing a synthesizer, the FC pin setting depends on the VCO and LPF characteristics.



### 3. Power Saving Mode (Intermittent Mode Control Circuit)

#### Table 9. PS Pin Setting

| PS pin | Status            |
|--------|-------------------|
| Н      | Normal mode       |
| L      | Power saving mode |

The intermittent mode control circuit reduces the PLL power consumption.

By setting the PS pin low, the device enters into the power saving mode, reducing the current consumption. See the Electrical Characteristics chart for the specific value.

The phase detector output, Do, becomes high impedance.

For the signal PLL, the lock detector, LD, remains high, indicating a locked condition.

Setting the PS pin high, releases the power saving mode, and the device works normally.

The intermittent mode control circuit also ensures a smooth startup when the device returns to normal operation. When the PLL is returned to normal operation, the phase comparator output signal is unpredictable. This is because of the unknown relationship between the comparison frequency (fp) and the reference frequency (fr) which can cause a major change in the comparator output, resulting in a VCO frequency jump and an increase in lockup time.

To prevent a major VCO frequency jump, the intermittent mode control circuit limits the magnitude of the error signal from the phase detector when it returns to normal operation.

Note: When power (Vcc) is first applied, the device must be in standby mode, PS = Low, for at least 1 μs. The serial data input after the power supply becames stable, and then the power saving mode is released after completed the data input.



### ■ SERIAL DATA INPUT TIMING



On the rising edge of the clock, one bit of data is transferred into the shift register.

| Parameter | Min | Тур | Max | Unit |
|-----------|-----|-----|-----|------|
| t1        | 20  | -   | -   | ns   |
| t2        | 20  | -   | -   | ns   |
| tз        | 30  | -   | _   | ns   |
| t4        | 30  | _   | _   | ns   |

| Parameter      | Min | Тур | Мах | Unit |
|----------------|-----|-----|-----|------|
| t5             | 100 | -   | -   | ns   |
| t <sub>6</sub> | 20  | Ι   | Ι   | ns   |
| t7             | 100 | -   | -   | ns   |

Note: LE should be "L" when the data is transferred into the shift register.

# ■ PHASE COMPARATOR OUTPUT WAVEFORM





# ■ MEASURMENT CIRCUIT (for Measuring Input Sensitivity fin/OSC<sub>IN</sub>)

# ■ TYPICAL CHARACTERISTICS

### 1. fin Input Sensitivity





#### 3. Do output current



#### 4. fin input impedance



#### 5. OSCIN input impedance







(Continued)



### ■ APPLICATION EXAMPLE



# USAGE PRECAUTIONS

To protect against damage by electrostatic discharge, note the following handling precautions:

-Store and transport devices in conductive containers.

-Use properly grounded workstations, tools, and equipment.

-Turn off power before inserting device into or removing device from a socket.

-Protect leads with a conductive sheet when transporting a board-mounted device.

# ORDERING INFORMATION

| Part number  | Package                                | Remarks |
|--------------|----------------------------------------|---------|
| MB15E07SRPFT | 16-pin, Plastic TSSOP<br>(FPT-16P-M07) |         |
| MB15E07SRPV1 | 16-pad, Plastic BCC<br>(LCC-16P-M06)   |         |



#### (Continued)



# FUJITSU LIMITED

#### All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

#### F0505 © 2005 FUJITSU LIMITED Printed in Japan