# C57401 C57401A C57402 C57402A 57401 57401A 57402 57402A Military Standard FIFOs 64x4 64x5 Cascadable & Standalone Memory ### **DISTINCTIVE CHARACTERISTICS** - · Choice of 7 or 10 MHz shift-out/shift-in rates - Choice of standalone or cascadable devices - · Choice of 4-bit or 5-bit data width - · TTL Inputs and outputs - Cascadable devices readily expandable in the word and bit dimension - Standalone devices expandable in the word dimension only - Structured pinouts. Output pins directly opposite corresponding inputs pins - · Asynchronous operation - Dose rate (transient upset) junction-isolated bipolar process 2x10<sup>10</sup> RADs (SI)/s recovery time of 50 to 70 µs from a 1µs pulse - Neutron fluence (permanent damage): 1x10<sup>13</sup> N/cm<sup>2</sup> ### **GENERAL DESCRIPTION** The C/57401/1A and C57402/2A are "fall through" highspeed First-In First-Out (FIFO) memories organized 64 words by 4 bits and 64 words by 5 bits respectively. FIFO word width and depth are expandable on cascadable devices. Standalone devices are expandable in word width only. #### **Ordering Information** | PART NUMBER | PINS | PACKAGE | PACKAGE<br>TYPE | MIL-M-38510<br>CASE OUTLINE | CASCADABLE/<br>STANDALONE | DESCRIPTION | |-------------|-------|---------|-----------------------|-----------------------------|---------------------------|---------------------------| | | | CD 016 | Ceramic Dip | D-2 | Standalone | 7 MHz 64X4 FIFO | | 57401* | 16 | CL 020 | Leadless Chip Carrier | C-2 | Standalone | 7 WINZ 04X4 FW O | | | | CD 016 | Ceramic Dip | D-2 | Standalone | 10 MHz 64X4 FIFO | | 57401A* | 16 | CL 020 | Leadless Chip Carrier | C-2 | Standalone | TO MINZ 64A4 FIFO | | | | CD 018 | Ceramic Dip | D-6 | Standalone | 7 MHz 64X5 FIFO | | 57402 1 | 18 CL | CL 020 | Leadless Chip Carrier | C-2 | Standalone | 7 MHZ 04X3 FIFO | | | | CD 018 | Ceramic Dip | D-6 | Standalone | 10 MHz 64X5 FIFO | | 57402A | 18 | CL 020 | Leadless Chip Carrier | C-2 | Standalone | 10 MHZ 64A5 FIFO | | | | CD 016 | Ceramic Dip | D-2 | Cascadable | 7 MHz 64X4 FIFO | | C57401* | 16 | CL 020 | Leadless Chip Carrier | C-2 | Cascadable | 7 MH2 04X4711 O | | | | CD 016 | Ceramic Dip | D-6 | Cascadable | 10 MHz 64X4 FIFO | | C57401A* | 16 | CL 020 | Leadless Chip Carrier | C-2 | Cascadable | 10 WIFIZ 04X4 FIII O | | | | CD 018 | Ceramic Dip | D-6 | Cascadable | 7 MHz 64X5 FIFO | | C57402 | 18 | CL 020 | Leadless Chip Carrier | C-2 | Cascadable | 7 WITE 04X3 FIFO | | | | CD 018 | Ceramic Dip | D-6 | Cascadable | 10 MHz 64X5 FIFO | | C57402A | 18 | CL 020 | Leadless Chip Carrier | C-2 | Cascadable | 10 1911 12 0 7 7 5 1 11 0 | Also available in Ceramic Flatpackage. Contact factory for detail. soso12 2-192 Publication # Rev. Amendment 11815 A /0 Issue Date: January 1989 505 127 **CONNECTION DIAGRAMS** INPUT READY SHIFT NC NC VCC NC 1 16 VCC 2 1 20 19 INPUT READY 2 5 SHIFT OUT SHIFT IN 18 SHIFT IN 3 14 OUTPUT READY NC 57401 57401A C57401 C57401A OUTPUT 17 5 57401 57401A C57401 **⅓** ∞ DO D0 🖪 12 01 D1 6 16 00 D1 5 DATA OUTPUTS 11 02 D2 15 D2 6 01 D3 7 10 03 NC 14 02 MASTER RESET GND To 10 11 12 13 D3 GND MR O3 NC INPUT SHIFT 18 VCC NC 1 NC VCC INPUT READY 2 17 SHIFT OUT 3 2 1 20 19 OUTPUT READY OUTPUT READY SHIFT IN 3 SHIFT IN 18 15 00 00 4 57402 57402A C57402 C57402A 17 DO 5 57402 57402A C57402 C57402A 00 D1 5 14 01 16 D1 6 01 DATA 13 02 D2 6 OUTPUTS D2 7 15 02 D3 7 12 03 D3 8 14 O3 1 04 10 11 12 13 10 MASTER RESET GND 9 D4 GND MR O4 NO 505 129 C57401/A C57402/A 57401/A 57402/A 2-193 | 75000 - IIII III III III III III III III I | | |--------------------------------------------|----------------| | Supply voltage, V <sub>cc</sub> | 0.5 V to 7 V | | Input voltage | | | input voitage | 0 E V to E E V | | Off-state output voltage | 0.5 V 10 5.5 V | | Storage Temperature | 65°C to +150°C | Stresses greater than those listed under "Absolute Maximum Ratings\* may cause permanent damage to the device. This is a stress rating only, and a functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. Absolute maximum ratings are for system design reference; parameters given are not tested. ## **OPERATING CONDITIONS** 57401/2 | | ING CONDITIONS 5740172 | | | ļ | | | |--------------------|---------------------------------|--------|-----|-----|-----|------| | Symbol | Parameter | Figure | Min | Тур | Max | Unit | | V <sub>cc</sub> | Supply voltage | | 4.5 | 5 | 5.5 | _ v | | T <sub>A</sub> * | Operating temperature | | -55 | | 125 | °C | | t <sub>siH</sub> † | Shift in HIGH time | 1 | 45 | | | ns | | t <sub>siL</sub> | Shift in LOW time | 1 | 45 | | | ns | | | Input data setup | 1 | 10 | | | ns | | t <sub>IDS</sub> | Input data hold time | 1 | 55 | | | ns | | t <sub>oн</sub> | Shift in rate | 1 | 7 | | | MH | | $f_{OUT}$ | Shift Out rate | 4 | 7 | | | MH | | t <sub>sort</sub> | Shift Out HIGH time | 4 | 45 | | | ns | | t <sub>sol</sub> | Shift Out LOW time | 4 | 45 | | | ns | | | Master Reset pulse <sup>†</sup> | 8 | 30 | | | ns | | 1 <sub>MRW</sub> | Master Reset to SI | 8 | 45 | | | ns | Instant-On Case Temperature ## SWITCHING CHARACTERISITCS 57401/2 Over Operating Conditions | — Т | | | Militar | y | 1 | |--------------------|-----------------------------------|--------|---------|-----|------| | Symbol | Parameter Parameter | Figure | Min | Max | Unit | | t <sub>IRL</sub> † | Shift In to Input Ready LOW | 1 | | 60 | ns | | t <sub>iRH</sub> | Shift In to Input Ready HIGH | 1 | | 60 | ns | | t <sub>orl</sub> † | Shift Out to Output Ready LOW | 4 | | 65 | ns | | t <sub>ORH</sub> † | Shift Out to Output Ready HIGH | 4 | | 70 | ns | | t <sub>oph</sub> | Output Data Hold (previous word) | 4 | 10 | | ns | | tops | Output Data Shift (next word) | 4 | | 65 | ns | | t <sub>PT</sub> | Data throughput or "fall through" | 3, 6 | | 4 | μs | | t <sub>MRORL</sub> | Master Reset to OR LOW | 8 | | 65 | ns | | t <sub>MRIRH</sub> | Master Reset to IR HIGH | 8 | | 65 | ns | | t <sub>IPH</sub> * | Input Ready pulse HIGH | 3 | 20 | | ns | | t <sub>oph</sub> * | Output Ready pulse HIGH | 6 | 20 | | ns | <sup>†</sup> See AC test and high speed application note. 57402/A C57402/A 57401/A C57401/A 2-194 <sup>\*\*</sup> t<sub>MRS</sub> is measured on initial characterization lots only and is not directly tested in production. t<sub>IPH</sub> and t<sub>OPH</sub> are measured on initial characterization lots only and are not directly tested in production. | Supplyvoltage, V <sub>cc</sub> | 0.5 V to 7 V | |--------------------------------|-----------------| | Input voltage | 1.5 V to 7 V | | Off state output voltage | 0.5 V to 5.5 V | | Storage temperature | -65°C to +150°C | Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and a functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. Absolute maximum ratings are for system design reference; parameters given are not tested. #### **OPERATING CONDITIONS 57401A/2A** | Symbol | Parameter | F1 | | Military | | | |---------------------|-----------------------|--------|-----|----------|-----|------| | | | Figure | Min | Тур | Max | Unit | | V <sub>cc</sub> | Supply voltage | | 4.5 | 5 | 5.5 | ٧ | | T <sub>A</sub> * | Operating temperature | | -55 | | 125 | •c | | t <sub>siH</sub> † | Shift in HIGH time | 1 | 35 | | | ns | | t <sub>sıL</sub> | Shift in LOW time | 1 | 35 | | | ns | | t <sub>iDS</sub> | Input data setup | 1 | 5 | | | ns | | t <sub>ion</sub> | Input data hold time | 1 | 45 | | | ns | | $f_{IN}$ | Shift in rate | 1 | 10 | | | MHz | | $f_{out}$ | Shift Out rate | 4 | 10 | | | MHz | | t <sub>son</sub> † | Shift Out HIGH time | 4 | 35 | | | ns | | t <sub>sol</sub> | Shift Out LOW time | 4 | 35 | | | ns | | t <sub>MRW</sub> | Master Reset pulse | 8 | 40 | | | ns | | t <sub>MRS</sub> ** | Master Reset to SI | 8 | 45 | | | ns | <sup>\*</sup> Instant-On Case Temperature ## SWITCHING CHARACTERISTICS 57401A/2A Over Operating Conditions | | | | M | ilitary | | |--------------------|-----------------------------------|--------|----------|---------|------| | Symbol | Parameter | Figure | Min | Max | Unit | | t <sub>iRL</sub> † | Shift In to Input Ready LOW | 1 | | 50 | ns | | t <sub>iRH</sub> † | Shift In to Input Ready HIGH | 1 | | 50 | ns | | t <sub>ORL</sub> † | Shift Out to Output Ready LOW | 4 | | 65 | ns | | t <sub>onn</sub> t | Shift Out to Output Ready HIGH | 4 | | 65 | ns | | t <sub>odh</sub> | Output Data Hold (previous word) | 4 | 10 | | ns | | tops | Output Data Shift (next word) | 4 | | 60 | ns | | t <sub>PT</sub> | Data throughput or "fall through" | 3, 6 | <u> </u> | 2.2 | μs | | t <sub>MRORL</sub> | Master Reset to OR LOW | 8 | | 65 | ns | | t <sub>MRIBH</sub> | Master Reset to IR HIGH | 8 | | 65 | ns | | t <sub>IPH</sub> * | Input Ready pulse HIGH | 3 | 20 | | ns | | t <sub>OPH</sub> * | Output Ready pulse HIGH | 6 | 20 | | ns | <sup>†</sup> See AC test and high speed application note. C57401/A C57402/A 57401/A 57402/A **2-195** <sup>\*\*</sup> t<sub>MRS</sub> is measured on initial characterization lots only and is not directly tested in production. t<sub>IPH</sub> and t<sub>OPH</sub> are measured on initial characterization lots only and are not directly tested in production. | Supply voltage, V <sub>cc</sub> | 0.5 V to 7 V | |---------------------------------|-----------------| | input voltage | 1.5 V to 7 V | | Off state output voltage | 0.5 V to 5.5 V | | Storage temperature | -65°C to +150°C | Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and a functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. Absolute maximum ratings are for system design reference; parameters given are not tested. ## **OPERATING CONDITIONS 057401/2** | Symbol | Parameter | Figure | Min | Military<br>Typ | Max | Unit | |---------------------|-----------------------|--------|-----|-----------------|-----|------| | V <sub>cc</sub> | Supply voltage | | 4.5 | 5 | 5.5 | ٧ | | T <sub>A</sub> * | Operating temperature | | -55 | | 125 | •c | | t <sub>siH</sub> t | Shift in HIGH time | 1 | 45 | | | ns | | t <sub>siL</sub> | Shift in LOW time | 1 | 45 | | | ns | | t <sub>IDS</sub> | Input data setup | 1 | 0 | | | ns | | t <sub>IDH</sub> | Input data hold time | 1 | 55 | | | ns | | $f_{\text{IN}}$ | Shift in rate | 1 | 7 | | | MHz | | $f_{\text{OUT}}$ | Shift Out rate | 4 | 7 | | | MH2 | | t <sub>soH</sub> † | Shift Out HIGH time | 4 | 45 | | | ns | | t <sub>sol</sub> | Shift Out LOW time | 4 | 45 | | | ns | | t <sub>MRW</sub> | Master Reset pulset | 8 | 30 | | | ns | | t <sub>MRS</sub> ** | Master Reset to SI | 8 | 45 | _ | | ns | Instant-On Case Temperature ## SWITCHING CHARACTERISTICS C57401/2 Over Operating Conditions | | | | Milit | ary | | |--------------------|-----------------------------------|--------|-------|-----|------| | Symbol | Parameter | Figure | Min | Max | Unit | | t <sub>IRL</sub> † | Shift In to Input Ready LOW | 1 | | 60 | ns | | t <sub>IRH</sub> | Shift in to input Ready HIGH | 1 | | 60 | ns | | t <sub>onL</sub> † | Shift Out to Output Ready LOW | 4 | | 65 | ns | | torn | Shift Out to Output Ready HIGH | 4 | | 70 | ns | | t <sub>ODH</sub> | Output Data Hold (previous word) | 4 | 10 | | ns | | tops | Output Data Shift (next word) | 4 | | 65 | ns | | t <sub>PT</sub> | Data throughput or "fall through" | 3, 6 | | 4 | μs | | t <sub>MRORL</sub> | Master Reset to OR LOW | 8 | | 65 | ns | | t <sub>MBIRH</sub> | Master Reset to IR HIGH | 8 | | 65 | ns | | t <sub>IPH</sub> * | Input Ready pulse HIGH | 3 | 30 | | ns | | t <sub>OPH</sub> * | Output Ready pulse HIGH | 6 | 30 | | ns | <sup>†</sup> See AC test and high speed application note. 57402/A C57401/A C57402/A 57401/A 2-196 <sup>\*\*</sup> t<sub>MRS</sub> is measured on initial characterization lots only and is not directly tested in production. This parameter applies to FIFOs communicating with each other in a cascaded mode. t<sub>IPH</sub> and t<sub>OPH</sub> are measured on initial characterization lots only and are not directly tested in production. | Supply voltage, V <sub>cc</sub> | 0.5 V to 7 V | |---------------------------------|-----------------| | Input voltage | 1.5 V to 7 V | | Off-state output voltage | 0.5 V to 5.5 V | | Storage temperature | _65°C to ±150°C | Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and a functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. Absolute maximum ratings are for system design reference; parameters given are not tested. #### **OPERATING CONDITIONS C57401A/2A** | Symbol | Parameter | Figure | Min | Тур | Max | Unit | |---------------------|-----------------------|--------|-----|-----|-----|------| | V <sub>cc</sub> | Supply voltage | | 4.5 | 5 | 5.5 | V | | T,* | Operating temperature | | -55 | | 125 | °C | | t <sub>siH</sub> † | Shift in HIGH time | 1 | 35 | | | ns | | t <sub>siL</sub> | Shift in LOW time | 1 | 35 | | | ns | | t <sub>ios</sub> | Input data setup | 1 | 0 | | | ns | | t <sub>он</sub> | Input data hold time | 1 | 45 | | | ns | | $f_{IN}$ | Shift in rate | 1 | 10 | | | MHz | | $f_{OUT}$ | Shift Out rate | 4 | 10 | | | MHz | | t <sub>son</sub> † | Shift Out HIGH time | 4 | 35 | | | ns | | t <sub>soL</sub> | Shift Out LOW time | 4 | 35 | | | ns | | t <sub>MRW</sub> | Master Reset pulse | 8 | 40 | | | ns | | t <sub>MRS</sub> ** | Master Reset to SI | 8 | 45 | | | ns | <sup>\*</sup> Instant-On Case Temperature #### SWITCHING CHARACTERISTICS C57401A/2A Over Operating Conditions | Symbol | | | Milit | | | |--------------------|-----------------------------------|--------|-------|-----|------| | | Parameter | Figure | Min | Max | Unit | | t <sub>IRL</sub> † | Shift In to Input Ready LOW | 1 | | 50 | ns | | t <sub>iRH</sub> † | Shift In to Input Ready HIGH | 1 | | 50 | กร | | t <sub>ORL</sub> † | Shift Out to Output Ready LOW | 4 | | 65 | ns | | t <sub>ORH</sub> † | Shift Out to Output Ready HIGH | 4 | | 65 | ns | | t <sub>odh</sub> | Output Data Hold (previous word) | 4 | 10 | | ns | | t <sub>oos</sub> | Output Data Shift (next word) | 4 | | 60 | ns | | t <sub>er</sub> | Data throughput or "fall through" | 3, 6 | | 2.2 | μs | | t <sub>MRORL</sub> | Master Reset to OR LOW | 8 | | 65 | ns | | t <sub>MRIRH</sub> | Master Reset to IR HIGH | 8 | | 65 | ns | | t <sub>IPH</sub> * | Input Ready pulse HIGH | 3 | 30 | | ns | | t <sub>oph</sub> * | Output Ready pulse HIGH | 6 | 30 | | ns | <sup>†</sup> See AC test and high speed application note. C57401/A C57402/A 57401/A 57402/A **2-197** <sup>\*\*</sup> t<sub>MBs</sub> is measured on initial characterization lots only and is not directly tested in production. <sup>•</sup> This parameter applies to FIFOs communicating with each other in a cascaded mode. t<sub>IPH</sub> and t<sub>OPH</sub> are measured on initial characterization lots only and are not directly tested in production. ## **TEST LOAD FOR ALL DEVICES** 505 133 The "TEST POINT" is driven by the output under test, and observed by instrumentation. ## DC CHARACTERISTICS Over Operating Conditions For all Devices | Symbol | Parameter Low-level input voltage | | Test Conditions | | Min | Тур | Max | Uni | |----------------------------|-----------------------------------|-------------------------------------|----------------------------------------|---------------------------|----------------|-----|------|-----| | VIL | | | | | | | 0.8† | V | | V <sub>IH</sub> | High-level input voltage | | | | 2 <sup>†</sup> | | | V | | V <sub>IC</sub> | Input clamp voltage | | V <sub>cc</sub> = MIN | I <sub>1</sub> = -18 mA | | | -1.5 | ٧ | | I <sub>IL1</sub> | Low-level input current | D <sub>o</sub> -D <sub>o</sub> , MR | V <sub>cc</sub> = MAX V <sub>i</sub> = | | | | -0.8 | m/ | | | | SI, SO | | V <sub>1</sub> = 0.45 V | | | -1.6 | m | | 1 | High-level input current | <u> </u> | V <sub>cc</sub> = MAX | V <sub>1</sub> = 2.4 V | | | 50 | μ | | <u> 1<sub>н</sub></u><br>Ц | Maximum input current | | V <sub>cc</sub> = MAX | V <sub>i</sub> = 5.5 V | | | 1 | m | | V <sub>oL</sub> | Low-level output voltage | | V <sub>cc</sub> = MIN | I <sub>oL</sub> = 8 mA | | | 0.5 | \ | | V <sub>OH</sub> | High-level output voltage | | V <sub>cc</sub> = MIN | I <sub>OH</sub> = -0.9 mA | 2.4 | | | \ | | l <sub>os</sub> | Output short-circuit current* | | V <sub>cc</sub> = MAX | V <sub>o</sub> = 0 V | -20 | | -90 | m | | l <sub>cc</sub> | Supply current | | | 57401 | | | 160 | | | | | | | 57401A | | | 180 | | | | | | V <sub>cc</sub> = MAX | 57402 | | | 180 | mA | | | | | | 57402A | | | 200 | | | | | | Inputs low, | C57401 | | | 160 | | | | | | outputs open. | C57401A | | | 180 | | | | | | | C57402 | | | 180 | | | | | | | C57402A | 1 | | 200 | 7 | Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. 2-198 C57401/A C57402/A 57401/A 57402/A <sup>†</sup> V<sub>IL</sub> and V<sub>IH</sub> are input conditions of output tests and are not themselves directly tested. V<sub>IL</sub> and V<sub>IH</sub> are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. #### **FUNCTIONAL DESCRIPTION** #### **Data Input** After power up the Master Reset is pulsed low (Fig 8) to prepare the FIFO to accept data in the first location. When Input Ready (IR) is HIGH the location is ready to accept data from the D<sub>s</sub> inputs. Data then present at the data inputs is entered into the first location when the Shift-In (SI) is brought HIGH. A SI HIGH signal causes the IR to go LOW. Data remains at the first location until SI is brought low. When SI is brought LOW and the FIFO is not full, IR will go HIGH, indicating that more room is available. Simultaneously, data will propagate to the second location and continue shifting until it reaches the output stage or a full location. The first word is present at the outputs before a Shift-Out is applied. If the memory is full, IR will remain LOW. #### **Data Transfer** Once data is entered into the second cell, the transfer of any full cell to the adjacent (downstream) empty cell is automatic, activated by an on-chip control. Thus data will stack up at the end of the device while empty locations will "bubble" to the front. to the fines the time required for the first data to travel from input to the output of a previously empty device. #### **Data Output** Data is read from the O<sub>2</sub> outputs. When data is shifted to the output stage, Output Ready (OR) goes HIGH, indicating the presence of valid data. When the OR is HIGH, data may be shifted out by bringing the Shift Out (SO) HIGH. A HIGH signal at SO causes the OR to go LOW. Valid data is maintained while the SO is HIGH. When SO is brought LOW the upstream data, provided that stage has valid data, is shifted to the output stage. When new valid data is shifted to the output stage, OR goes HIGH. If the FIFO is emptied, OR stays LOW, and O, remains as before (i.e. data does not change if FIFO is empty). Input Ready and Output Ready may also be used as status signals indicating that the FIFO is completely full (Input Ready stays LOW for at least tpt) or completely empty (Output Ready stays LOW for at least tp.). #### AC Test and High Speed App. Notes Since the FIFO is a very-high-speed device, care must be exercised in the design of the hardware and the timing utilized within the design. The internal shift rate of the FIFO typically exceeds 20 MHz in operation. Device grounding and decoupling is crucial to correct operation as the FIFO will respond to very small glitches due to long reflective lines, high capacitance and/or poor supply decoupling and grounding. We recommend a monolithic ceramic capacitor of 0.1 µF directly between $V_{cc}$ and GND with very short lead length. In addition, care must be exercised in how the timing is set up and how the parameters are measured. For example, since an AND gate function is associated with both the Shift-In-Input Ready combination, as well as the Shift-Out-Output Ready combination, timing measurements may be misleading, i.e. rising edge of the Shift-In pulse is not recognized until Input-Ready is High. If Input-Ready is not high due to too high a frequency or FIFO being full or affected by Master Reset, the Shift-In activity will be ignored. This will affect the device from a functional standpoint, and will also cause the "effective" timing of Input Data Time (tiph) and the next activity of the Input Ready (time) to be extended relative to Shift In going High. This same type of problem is also related to t<sub>inu</sub>, t<sub>on</sub>, and t<sub>on</sub>, as related to Shift-Out. #### LIFE TEST/ BURN-IN CIRCUITS #### Military Burn-In Military burn-in is in accordance with the current revision of MIL-STD-883. Test method 1015, conditions A through E. Test conditions are selected at AMD's option. #### Dynamic Burn-In Circuitry Figure 1. input Timing 505 136 505 138 - 1. Input Ready HIGH indicates space is available and a Shift-In pulse may be applied. - 2. Input Data is loaded into the first word. - 3. Input Ready goes LOW indicating the first word is full. - 4. The Data from the first word is released for "fall-through" to second word. - The Data from the first word is transferred to second word. The first word is now empty as indicated by Input Ready HIGH. - 5B. If the second word is already full then the Data remains at the first word. Since the FIFO is now full InputReady remains low. Note: Shift in pulses applied while input Ready is LOW will be ignored (See Figure 3). Figure 2. The Mechanism of Shifting Data Into the FIFO - 1. FIFO is initially full. - 2. Shift Out pulse is applied. An empty location starts "bubbling" to the front. - 3. Shift in is held HIGH. - 4. As soon as input Ready becomes HIGH the input Data is loaded into the first word. - The Data from the first word is released for "fall through" to second word. Figure 3. Data is Shifted in Whenever Shift In and Input Ready Are Both HIGH 2-200 C57401/A C57402/A 57401/A 57402/A - 1. The diagram assumes that at this time words 63, 62, 61 are loaded with A, B, C Data, respectively. - 2. Data is shifted out when Shift Out makes a HIGH to LOW transition. Figure 4. Output Timing - 1. Output Ready HIGH indicates that data is available and a Shift-Out pulse may be applied. - 2. Shift-Out goes HIGH causing the next step. - 3. Output ready goes LOW. - 4. Contents of word 62 (B-DATA) is released for "fall-through" to word 63. - 5A. Output ready goes HIGH indicating that new data (B) is now available at the FIFO outputs. - 5B. If the FIFO has only one word loaded (A-DATA) then Output Ready stays LOW and the A-DATA remains unchanged at the outputs. Note: Shift Out pulses applied when Output Ready is LOW will be ignored (Figure 7). Figure 5. The Mechanism of Shifting Data Out of the FiFO Figure 6. tpt and toph Specification - 1. Word 63 is empty. - 2. New data (A) arrives at the outputs (word 63). - 3. Output Ready goes HIGH indicating arrival of new data. - 4. Since Shift Out is held HIGH. Output Ready goes immediately LOW. - As soon as Shift Out goes LOW the Output Data is subject to change as shown by the dashed line on Output Ready. Figure 7. Data is Shifted Out Whenever Shift Out and Output Ready Are Both HIGH 1. FIFO initially full. Figure 8. Master Reset Timing Figure 9. Cascading FIFOs to Form 128X4 FIFO with C57401/A Cascadable FIFOs can be easily cascaded to any desired depth. The handshaking and associated timing between the FIFOs are handled by the FIFOs themselves. Figure 10. 192X12 FIFO with C57401/A 505 145 Cascadable FIFOs are expandable in depth and width. However, in forming wider words two external gates are required to generate composite Input and Output Ready flags. This need is due to the different fall-through times of the FIFOs.