

# 64K x 16 LOW VOLTAGE, ULTRA-LOW POWER CMOS STATIC RAM

ADVANCE INFORMATION DECEMBER 1998

#### **FEATURES**

- · Access time: 200 ns
- CMOS low power operation
  - 40 mW (typical) operating
  - 90 μW (typical) standby
- TTL compatible interface levels
- Single 1.8V-2.7V power supply
- Fully static operation: no clock or refresh required
- Three state outputs
- Data control for upper and lower bytes
- · Industrial temperature available
- Available in Jedec Std 44-pin SOJ package, 44-pin TSOP (Type II), and 48-pin mini BGA

#### **DESCRIPTION**

The *ISSI* IS62U6416LL is an ultra-low power, 1,048,576-bit static RAM organized as 65,536 words by 16 bits. It is fabricated using *ISSI*'s high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques yields access times as fast as 200 ns with low power consumption.

When  $\overline{\text{CE}}$  is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels.

Easy memory expansion is provided by using Chip Enable and Output Enable inputs,  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$ . The active LOW Write Enable ( $\overline{\text{WE}}$ ) controls both writing and reading of the memory. A data byte allows Upper Byte ( $\overline{\text{UB}}$ ) and Lower Byte ( $\overline{\text{LB}}$ ) access.

### **FUNCTIONAL BLOCK DIAGRAM**



The specification contains ADVANCE INFORMATION. ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 1998, Integrated Silicon Solution, Inc.

**ISSI**®

### **PIN CONFIGURATIONS**

### 44-Pin SOJ



### 44-Pin TSOP



# 48-Pin mini BGA (Top View)



### **PIN DESCRIPTIONS**

| A0-A15     | Address Inputs                  |
|------------|---------------------------------|
| I/O0-I/O15 | Data Inputs/Outputs             |
| CE         | Chip Enable Input               |
| ŌĒ         | Output Enable Input             |
| WE         | Write Enable Input              |
| LB         | Lower-byte Control (I/O0-I/O7)  |
| ŪB         | Upper-byte Control (I/O8-I/O15) |
| NC         | No Connection                   |
| Vcc        | Power                           |
| GND        | Ground                          |

# **TRUTH TABLE**

|                 |    |    |    |    | I/O Pin |              |              |             |
|-----------------|----|----|----|----|---------|--------------|--------------|-------------|
| Mode            | WE | CE | ŌĒ | ΙΒ | ŪB      | 1/00-1/07    | I/O8-I/O15   | Vcc Current |
| Not Selected    | X  | Н  | Х  | Χ  | Χ       | High-Z       | High-Z       | ISB1, ISB2  |
| Output Disabled | Н  | L  | Н  | Χ  | Χ       | High-Z       | High-Z       | Icc         |
|                 | Χ  | L  | Χ  | Н  | Н       | High-Z       | High-Z       |             |
| Read            | Н  | L  | L  | L  | Н       | <b>D</b> оит | High-Z       | Icc         |
|                 | Н  | L  | L  | Н  | L       | High-Z       | Dout         |             |
|                 | Н  | L  | L  | L  | L       | <b>D</b> out | <b>D</b> out |             |
| Write           | L  | L  | Χ  | L  | Н       | Din          | High-Z       | Icc         |
|                 | L  | L  | Χ  | Н  | L       | High-Z       | DIN          |             |
|                 | L  | L  | Χ  | L  | L       | Din          | Din          |             |

# **AC TEST CONDITIONS**

| Parameter                                   | Unit                       |  |
|---------------------------------------------|----------------------------|--|
| Input Pulse Level                           | 0.4 to 1.8V <sup>(1)</sup> |  |
| Input Rise and Fall Times                   | 5 ns                       |  |
| Input and Output Timing and Reference Level | 0.9V <sup>(1)</sup>        |  |
| Output Load                                 | See Figures 1 and 2        |  |

# **AC TEST LOADS**



Figure 1.



Figure 2.



Figure 3.

### **ABSOLUTE MAXIMUM RATINGS(1)**

| Symbo | Parameter                            | Value            | Unit |
|-------|--------------------------------------|------------------|------|
| VTERM | Terminal Voltage with Respect to GND | -0.5 to Vcc +0.5 | V    |
| Тѕтс  | Storage Temperature                  | -65 to +150      | °C   |
| Рт    | Power Dissipation                    | 1.5              | W    |
| Іоит  | DC Output Current (LOW)              | 20               | mA   |

#### Note:

 Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# **OPERATING RANGE**

| Range      | Ambient Temperature | Vcc                        |
|------------|---------------------|----------------------------|
| Commercial | 0°C to +70°C        | 1.8V (Min.) to 2.7V (Max.) |
| Industrial | -40°C to +85°C      | 1.8V (Min.) to 2.7V (Max.) |

# DC ELECTRICAL CHARACTERISTICS (Over Operating Range Unless Otherwise Specified)

| Symbol             | Parameter           | Test Conditions                    | Min. | Max.      | Unit |
|--------------------|---------------------|------------------------------------|------|-----------|------|
| Vон                | Output HIGH Voltage | Vcc = Min., Iон = -0.44 mA         | 1.6  | _         | V    |
| Vol                | Output LOW Voltage  | Vcc = Min., IoL = 0.33 mA          | _    | 0.4       | V    |
| ViH                | Input HIGH Voltage  |                                    | 1.6  | Vcc + 0.2 | V    |
| VIL <sup>(1)</sup> | Input LOW Voltage   |                                    | -0.2 | 0.4       | V    |
| Li                 | Input Leakage       | GND ≤ Vın ≤ Vcc                    | -1   | 1         | μΑ   |
| ILO                | Output Leakage      | GND ≤ Vo∪т ≤ Vcc, Outputs Disabled | -1   | 1         | μΑ   |

#### Note:

# POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range Unless Otherwise Specified)

|        |                                         |                                                                     |              | -20    | 00         |      |
|--------|-----------------------------------------|---------------------------------------------------------------------|--------------|--------|------------|------|
| Symbol | Parameter                               | <b>Test Conditions</b>                                              |              | Min.   | Max.       | Unit |
| Icc    | Vcc Dynamic Operating<br>Supply Current | Vcc = Max.,<br>lout = 0 mA, f = fmax<br>$\overline{CE}$ = ViH       | Com.<br>Ind. | _      | 25<br>40   | mA   |
| ISB1   | TTL Standby Current (TTL Inputs)        | $Vcc = Max.,$ $VIN = VIH or VIL$ $\overline{CE} \ge VIH, f = 0$     | Com.<br>Ind. | _<br>_ | 0.3<br>0.3 | mA   |
| ISB2   | CMOS Standby<br>Current (CMOS Inputs)   | $Vcc = Max.,$ $\overline{CE} \ge Vcc - 0.2V,$ $Vin \le 0.2V, f = 0$ | Com.<br>Ind. | _      | 5<br>5     | μΑ   |

#### Note:

<sup>1.</sup>  $V_{IL}$  (min.) = -1.5V for pulse width less than 30 ns.

<sup>1.</sup> At  $f = f_{MAX}$ , address and data inputs are cycling at the maximum frequency; f = 0 means no input lines change.

# CAPACITANCE(1)

| Symbol | Parameter                | Conditions | Max. | Unit |
|--------|--------------------------|------------|------|------|
| Cin    | Input Capacitance        | VIN = 0V   | 8    | pF   |
| Соит   | Input/Output Capacitance | Vout = 0V  | 10   | pF   |

#### Note:

# READ CYCLE SWITCHING CHARACTERISTICS(1)

(Over Operating Range)

|                      |                         | -20  | 00   |      |
|----------------------|-------------------------|------|------|------|
| Symbol               | Parameter               | Min. | Max. | Unit |
| trc                  | Read Cycle Time         | 200  | _    | ns   |
| <b>t</b> AA          | Address Access Time     | _    | 200  | ns   |
| tона                 | Output Hold Time        | 20   | _    | ns   |
| tACE                 | CE Access Time          | _    | 200  | ns   |
| <b>t</b> DOE         | OE Access Time          | _    | 100  | ns   |
| tHZOE <sup>(2)</sup> | OE to High-Z Output     | 0    | 50   | ns   |
| tLZOE <sup>(2)</sup> | OE to Low-Z Output      | 20   | _    | ns   |
| thzce(2)             | CE to High-Z Output     | 0    | 50   | ns   |
| tLZCE <sup>(2)</sup> | CE to Low-Z Output      | 30   | _    | ns   |
| <b>t</b> BA          | LB, UB Access Time      | _    | 100  | ns   |
| <b>t</b> HZB         | LB, UB to High-Z Output | 0    | 50   | ns   |
| <b>t</b> LZB         | LB, UB to Low-Z Output  | 20   | _    | ns   |

### Notes:

- 1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V, input pulse levels of 0.4 to 1.8V and output loading specified in Figure 1.
- Tested with the load in Figure 2. Transition is measured ±500mV from steady-state voltage. Not 100% tested.

<sup>1.</sup> Tested initially and after any design or process changes that may affect these parameters.

### **AC WAVEFORMS**

**READ CYCLE NO.**  $1^{(1,2)}$  (Address Controlled) ( $\overline{CE} = \overline{OE} = V_{IL}$ ,  $\overline{UB}$  or  $\overline{LB} = V_{IL}$ )



# **READ CYCLE NO. 2<sup>(1,3)</sup>**



# Notes:

- WE is HIGH for a Read Cycle.
   The device is continuously selected. OE, CE, UB, or LB = VIL.
   Address is valid prior to or coincident with CE LOW transition.

# WRITE CYCLE SWITCHING CHARACTERISTICS(1,2) (Over Operating Range)

|                      |                                 | -20  | 00   |      |
|----------------------|---------------------------------|------|------|------|
| Symbol               | Parameter                       | Min. | Max. | Unit |
| twc                  | Write Cycle Time                | 200  | _    | ns   |
| tsce                 | CE to Write End                 | 160  | _    | ns   |
| taw                  | Address Setup Time to Write End | 160  | _    | ns   |
| <b>t</b> HA          | Address Hold from Write End     | 0    | _    | ns   |
| <b>t</b> sa          | Address Setup Time              | 0    | _    | ns   |
| <b>t</b> PWB         | LB, UB Valid to End of Write    | 160  | _    | ns   |
| <b>t</b> PWE         | WE Pulse Width                  | 160  | _    | ns   |
| tsp                  | Data Setup to Write End         | 160  | _    | ns   |
| <b>t</b> HD          | Data Hold from Write End        | 0    | _    | ns   |
| thzwe <sup>(3)</sup> | WE LOW to High-Z Output         | _    | 50   | ns   |
| tLZWE <sup>(3)</sup> | WE HIGH to Low-Z Output         | 20   | _    | ns   |

#### Notes:

- 1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V,
- input pulse levels of 0.4V to 1.8V and output loading specified in Figure 1.

  2. The internal write time is defined by the overlap of CE LOW and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.
- 3. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage.

### **DATA RETENTION CHARACTERISTICS**

| Symbol | Parameter                  | Test Condition                                                           | Min. | Max. | Unit |
|--------|----------------------------|--------------------------------------------------------------------------|------|------|------|
| Vdr    | Vcc for Data Retention     | CE ≥ Vcc – 0.2V                                                          | 1.5  | _    | V    |
| Idr    | Data Retention Current     | $\frac{\text{Vcc} = \text{VdR}}{\text{CE}} \ge \text{Vcc} - 0.2\text{V}$ | _    | 5.0  | μА   |
| tsdr   | Data Retention Set up Time | See Data Retention Waveform                                              | 0    | _    | ns   |
| trdr   | Recovery Time              | See Data Retention Waveform                                              | trc  | _    | ns   |

### **DATA RETENTION TIMING DIAGRAM**



### **AC WAVEFORMS**

# WRITE CYCLE NO. 1<sup>(1,2)</sup> (WE Controlled)



#### Notes:

- WRITE is an internally generated signal asserted during an overlap of the LOW states on the CE and WE inputs and at least one of the LB and UB inputs being in the LOW state.
   WRITE = (CE) [ (LB) = (UB) ] (WE).

### ORDERING INFORMATION

Commercial Range: 0°C to +70°C

| Speed (ns) | Order Part No.  | Package                |
|------------|-----------------|------------------------|
| 200        | IS62U6416LL-20T | Plastic TSOP (Type II) |
|            | IS62U6416LL-20K | 400-mil Plastic SOJ    |
|            | IS62U6416LL-20B | Mini BGA (6mm x 8mm)   |

### ORDERING INFORMATION

Industrial Range: -40°C to +85°C

| Speed (ns) | Order Part No.   | Package                |
|------------|------------------|------------------------|
| 200        | IS62U6416LL-20TI | Plastic TSOP (Type II) |
|            | IS62U6416LL-20KI | 400-mil Plastic SOJ    |
|            | IS62U6416LL-20BI | Mini BGA (6mm x 8mm)   |

#### **NOTICE**

Integrated Silicon Solution, Inc., reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. Integrated Silicon Solution, Inc. assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein reflect representative operating parameters, and may vary depending upon a user's specific application. While the information in this publication has been carefully checked, Integrated Silicon Solution, Inc. shall not be liable for any damages arising as a result of any error or omission.

Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurances, to its satisfaction, that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; and (c) potential liability of Integrated Silicon Solution, Inc. is adequately protected under the circumstances.

Copyright 1998 Integrated Silicon Solution, Inc.

Reproduction in whole or in part, without the prior written consent of Integrated Silicon Solution, Inc., is prohibited.



# Integrated Silicon Solution, Inc.

2231 Lawson Lane Santa Clara, CA 95054

Fax: (408) 588-0806 Toll Free: 1-800-379-4774 email: sales@issi.com

http://www.issi.com