## **Dual Precision. 500 ns** Settling, BiFET Op Amp **AD746** **FEATURES** AC PERFORMANCE 500 ns Settling to 0.01% for 10 V Step 75 V/μs Slew Rate 0.0001% Total Harmonic Distortion (THD) 13 MHz Gain Bandwidth Internal Compensation for Gains of +2 or Greater DC PERFORMANCE 0.5 mV max Offset Voltage (AD746B) 10 uV/°C max Drift (AD746B) 175 V/mV min Open Loop Gain (AD746B) 2 μV p-p Noise, 0.1 Hz to 10 Hz Available in Plastic Mini-DIP, Cerdip and Surface Mount Packages Available in Tape and Reel in Accordance with EIA-481A Standard MIL-STD-883B Processing also Available Single Version: AD744 **APPLICATIONS** Dual Output Buffers for 12- and 14-Bit DACs Input Buffers for Precision ADCs, Wideband Preamplifiers and Low Distortion Audio Circuitry ### PRODUCT DESCRIPTION The AD746 is a dual operational amplifier, consisting of two AD744 BiFET op amps on a single chip. These precision monolithic op amps offer excellent de characteristics plus rapid settling times, high slew rates and ample bandwidths. In addition, the AD746 provides the close matching ac and dc characteristics inherent to amplifiers sharing the same monolithic die. The single pole response of the AD746 provides fast settling: 500 ns to 0.01%. This feature, combined with its high dc precision, makes it suitable for use as a buffer amplifier for 12- or 14-bit DACs and ADCs. Furthermore, the AD746's low total harmonic distortion (THD) level of 0.0001% and very close matching ac characteristics make it an ideal amplifier for many demanding audio applications. The AD746 is internally compensated for stable operation as a unity gain inverter or as a noninverting amplifier with a gain of 2 or greater. It is available in four performance grades. The AD746 is rated over the commercial temperature range of 0 to +70°C. The AD746A and AD746B are rated over the industrial temperature range of -40°C to +85°C. The AD746S is rated over the military temperature range of -55°C to +125°C and is available processed to MIL-STD-883B, Rev. C. ### CONNECTION DIAGRAM Plastic Mini-DIP (N) Cerdip (O) and Plastic SOIC (R) Packages The AD746 is available in three 8-pin packages: plastic mini-DIP, hermetic cerdip and surface mount (SOIC). #### PRODUCT HIGHLIGHTS - 1. The AD746 offers exceptional dynamic response for high speed data acquisition systems. It settles to 0.01% in 500 ns and has a 100% tested minimum slew rate of 50 V/µs (AD746B). - 2. Outstanding dc precision is provided by a combination of Analog Devices' advanced processing technology, laser wafer drift trimming and well-matched ion-implanted JFETs. Input offset voltage, input bias current and input offset current are specified in the warmed-up condition and are 100% tested. - 3. Differential and multichannel systems will benefit from the AD746's very close matching of ac characteristics. Input offset voltage specs are fully tested and guaranteed to a maximum of 0.5 mV (AD746B). - 4. The AD746 has very close, guaranteed matching of input bias current between its two amplifiers. - 5. Unity gain stable version AD712 also available. # AD746 — SPECIFICATIONS (@ $+25^{\circ}$ C and $\pm 15$ V dc, unless otherwise noted) | Model | Conditions | Min | AD746J/A<br>Typ | Max | Min | AD746B<br>Typ | Max | i . | AD746S<br>Typ | Max | Units | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------|----------------------------|----------------------------------------------------------|---------------------------------|------------------------------------------------| | INPUT OFFSET VOLTAGE <sup>1</sup> Initial Offset Offset vs. Temperature vs. Supply <sup>2</sup> (PSRR) vs. Supply (PSRR) Long Term Stability | T <sub>min</sub> to T <sub>max</sub> | <b>80</b><br>80 | 0.3<br>12<br>95 | 1.5<br>2.0<br>20 | 84<br>84 | 0.25<br>5<br>100<br>15 | 0.5<br>0.7<br>10 | | 0.3<br>12<br>95 | 1.0<br>1.5<br>20 | mV<br>mV<br>μV/°C<br>dB<br>dB<br>μV/mont | | INPUT BIAS CURRENT <sup>3</sup> Either Input Either Input @ T <sub>max</sub> Either Input Offset Current Offset Current @ T <sub>max</sub> | $V_{CM} = 0 \text{ V}$ $V_{CM} = 0 \text{ V}$ $V_{CM} = +10 \text{ V}$ $V_{CM} = 0 \text{ V}$ $V_{CM} = 0 \text{ V}$ | | 110<br>2.5/7<br>145<br>45<br>1.0/3 | 250<br>5.7/16<br>350<br>125<br>2.8/8 | | 110<br>7<br>145<br>45<br>3 | 150<br>9.6<br>200<br>75<br>4.8 | | 110<br>113<br>145<br>45<br>45 | 250<br>256<br>350<br>125<br>128 | pA<br>nA<br>pA<br>pA<br>nA | | MATCHING CHARACTERISTICS<br>Input Offset Voltage<br>Input Offset Voltage<br>Input Offset Voltage<br>Input Offset Voltage<br>Input Bias Current<br>Crosstalk | T <sub>min</sub> to T <sub>max</sub> @ 1 kHz @ 100 kHz | | 0.6<br>120<br>90 | 1.5<br>2.0<br>20<br>125 | A STATE OF THE STA | 0.3<br>120<br>90 | 0.5<br>0.7<br>20<br>75 | | 0.6<br>120<br>90 | 1.0<br>1.5<br>20<br>125 | mV<br>mV<br>μV/°C<br>pA<br>dB<br>dB | | FREQUENCY RESPONSE Gain BW, Small Signal Slew Rate, Unity Gain Full Power Response Settling Time to 0.01% <sup>4</sup> Total Harmonic Distortion | $G = -1 \\ G = -1 \\ V_O = 20 \text{ V p-p} \\ G = 1 \\ f = 1 \text{ kHz} \\ R \approx 2 \text{ k}\Omega \\ V_O = 3 \text{ V rms}$ | 8<br>45 | 13<br>75<br>600<br>0.5 | 0.75 | 9<br>50 | 13<br>75<br>600<br>0.5 | 0.75 | 8<br>45 | 13<br>75<br>600<br>0.5 | 0.75 | MHz<br>V/µs<br>kHz<br>µs | | INPUT IMPEDANCE Differential Common Mode | | | 2.5×10 <sup>11</sup> 5.5<br>2.5×10 <sup>11</sup> 5.5 | | | $2.5 \times 10^{11} \parallel 5 \\ 2.5 \times 10^{11} \parallel 5$ | | | 2.5×10 <sup>11</sup> 5.5<br>2.5×10 <sup>11</sup> 5.5 | | Ω pF<br>Ω pF | | INPUT VOLTAGE RANGE Differential <sup>5</sup> Common-Mode Voltage Over Max Operating Range <sup>6</sup> Common-Mode Rejection Ratio | $V_{CM} = \pm 10 \text{ V}$ $T_{min} \text{ to } T_{max}$ $V_{CM} = \pm 11 \text{ V}$ $T_{min} \text{ to } T_{max}$ | -11<br>78<br>76<br>72<br>70 | ±20<br>+14.5, -11.5<br>88<br>84<br>84<br>80 | 5 +13 | -11<br>82<br>80<br>78<br>74 | ±20<br>+14.5, -1<br>88<br>84<br>84<br>84 | 1.5<br>+13 | 11<br>78<br>76<br>72<br>70 | ±20<br>+14.5, -11.5<br>88<br>84<br>84<br>84 | +13 | V<br>V<br>V<br>dB<br>dB<br>dB | | INPUT VOLTAGE NOISE | 0.1 to 10 Hz<br>f = 10 Hz<br>f = 100 Hz<br>f = 1 kHz<br>f = 10 kHz | | 2<br>45<br>22<br>18<br>16 | | | 2<br>45<br>22<br>18<br>16 | | | 2<br>45<br>22<br>18<br>16 | | μV p-p<br>nV/√H:<br>nV/√H:<br>nV/√H:<br>nV/√H: | | INPUT CURRENT NOISE OPEN LOOP GAIN | $f = 1 \text{ kHz}$ $V_O = \pm 10 \text{ V}$ $R_{LOAD} \ge 2 \text{ k}\Omega$ $T_{min} \text{ to } T_{max}$ | 150<br>75 | 0.01<br>300<br>200 | | 175<br>75 | 300<br>200 | | 150<br>65 | 300<br>175 | | pA/√H<br>V/mV<br>V/mV | | OUTPUT CHARACTERSTICS Voltage Current Max Capacitive Load Driving Capability | R <sub>LOAD</sub> ≥2 kΩ<br>T <sub>min</sub> to T <sub>max</sub><br>Short Circuit<br>Gain = -1<br>Gain= -10 | +13,-<br>±12 | 12.5 +13.9, -13.<br>+13.8, -13.<br>25<br>50<br>500 | | +13, -<br>±12 | 12.5 +13.9, -1<br>+13.8, -1<br>25<br>50<br>500 | | +13,-12.5<br>±12 | +13.9, -13.3<br>+13.8, -13.1<br>25<br>50<br>500 | | V<br>V<br>mA<br>pF<br>pF | | POWER SUPPLY Rated Performance Operating Range Quiescent Current | | ±4.5 | ±15 | ±18 | ±4.5 | ±15 | ±18<br>8.0 | ±4.5 | ±15 | ±18<br>10 | V<br>V<br>mA | | TEMPERATURE RANGE Rated Performance | | | 0 to +70/-40 to - | -85 | | -40 to +85 | | | -55 to +125 | | °C | | PACKAGE OPTIONS <sup>7</sup> 8-Pin Plastic Mini-DIP (N-8) 8-Pin Cerdip (Q-8) 8-Pin Surface Mount (R-8) Tape and Reel | | | AD746JN<br>AD746AQ<br>AD746JR<br>AD746JR-REE | L | | AD746BQ | | | AD746SQ | | | ### NOTES Specifications in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units. | ABSOLUTE MAXIMUM RATINGS <sup>1</sup> Supply Voltage | AD746S | |----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Internal Power Dissipation <sup>2</sup> | (Soldering 60 seconds) +300°C | | Output Short Circuit Duration (For One Amplifier) | NOTES Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indi- | | Storage Temperature Range (Q) $-65^{\circ}$ C to $+150^{\circ}$ C Storage Temperature Range (N, R) $-65^{\circ}$ C to $+125^{\circ}$ C | cated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | | Operating Temperature Range 0 to +70°C AD746J -40°C to +85°C | <sup>2</sup> 8-Pin Plastic Package: $\theta_{JA} = 100^{\circ}\text{C/W}$ att, $\theta_{JC} = 50^{\circ}\text{C/W}$ att 8-Pin Cerdip Package: $\theta_{JA} = 110^{\circ}\text{C/W}$ att, $\theta_{JC} = 30^{\circ}\text{C/W}$ att 8-Pin Small Outline Package: $\theta_{JA} = 160^{\circ}\text{C/W}$ att, $\theta_{JC} = 42^{\circ}\text{C/W}$ att | ### METALIZATION PHOTOGRAPH Contact factory for latest dimensions. Dimensions shown in inches and (mm). Input Offset Voltage specifications are guaranteed after 5 minutes of operation at $T_A = +25^{\circ}\text{C}$ . PSRR test conditions: $+V_S = 15 \text{ V}$ , $-V_S = -12 \text{ V}$ to -18 V and $+V_S = 12 \text{ V}$ to 18 V, $-V_S = -15 \text{ V}$ . Bias Current Specifications are guaranteed maximum at either input after 5 minutes of operation at $T_A = +25^{\circ}\text{C}$ . For higher temperature, the current doubles every $10^{\circ}\text{C}$ . $^4$ Gain = -1, Rl = 2 k, Cl = 10 pF. Typically exceeding -14.1 V negative common-mode voltage on either input results in an output phase reversal. <sup>&</sup>lt;sup>7</sup>For outline information see Package Information section. Specifications subject to change without notice. ### **AD746**—Typical Characteristics Figure 1. Input Voltage Swing vs. Supply Voltage Figure 2. Output Voltage Swing vs. Supply Voltage Figure 3. Output Voltage Swing vs. Load Resistance Figure 4. Quiescent Current vs. Supply Voltage Figure 5. Input Bias Current vs. Temperature Figure 6. Output Impedance vs. Frequency Figure 7. Input Bias Current vs. Common Mode Voltage Figure 8. Short Circuit Current Limit vs. Temperature Figure 9. Gain Bandwidth Product vs. Temperature Figure 10. Open Loop Gain and Phase Margin vs. Frequency Figure 11. Settling Time vs. Closed Loop Voltage Gain Figure 12. Open Loop Gain vs. Supply Voltage Figure 13. Common-Mode and Power Supply Rejection vs. Frequency Figure 14. Large Signal Frequency Response Figure 15. Output Swing and Error vs. Settling Time Figure 16. Total Harmonic Distortion vs. Frequency Using Circuit of Figure 19 Figure 17. Input Noise Voltage Spectral Density Figure 18. Slew Rate vs. Input Error Signal ### **AD746** ### Power Supply Bypassing The power supply connections to the AD746 must maintain a low impedance to ground over a bandwidth of 13 MHz or more. This is especially important when driving a significant resistive or capacitive load, since all current delivered to the load comes from the power supplies. Multiple high quality bypass capacitors are recommended for each power supply line in any critical application. A 0.1 $\mu$ F ceramic and a 1 $\mu$ F tantalum capacitor as shown in Figure 20 placed as close as possible to the amplifier Figure 19. THD Test Circuit (with short lead lengths to power supply common) will assure adequate high frequency bypassing, in most applications. A minimum bypass capacitance of 0.1 $\mu F$ should be used for any application. If only one of the two amplifiers inside the AD746 is to be utilized, the unused amplifier should be connected as shown in Figure 21a. Note that the noninverting input should be grounded and that $R_{\rm L}$ and $C_{\rm L}$ are not required. Figure 20. Power Supply Bypassing Figure 21a. Gain of 2 Follower Figure 22a. Unity Gain Inverter Figure 21b. Gain of 2 Follower Large Signal Pulse Response Figure 22b. Unity Gain Inverter Large Signal Pulse Response Figure 21c. Gain of 2 Follower Small Signal Pulse Response Figure 22c. Unity Gain Inverter Small Signal Pulse Response ## A HIGH SPEED 3 OP AMP INSTRUMENTATION AMPLIFIER CIRCUIT The instrumentation amplifier circuit shown in Figure 23 can provide a range of gains from 2 up to 1000 and higher. The circuit bandwidth is 2.5 MHz at a gain of 2 and 750 kHz at a gain of 10; settling time for the entire circuit is less than 2 $\mu$ s to within 0.01% for a 10 volt step, (G = 10). \*VOLTRONICS SP20 TRIMMER CAPACITOR OR EQUIVALENT \*\*RATIO MATCHED 1% METAL FILM RESISTORS Figure 23. A High Performance, 3 Op Amp, Instrumentation Amplifier Circuit Figure 24. Pulse Response of the 3 Op Amp Instrumentation Amplifier. Gain = 10, Horizontal Scale: 0.5 μs/Div, Vertical Scale: 5 V/Div. | Gain | R <sub>G</sub> | Bandwidth | T <sub>SETTLE</sub> (0.01%) | | | |------|----------------|-----------|-----------------------------|--|--| | 2 | 20 kΩ | 2.5 MHz | 1.0 μs | | | | 10 | 4.04 kΩ | 1 MHz | 2.0 μs | | | | 100 | 404 Ω | 290 kHz | 5.0 μs | | | Table I. Performance Summary for the 3 Op Amp Instrumentation Amplifier Circuit Figure 25. Settling Time of the 3 Op Amp Instrumentation Amplifier. Gain = 10, Horizontal Scale: 0.5 μs/Div, Vertical Scale: 5 V/Div. Error Signal Scale: 0.01%/Div. ### **THD Performance Considerations** The AD746 was carefully optimized to offer excellent performance in terms of total harmonic distortion (THD) in signal processing applications. The THD level when operating the AD746 in inverting gain applications will show a gradual rise from the distortion floor of 20 dB/decade (see Figure 28). In noninverting applications, care should be taken to balance the source impedances at both the inverting and noninverting inputs, to avoid distortion caused by the modulation of input capacitance inherent in all BiFET op amps. Figure 26. THD Measurement, Inverter Circuit Figure 27. THD Measurement, Follower Circuit ### **AD746** Figure 28. THD vs. Frequency Using Standard Distortion Analyzer Figure 29. Crosstalk Test Circuit Figure 30. Crosstalk vs. Frequency