# 3.3V Microprocessor Supervisory Circuits ### **FEATURES** - Guaranteed Reset Assertion at V<sub>CC</sub> = 1V - Pin Compatible with LTC694/LTC695 for 3.3V Systems - 200µA Typical Supply Current - Fast (30ns Typ) On-Board Gating of RAM Chip Enable Signals - SO-8 and SO-16 Packages - 2.90V Precision Voltage Monitor - Power OK/Reset Time Delay: 200ms or Adjustable - Minimum External Component Count - 1µA Maximum Standby Current - Voltage Monitor for Power Fail or Low Battery Warning - Thermal Limiting - Performance Specified Over Temperature ### **RPPLICATIONS** - 3.3V Low Power Systems - Critical µP Power Monitoring - Intelligent Instruments - Battery-Powered Computers and Controllers - Automotive Systems ### DESCRIPTION The LTC694-3.3/LTC695-3.3 provide complete 3.3V power supply monitoring and battery control functions. These include power-on reset, battery backup, RAM write protection, power failure warning and watchdog timing. The devices are pin compatible upgrades of the LTC694/LTC695 that are optimized for 3.3V systems. Operating power consumption has been reduced to 0.6mW (typical) and $3\mu W$ maximum in battery backup mode. Microprocessor reset and memory write protection are provided when the supply falls below 2.9V. The RESET output is guaranteed to remain logic low with $V_{CC}$ as low as 1V. The LTC694-3.3/LTC695-3.3 power the active RAMs with a charge pumped NMOS power switch to achieve low dropout and low supply current. When primary power is lost, auxiliary power, connected to the battery input pin, powers the RAMs in standby through an efficient PMOS switch. For an early warning of impending power failure, the LTC694-3.3/LTC695-3.3 provide an internal comparator with a user-defined threshold. An internal watchdog timer is also available, which forces the reset pins to active states when the watchdog input is not toggled prior to a preset time-out period. ## TYPICAL APPLICATION #### RESET Output Voltage vs Supply Voltage TECHNOLOGY 9-19 5518468 0011070 940 ## ABSOLUTE MAXIMUM RATINGS (Notes 1 and 2) | Terminal Voltage | V <sub>OUT</sub> Output Current Short-Circuit Protected | |------------------------------------------------|---------------------------------------------------------| | V <sub>CC</sub> 0.3V to 6V | Power Dissipation500mW | | | Operating Temperature Range | | All Other Inputs $-0.3V$ to $(V_{OUT} + 0.3V)$ | Uperating Temperature Hange<br>LTC694C-3.3/LTC695C-3.3 | | Input Current | LTC694I-3.3/LTC695I-3.340°C to 85°C | | V <sub>CC</sub> | Storage Temperature Range65°C to 150°C | | V <sub>BATT</sub> | Lead Temperature (Soldering, 10 sec) 300°C | | GND 10mA | | # PACKAGE/ORDER INFORMATION (Note 3) ## PRODUCT SELECTION GUIDE | | PINS | RESET<br>THRESHOLD<br>(V) | WATCHDOG<br>TIMER | BATTERY<br>BACKUP | POWER FAIL<br>WARNING | RAM WRITE<br>PROTECT | PUSHBUTTON<br>RESET | CONDITIONAL<br>BATTERY<br>BACKUP | |------------|------|---------------------------|-------------------|-------------------|-----------------------|----------------------|---------------------|----------------------------------| | LTC694-3.3 | 8 | 2.90 | X | X | X | | | | | LTC695-3.3 | 16 | 2.90 | Х | X | X | Х | | | | LTC690 | 8 | 4.65 | Х | X | X | | | | | LTC691 | 16 | 4.65 | X | X | X | Х | | | | LTC694 | 8 | 4.65 | X | X | X | | | | | LTC695 | 16 | 4.65 | Х | Х | Х | X | | | | LTC699 | 8 | 4.65 | Х | | | | | | | LTC1232 | 8 | 4.37/4.62 | Х | | | | X | | | TC1235 | 16 | 4.65 | Х | Х | X | X | X | ) X | 9-20 **■ 5518468 0011071 887 ■** ## **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 3.3V, $V_{BATT}$ = 2V, $T_A$ = 25°C, unless otherwise noted. | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------|--------------------------------------------------------------------------------------|---|------------------------------------------------|--------------------------------------------------|--------------|-----------------| | Battery Backup Switching | | | | | | 1 | | Operating Voltage Range<br>V <sub>CC</sub><br>V <sub>BATT</sub> | | : | 3.0<br>1.5 | | 5.50<br>2.75 | V | | V <sub>OUT</sub> Output Voltage | l <sub>OUT</sub> = 1mA | • | V <sub>CC</sub> - 0.1<br>V <sub>CC</sub> - 0.2 | V <sub>CC</sub> - 0.01<br>V <sub>CC</sub> - 0.01 | | V | | | I <sub>OUT</sub> = 50mA | • | V <sub>CC</sub> - 0.8 | V <sub>CC</sub> - 0.4 | | ٧ | | V <sub>OUT</sub> in Battery Backup Mode | $I_{OUT} = 250 \mu A$ , $V_{CC} < V_{BATT}$ | • | V <sub>BATT</sub> - 0.1 | V <sub>BATT</sub> - 0.02 | | ν | | Supply Current (Exclude I <sub>OUT</sub> ) | $I_{OUT} \le 50$ mA, $V_{CC} = 3.6$ V | • | | 0.2<br>0.2 | 0.6<br>1.0 | mA<br>mA | | Supply Current in Battery Backup Mode | $V_{CC} = 0V$ , $V_{BATT} = 2V$ | • | | 0.04<br>0.04 | 1<br>5 | μA<br>μA | | Battery Standby Current (+ = Discharge, - = Charge) | 3.6V > V <sub>CC</sub> > V <sub>BATT</sub> + 0.2V | • | -0.02<br>-0.10 | | 0.02<br>0.10 | μA<br>μA | | Battery Switchover Threshold (V <sub>CC</sub> - V <sub>BATT</sub> ) | Power Up<br>Power Down | | | 70<br>50 | | mV<br>mV | | Battery Switchover Hysteresis | | | | 20 | | mV | | BATT ON Output Voltage (Note 4) | 1 <sub>SINK</sub> = 800μA | • | | | 0.3 | V | | BATT ON Output Short-Circuit Current (Note 4) | BATT ON = V <sub>OUT</sub> , Sink Current<br>BATT ON = 0V, Source Current | • | 0.5 | 25<br>1 | 25 | mA<br>μA | | Reset and Watchdog Timer | | | | | | <u> </u> | | Reset Voltage Threshold | | • | 2.8 | 2.9 | 3.0 | V | | Reset Threshold Hysteresis | | | | 40 | | mV | | Reset Active Time | OSC SEL HIGH, V <sub>CC</sub> = 3V | • | 160<br>140 | 200<br>200 | 240<br>280 | ms<br>ms | | Watchdog Time-Out Period, Internal Oscillator | Long Period, V <sub>CC</sub> = 3V | • | 1.2<br>1.0 | 1.6<br>1.6 | 2.0<br>2.25 | sec<br>sec | | | Short Period, V <sub>CC</sub> = 3V | • | 80<br>70 | 100<br>100 | 120<br>140 | ms<br>ms | | Watchdog Time-Out Period, External Clock (Note 5) | Long Period, $V_{CC} = 3V$<br>Short Period, $V_{CC} = 3V$ | • | 4032<br>960 | | 4097<br>1025 | Clock<br>Cycles | | Reset Active Time PSRR | | | | 4 | | ms/V | | Watchdog Time-Out Period PSRR, Internal OSC | Short Period<br>Long Period | | | 2<br>32 | | ms/V<br>ms/V | | Minimum WDI Input Pulse Width | $V_{IL} = 0.4V, V_{IH} = 3V$ | • | 200 | | | ns | | RESET Output Voltage at V <sub>CC</sub> = 1V | I <sub>SINK</sub> = 10μA, V <sub>CC</sub> = 1V | • | | 4 | 200 | m۷ | | RESET and LOW LINE Output Voltage (Note 4) | $I_{SINK}$ = 400 $\mu$ A, $V_{CC}$ = 2.8V<br>$I_{SOURCE}$ = 1 $\mu$ A, $V_{CC}$ = 3V | : | 2.3 | | 0.3 | V | | RESET and WDO Output Voltage (Note 4) | $I_{SINK} = 400 \mu A, V_{CC} = 3V$<br>$I_{SOURCE} = 1 \mu A, V_{CC} = 2.8V$ | • | 2.3 | | 0.3 | V | | RESET, RESET, WDO, LOW LINE Output Short-Circuit Current (Note 4) | Output Source Current<br>Output Sink Current | • | 1 | 3<br>9 | 25 | μA<br>mA | 9-21 **■** 5518468 0011072 713 **■** ### **ELECTRICAL CHARACTERISTICS** $V_{CC} = 3.3V$ , $V_{BATT} = 2V$ , $T_A = 25$ °C, unless otherwise noted. | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------|----------|------|------------| | WDI Input Threshold | Logic Low<br>Logic High | • | 2.3 | | 0.4 | V | | WDI Input Current | WDI = V <sub>OUT</sub><br>WDI = 0V | • | -50 | 4<br>-8 | 50 | μΑ<br>μΑ | | Power Fail Detector | | | | | | | | PFI Input Threshold | | • | 1.25 | 1.3 | 1.35 | V | | PFI Input Threshold PSRR | | | | 0.3 | | mV/V | | PFI Input Current | | • | | ±0.01 | ±25 | nA | | PFO Output Voltage (Note 4) | I <sub>SINK</sub> = 800µA<br>I <sub>SOURCE</sub> = 1µA | • | 2.3 | | 0.3 | V | | PFO Short-Circuit Source Current (Note 4) | PFI = HIGH, PFO = 0V<br>PFI = LOW, PFO = V <sub>OUT</sub> | • | 1 | 3<br>17 | 25 | μA<br>mA | | PFI Comparator Response Time (Falling) | $\Delta V_{IN} = -20$ mV, $V_{OD} = 15$ mV | | | 2 | | με | | PFI Comparator Response Time (Rising) (Note 4) | $\Delta V_{IN} = 20$ mV, $V_{OD} = 15$ mV<br>with $10$ k $\Omega$ Pullup | | | 40<br>8 | | μs | | Chip Enable Gating | | | | | | | | ĈE IN Threshold | V <sub>IL</sub><br>V <sub>IH</sub> | | 1.9 | | 0.45 | V | | CE IN Pullup Current (Note 6) | | 1 | | 3 | | μΔ | | CE OUT Output Voltage | I <sub>SINK</sub> = 800μA<br>I <sub>SOURCE</sub> = 400μA<br>I <sub>SOURCE</sub> = 1μA, V <sub>CC</sub> = 0V | • • • | V <sub>OUT</sub> - 0.50<br>V <sub>OUT</sub> - 0.05 | | 0.3 | V<br>V | | CE IN Propagation Delay | C <sub>L</sub> = 20pF | • | | 30 | 50 | กร | | CE OUT Output Short-Circuit Current | Output Source Current<br>Output Sink Current | | | 15<br>20 | | mA<br>mA | | Oscillator | | | | | | | | OSC IN Input Current (Note 6) | | | | ±2 | | μ/ | | OSC SEL Input Pullup Current (Note 6) | | | | 5 | | μ/ | | OSC IN Frequency Range | OSC SEL = 0V<br>OSC SEL = 0V, C <sub>OSC</sub> = 47pF | • | 0 | 4 | 125 | kHz<br>kHz | The lacktriangle denotes specifications which apply over the operating temperature range. Note 1: Absolute maximum ratings are those values beyond which the life of device may be impaired. Note 2: All voltage values are with respect to GND. Note 3: For military temperature range parts, consult the factory. Note 4: The output pins of BATT ON, LOW LINE, PFO, WDO, RESET and RESET have weak internal pullups of typically 3µA. However, external pullup resistors may be used when higher speed is required. Note 5: The external clock feeding into the circuit passes through the oscillator before clocking the watchdog timer. Variation in the time-out period is caused by phase errors which occur when the oscillator divides the external clock by 64. The resulting variation in the time-out period is 64 plus one clock of jitter. Note 6: The input pins of CE IN, OSC IN and OSC SEL have weak internal pullups which pull to the supply when the input pins are floating. 9-22 **■ 5518468 0011073 65T ■** ## TYPICAL PERFORMANCE CHARACTERISTICS LINEAR 9-23 5518468 0011074 596 ### PIN FUNCTIONS $V_{CC}$ : 3.3V Supply Input. The $V_{CC}$ pin should be bypassed with a 0.1 $\mu$ F capacitor. $V_{OUT}$ : Voltage Output for Backed Up Memory. Bypass with a capacitor of $0.1 \mu F$ or greater. During normal operation, $V_{OUT}$ obtains power from $V_{CC}$ through an NMOS power switch, M1, which can deliver up to 50mA and has a typical on resistance of $5\Omega$ . When $V_{CC}$ is lower than $V_{BATT}$ , $V_{OUT}$ is internally switched to $V_{BATT}$ . If $V_{OUT}$ and $V_{BATT}$ are not used, connect $V_{OUT}$ to $V_{CC}$ . $V_{BATT}$ : Backup Battery Input. When $V_{CC}$ falls below $V_{BATT}$ , auxiliary power connected to $V_{BATT}$ , is delivered to $V_{OUT}$ through PMOS switch, M2. If backup battery or auxiliary power is not used, $V_{BATT}$ should be connected to GND. GND: Ground Pin. **BATT ON:** Battery On Logic Output from Comparator C2. BATT ON goes low when $V_{OUT}$ is internally connected to $V_{CC}$ . The output typically sinks 25mA and can provide base drive for an external PNP transistor to increase the output current above the 50mA rating of $V_{OUT}$ . BATT ON goes high when $V_{OUT}$ is internally switched to $V_{BATT}$ . **PFI:** Power Failure Input. PFI is the noninverting input to the power fail comparator, C3. The inverting input is internally connected to a 1.3V reference. The power failure output remains high when PFI is above 1.3V and goes low when PFI is below 1.3V. Connect PFI to GND or V<sub>OUT</sub> when C3 is not used. **PFO:** Power Failure Output from C3. PFO remains high when PFI is above 1.3V and goes low when PFI is below 1.3V. When V<sub>CC</sub> is lower than V<sub>BATT</sub>, C3 is shut down and PFO is forced low. RESET: Logic Output for $\mu P$ Reset Control. Whenever $V_{CC}$ falls below either the reset voltage threshold (2.90V, typically) or $V_{BATT}$ , RESET goes active low. After $V_{CC}$ returns to 3.3V, the reset pulse generator forces RESET to remain active low for a minimum of 140ms. When the watchdog timer is enabled but not serviced prior to a preset time-out period, the reset pulse generator also forces RESET to active low for a minimum of 140ms for every preset time-out period (see Figure 11). The reset active time is adjustable on the LTC695-3.3. An external pushbutton reset can be used in connection with the RESET output. See Pushbutton Reset in Applications Information section. **RESET:** Active High Logic Ouput. It is the inverse of $\overline{\text{RESET}}$ . **LOW LINE**: Logic Output from Comparator C1. $\overline{\text{LOW LINE}}$ indicates a low line condition at the V<sub>CC</sub> input. When V<sub>CC</sub> falls below the reset voltage threshold (2.90V typically), $\overline{\text{LOW LINE}}$ goes low. As soon as V<sub>CC</sub> rises above the reset voltage threshold, $\overline{\text{LOW LINE}}$ returns high (see Figure 1). $\overline{\text{LOW LINE}}$ goes low when V<sub>CC</sub> drops below V<sub>BATT</sub> (see Table 1). WDI: Watchdog Input. WDI is a three-level input. Driving WDI either high or low for longer than the watchdog timeout period, forces both RESET and WDO low. Floating WDI disables the watchdog timer. The timer resets itself with each transition of the watchdog input (see Figure 11). **WDO**: Watchdog Logic Output. When the watchdog input remains either high or low for longer than the watchdog time-out period, WDO goes low. WDO is set high whenever there is a transition on the WDI pin, or LOW LINE goes low. The watchdog timer can be disabled by floating WDI (see Figure 11). **CE IN:** Logic Input to the Chip Enable Gating Circuit. CE IN can be derived from microprocessor's address line and/or decoder output. See Applications Information section and Figure 5 for additional information. **CE OUT:** Logic Output on the Chip Enable Gating Circuit. When V<sub>CC</sub> is above the reset voltage threshold, CE OUT is a buffered replica of CE IN. When V<sub>CC</sub> is below the reset voltage threshold CE OUT is forced high (see Figure 5). OSC SEL: Oscillator Selection Input. When OSC SEL is high or floating, the internal oscillator sets the reset active time and watchdog time-out period. Forcing OSC SEL low, allows OSC IN to be driven from an external clock signal or an external capacitor can be connected between OSC IN and GND. 9-24 TINEAR TECHNOLOGY 5518468 0011075 422 ### PIN FUNCTIONS OSC IN: Oscillator Input. OSC IN can be driven by an external clock signal or an external capacitor can be connected between OSC IN and GND when OSC SEL is forced low. In this configuration the nominal reset active time and watchdog time-out period are determined by the number of clocks or set by the formula (see Applications Information section). When OSC SEL is high or floating, the internal oscillator is enabled and the reset active time is fixed at 200ms typical for the LTC695-3.3. OSC IN selects between the 1.6 seconds and 100ms typical watchdog time-out periods. In both cases, the time-out period immediately after a reset is 1.6 seconds typical. ### **BLOCK DIAGRAM** 9-25 5518468 0011076 369 #### Microprocessor Reset The LTC694-3.3/LTC695-3.3 use a bandgap voltage reference and a precision voltage comparator C1 to monitor the 3.3V supply input on $V_{CC}$ (see Block Diagram). When $V_{CC}$ falls below the reset voltage threshold, the RESET output is forced to active low state. The reset voltage threshold accounts for a 10% variation on $V_{CC}$ , so the RESET output becomes active low when $V_{CC}$ falls below 3.0V (2.9V typical). On power-up, the RESET signal is held active low for a minimum of 140ms after reset voltage threshold is reached to allow the power supply and microprocessor to #### **Battery Switchover** The battery switchover circuit compares $V_{CC}$ to the $V_{BATT}$ input, and connects $V_{OUT}$ to whichever is higher. When $V_{CC}$ rises to 70mV above $V_{BATT}$ , the battery switchover comparator, C2, connects $V_{OUT}$ to $V_{CC}$ through a charge-pumped NMOS power switch, M1. When $V_{CC}$ falls to 50mV above $V_{BATT}$ , C2 connects $V_{OUT}$ to $V_{BATT}$ through a PMOS switch, M2. C2 has typically 20mV of hysteresis to prevent spurious switching when $V_{CC}$ remains nearly equal to $V_{BATT}$ . The response time of C2 is approximately 20us. Figure 1. Reset Active Time stabilize. The reset active time is adjustable on the LTC695-3.3. On power-down, the RESET signal remains active low even with $V_{CC}$ as low as 1V. This capability helps hold the microprocessor in stable shutdown condition. Figure 1 shows the timing diagram of the RESET signal. The precision voltage comparator, C1, typically has 40mV of hysteresis which ensures that glitches at $V_{CC}$ pin do not activate the $\overline{RESET}$ output. Response time is typically 10 $\mu$ s. To help prevent mistriggering due to transient loads, the $V_{CC}$ pin should be bypassed with a 0.1 $\mu$ F capacitor with the leads trimmed as short as possible. The LTC695-3.3 has two additional outputs: RESET and $\overline{\text{LOW LINE}}$ . RESET is an active high output and is the inverse of $\overline{\text{RESET}}$ . $\overline{\text{LOW LINE}}$ is the output of the precision voltage comparator C1. When $V_{CC}$ falls below the reset voltage threshold, $\overline{\text{LOW LINE}}$ goes low. $\overline{\text{LOW LINE}}$ returns high as soon as $V_{CC}$ rises above the reset voltage threshold. During normal operation, the LTC694-3.3/LTC695-3.3 use a charge-pumped NMOS power switch to achieve low dropout and low supply current. This power switch can deliver up to 50mA to $V_{OUT}$ from $V_{CC}$ and has a typical on resistance of $5\Omega.$ The $V_{OUT}$ pin should be bypassed with a capacitor of $0.1\mu F$ or greater to ensure stability. Use of a larger bypass capacitor is advantageous for supplying current to heavy transient loads. When operating currents larger than 50mA are required from $V_{OUT}$ , or a lower dropout ( $V_{CC}-V_{OUT}$ voltage differential) is desired, the LTC695-3.3 should be used. This product provides BATT ON output to drive the base of an external PNP transistor (Figure 2). If higher currents are needed with the LTC694-3.3, a high current Schottky diode can be connected from the $V_{CC}$ pin to the $V_{OUT}$ pin to supply the extra current. 9-26 5518468 0011077 2T5 | Figure 2. Using BATT ON to Drive External PNP Transistor The LTC694-3.3/LTC695-3.3 are protected for safe area operation with short-circuit limit. Output current is limited to approximately 200mA. If the device is overloaded for a long period of time, thermal shutdown turns the power switch off until the device cools down. The threshhold temperature for thermal shutdown is approximately 155°C with about 10°C of hysteresis which prevents the device from oscillating in and out of shutdown. The PNP switch used in competitive devices was not chosen for the internal power switch because it injects unwanted current into the substrate. This current is collected by the $V_{BATT}$ pin in competitive devices and adds to the charging current of the battery which can damage lithium batteries. The LTC694-3.3/LTC695-3.3 usea charge-pumped NMOS power switch to eliminate unwanted charging current while achieving low dropout and low supply current. Since no current goes to the substrate, the current collected by $V_{BATT}$ pin is strictly junction leakage. A $125\Omega$ PMOS switch connects the $V_{BATT}$ input to $V_{OUT}$ in battery backup mode. The switch is designed for very low dropout voltage (input-to-output differential). This feature is advantageous for low current applications such as battery backup in CMOS RAM and other low power CMOS circuitry. The supply current in battery backup mode is $1\mu A$ maximum. The operating voltage at the $V_{BATT}$ pin ranges from 1.5V to 2.75V. The charging resistor for rechargeable batteries should be connected to $V_{OUT}$ since this eliminates the discharge path that exists when the resistor is connected to $V_{CC}$ (Figure 3). Figure 3. Charging External Battery Through Vout #### Replacing the Backup Battery When changing the backup battery with system power on, spurious resets can occur while the battery is removed due to battery standby current. Although battery standby current is only a tiny leakage current, it can still charge up the stray capacitance on the $V_{BATT}$ pin. The oscillation cycle is as follows: When $V_{BATT}$ reaches within 50mV of $V_{CC}$ , the LTC694-3.3/LTC695-3.3 switch to battery backup. $V_{OUT}$ pulls $V_{BATT}$ low and the device goes back to normal operation. The leakage current then charges up the $V_{BATT}$ pin again and the cycle repeats. If spurious resets during battery replacement pose no problems, then no action is required. Otherwise, a resistor from $V_{BATT}$ to GND will hold the pin low while changing the battery. For example, the battery standby current is $1\mu A$ maximum over temperature so the external resistor required to hold $V_{BATT}$ below $V_{CC}$ is: $$R \le \frac{V_{CC} - 50mV}{1uA}$$ With $V_{CC}$ = 3V, a 2.7M resistor will work. With a 2V battery, this resistor will draw only 0.7 $\mu$ A from the battery, which is negligible in most cases. If battery connections are made through long wires, a $10\Omega$ to $100\Omega$ series resistor and a $0.1\mu F$ capacitor are recommended to prevent any overshoot beyond $V_{CC}$ due to the lead inductance (Figure 4). 9-27 5518468 0011078 131 📟 Figure 4. $10\Omega/0.1\mu F$ combination eliminates inductive overshoot and prevents spurious resets during battery replacement. The 2.7M pulls the V<sub>BATT</sub> eliminating spurious resets. Table 1. Input and Output Status in Battery Backup Mode | SIGNAL | STATUS | |-----------------|-------------------------------------------------------------------------------------| | V <sub>CC</sub> | C2 monitors V <sub>CC</sub> for active switchover. | | $V_{OUT}$ | V <sub>OUT</sub> is connected to V <sub>BATT</sub> through an internal PMOS switch. | | $V_{BATT}$ | The supply current is 1µA maximum. | | BATT ON | Logic high. The open-circuit output voltage is equal to V <sub>OUT</sub> . | | PFI | Power Failure Input is ignored. | | PF0 | Logic low | | RESET | Logic low | | RESET | Logic high. The open-circuit output voltage is equal to V <sub>OUT</sub> . | | LOW LINE | Logic low | | WDI | Watchdog Input is ignored. | | WDO | Logic high. The open-circuit output voltage is equal to V <sub>OUT</sub> . | | CE IN | Chip Enable Input is ignored. | | CE OUT | Logic high. The open-circuit output voltage is equal to V <sub>OUT</sub> . | | OSC IN | OSC IN is ignored. | | OSC SEL | OSC SEL is ignored. | | | l | Table 1 shows the state of each pin during battery backup. When the battery switchover section is not used, connect $V_{BATT}$ to GND and $V_{OUT}$ to $V_{CC}$ . #### **Memory Protection** The LTC695-3.3 includes memory protection circuitry which ensures the integrity of the data in memory by preventing write operations when $V_{CC}$ is at invalid level. Two additional pins, $\overline{CE}$ IN and $\overline{CE}$ OUT, control the $\overline{Chip}$ Enable or $\overline{Write}$ inputs of CMOS RAM. When $V_{CC}$ is 3.3V, $\overline{CE}$ OUT follows $\overline{CE}$ IN with a typical propagation delay of 30ns. When $V_{CC}$ falls below the reset voltage threshold or $V_{BATT}$ , $\overline{CE}$ OUT is forced high, independent of $\overline{CE}$ IN. $\overline{CE}$ OUT is an alternative signal to drive the $\overline{CE}$ , $\overline{CS}$ , or $\overline{Write}$ input of battery backed up CMOS RAM. $\overline{CE}$ OUT can also be used to drive the $\overline{Store}$ or $\overline{Write}$ input of an EEPROM, EAROM or NOVRAM to achieve similar protection. Figure 5 shows the timing diagram of $\overline{CE}$ IN and $\overline{CE}$ OUT. CE IN can be derived from the microprocessor's address decoder output. Figure 6 shows a typical nonvolatile CMOS RAM application. Memory protection can also be achieved with the LTC694-3.3 by using RESET as shown in Figure 7. #### **Power Fail Warning** The LTC694-3.3/LTC695-3.3 generate a Power Failure Output (PFO) for early warning of failure in the microprocessor's power supply. This is accomplished by Figure 5. Timing Diagram for $\overline{\text{CE}}$ IN and $\overline{\text{CE}}$ OUT 9-28 LINEAR LINEAR 5518468 OO11O79 O78 **■** Figure 6. A Typical Nonvolatile CMOS RAM Application Figure 7. Write Protect for RAM with LTC694-3.3 Figure 8. Monitoring Unregulated DC Supply with the LTC694-3.3/LTC695-3.3's Power Fail Comparator Figure 9. Monitoring Regulated DC Supply with the LTC694-3.3/LTC695-3.3's Power Fail Comparator comparing the power failure input (PFI) with an internal 1.3V reference. PFO goes low when the voltage at the PFI pin is less than 1.3V. Typically PFI is driven by an external voltage divider (R1 and R2 in Figures 8 and 9) which senses either an unregulated DC input or a regulated 3.3V output. The voltage divider ratio can be chosen such that the voltage at the PFI pin falls below 1.3V several milliseconds before the 3.3V supply falls below the maximum reset voltage threshold 3.0V. PFO is normally used to interrupt the microprocessor to execute shutdown procedure between PFO and RESET or RESET. The power fail comparator, C3, does not have hysteresis. Hysteresis can be added however, by connecting a resistor between the PFO output and the noninverting PFI input pin as shown in Figures 8 and 9. The upper and lower trip points in the comparator are established as follows: When PFO output is low, R3 sinks current from the summing junction at the PFI pin. $$V_{H} = 1.3V \left( 1 + \frac{R1}{R2} + \frac{R1}{R3} \right)$$ When PFO output is high, the series combination of R3 and R4 source current into the PFI summing junction. $$V_L = 1.3V \left( 1 + \frac{R1}{R2} - \frac{(3.3V - 1.3V)R1}{1.3V(R3 + R4)} \right)$$ Assuming R4 << R3, $$V_{HYSTERESIS} = 3.3 V \frac{R1}{R3}$$ **Example 1:** The circuit in Figure 8 demonstrates the use of the power fail comparator to monitor the unregulated power supply input. Assuming the the rate of decay of the supply input $V_{IN}$ is 100 mV/ms and the total time to execute a shutdown procedure is 8ms. Also the noise of $V_{IN}$ is 200 mV. With these assumptions in mind, we can reasonably set $V_L = 5V$ which is 1.6V greater than the sum of maximum reset voltage threshold and the dropout voltage of the LT1129-3.3 (3V + 0.4V) and $V_{HYSTERESIS} = 850 \text{mV}$ . 9-29 5518468 OO1108D A9T **=** $$V_{HYSTERESIS} = 3.3V \frac{R1}{R3} = 850 mV$$ Choose R3 = 200k and R1 = 51k. Also select R4 = 10k which is much smaller than R3. $$5V = 1.3V \left( 1 + \frac{51k}{R2} - \frac{(3.3V - 1.3V)51k}{1.3V(210k)} \right)$$ R2 = 15.8k, Choose nearest 5% resistor 16k and recalculate $V_{I}$ . $$V_L = 1.3V \left( 1 + \frac{51k}{16k} - \frac{(3.3V - 1.3V)51k}{1.3V(210k)} \right) = 4.96V$$ $$V_H = 1.3V \left( 1 + \frac{51k}{16k} + \frac{51k}{200k} \right) = 5.77 V$$ $$\frac{(4.96V - 3.4V)}{100mV/ms} = 15.6ms$$ $$V_{HYSTERESIS} = 5.77V - 4.96V = 810mV$$ The 15.6ms allows enough time to execute shutdown procedure for microprocessor and 810mV of hysteresis would prevent PFO from going low due to the noise of V<sub>IN</sub>. **Example 2:** The circuit in Figure 9 can be used to measure the regulated 3.3V supply to provide early warning of power failure. Because of variations in the PFI threshold, this circuit requires adjustment to ensure the PFI comparator trips before the reset threshold is reached. Adjust R5 such that the PFO output goes low when the V<sub>CC</sub> supply reaches the desired level (e.g., 3.1V). #### Monitoring the Status of the Battery C3 can also monitor the status of the memory backup battery (Figure 10). If desired, the $\overline{\text{CE}}$ OUT can be used to apply a test load to the battery. Since $\overline{\text{CE}}$ OUT is forced high in battery backup mode, the test load will not be applied to the battery while it is in use, even if the microprocessor is not powered. Figure 10. Backup Battery Monitor with Optional Test Load #### **Watchdog Timer** The LTC694-3.3/LTC695-3.3 provide a watchdog timer function to monitor the activity of the microprocessor. If the microprocessor does not toggle the watchdog input (WDI) within a selected time-out period, RESET is forced to active low for a minimum of 140ms. The reset active time is adjustable on the LTC695-3.3. Since many systems can not service the watchdog timer immediately after a reset, the LTC695-3.3 has a longer time-out period (1.0 second minimum) right after a reset is issued. The normal timeout period (70ms minimum) becomes effective following the first transition of WDI after RESET is inactive. The watchdog time-out period is fixed at 1.0 second minimum on the LTC694-3.3. Figure 11 shows the timing diagram of watchdog time-out period and reset active time. The watchdog time-out period is restarted as soon as RESET is inactive. When either a high-to-low or low-to-high transition occurs at the WDI pin prior to time-out, the watchdog time is reset and begins to time out again. To ensure the watchdog time does not time out, either a highto-low or low-to-high transition on the WDI pin must occur at or less than the minimum time-out period. If the input to the WDI pin remains either high or low, reset pulses will be issued every 1.6 seconds typically. The watchdog time can be deactivated by floating the WDI pin. The timer is also disabled when V<sub>CC</sub> falls below the reset voltage threshold or V<sub>BATT</sub>. 9-30 LINEAR TECHNOLOGY 5518468 0011081 726 Figure 11. Watchdog Time-Out Period and Reset Active Time Figure 12. Oscillator Configurations The LTC695-3.3 provides an additional output (Watchdog Output, $\overline{WDO}$ ) which goes low if the watchdog timer is allowed to time out and remains low until set high by the next transition on the WDI pin. $\overline{WDO}$ is also set high when V<sub>CC</sub> falls below the reset voltage threshold or V<sub>BATT</sub>. The LTC695-3.3 has two additional pins, OSC SEL and OSC IN, which allow reset active time and watchdog time-out period to be adjusted per Table 2. Several configurations are shown in Figure 12. OSC IN can be driven by an external clock signal or an external capacitor can be connected between OSC IN and GND when OSC SEL is forced low. In these configurations, the nominal reset active time and watchdog time-out period are determined by the number of clocks or set by the formula in Table 2. When OSC SEL is high or floating, the internal oscillator is enabled and the reset active time is fixed at 140ms minimum for the LTC695-3.3. OSC IN selects between the 1 second and 70ms minimum normal watchdog time-out periods. In both cases, the time-out period immediately after a reset is at least 1 second. 9-31 5518468 0011082 662 Table 2. LTC695-3.3 Reset Active Time and Watchdog Time-Out Selections | OSC SEL | | WATCHDOG T | RESET ACTIVE TIME | | |------------------|----------------------|--------------------------|--------------------------------------------------------|----------------------------------------------------| | | OSC IN | NORMAL<br>(Short Period) | IMMEDIATELY<br>After reset<br>(Long Period) | LTC695-3.3 | | Low | External Clock Input | 1024 CLKs | 4096 CLKs | 2048 CLKs | | Low | External Capacitor* | 400ms × C | $\frac{1.6 \text{ sec}}{70 \text{pF}} \times \text{C}$ | $\frac{800\text{ms}}{70\text{pF}} \times \text{C}$ | | Floating or High | Low | 100ms | 1.6 sec | 200ms | | Floating or High | Floating or High | 1.6 sec | 1.6 sec | 200ms | <sup>\*</sup>The nominal internal frequency is 10.24kHz. The nominal oscillator frequency with external capacitor is $F_{OSC}$ (Hz) = $\frac{184,000}{C(pF)}$ #### **Pushbutton Reset** The LTC694-3.3/LTC695-3.3 do not provide a logic input for direct connection to a pushbutton. However, a pushbutton in series with a $100\Omega$ resistor connected to the RESET output pin (Figure 13) provides an alternative for manual reset. Connecting a $0.1\mu\text{F}$ capacitor to the RESET pin debounces the pushbutton input. The $100\Omega$ resistor in series with the pushbutton is required to prevent the ringing, due to the capacitance and lead inductance, from pulling the RESET pins of the MPU and LTC69X below ground. Figure 13. The External Pushbutton Reset ## TYPICAL APPLICATIONS #### Capacitor Backup with 74HC4016 Switch LINEAR 9-32 ■ 5518468 0011083 5T9 **■** ## TYPICAL APPLICATIONS #### Write Protect for Additional RAMs 9-33 | 5518468 0011084 435 🖿