# 2817A/2817AH 5517A/5517AH Timer E<sup>2</sup> 16K Electrically Erasable PROMs August 1992 #### Features - Military Extended and Commercial Temperature Range - -55° C to +125° C Operation (Military) - -- 40° C to +85° C Operation (Extended) - 0° C to +70° C Operation (Commercial) - End of Write Detection - · Read Busy Pin - · Optional DATA Polling Feature - **■** High Endurance, Write Cycles - · 2817A: 10,000 Cycles/Byte Minimum - 5517A: 100K, 400K and 1 Million Cycles/Byte - On-Chip Timer - · Automatic Byte Erase Before Byte Write - 5 V ± 10% Power Supply - Power Up/Down Protection Circuitry - 150 ns max. Access Time - **Low Power Operation** - 100 mA Active Current - 40 mA Standby Current - JEDEC Approved Byte-Wide Pinout - MIL-STD-883 Class B Compliant #### **Block Diagram** #### Description SEEQ's 2817A/5517A are 5V only, 2K x 8 electrically erasable programmable read only memory (EEPROM). They are packaged in 28 pin ceramic DIP and plastic DIP packages and a 32 pin leaded chip carrier, all with a ready/busy pin. This EEPROM is ideal for applications which require non-volatility and in-system data modification. The endurance, the minimum number of times which a byte may be written, is 10 thousand (K) cycles for the 2817A or 100K, 400K or 1 million cycles for the 5517A. The 2817A has an internal timer that automatically times out the write time. The on-chip timer, along with the input #### Pin Configuration #### Pin Names | A <sub>0</sub> -A <sub>4</sub> | ADDRESSES — COLUMN<br>(LOWER ORDER BITS) | |---------------------------------|---------------------------------------------------| | A <sub>5</sub> -A <sub>10</sub> | ADDRESSES — ROW | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0.7</sub> | DATA INPUT (WRITE OR ERASE)<br>DATA OUTPUT (READ) | | RDY/BUSY | DEVICE READY/BUSY | | NC | NO CONNECT | latches, frees the microcomputer system for other tasks during the write time. The standard 2817A/5517A write cycle time is 10 ms over the recommended range, while the 2817AH/5517AH is a fast 2ms. An automatic byte erase is performed before a byte operation is started. Once a byte has been written, the ready/busy pin signals the microprocessor that it is available for another write or a read cycle. All inputs are TTL for both the byte write and read mode. Data retention is specified for 10 years. #### **Device Operation** There are five operational modes (see Table 1) and, except for the chip erase mode<sup>[1]</sup>, only TTL inputs are required. To write into a particular location, a TTL low is applied to the write enable ( $\overline{WE}$ ) pin of a selected ( $\overline{CE}$ low) device. This, combined with output enable ( $\overline{OE}$ ) being ### Mode Selection (Table 1) | Mode/Pin | Œ | Œ | WE | 1/0 | RDY/BUSY | |------------------|-----------------|-----------------|----------------------|----------------------------------------------------|------------------| | Read | VIL | V <sub>IL</sub> | V <sub>IH</sub> | Dout | High Z | | Standby | V <sub>IH</sub> | Х | Х | High Z | High Z | | Byte Write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | V <sub>ol</sub> | | Write<br>Inhibit | X | V <sub>IL</sub> | X<br>V <sub>IH</sub> | High Z/D <sub>out</sub><br>High Z/D <sub>out</sub> | High Z<br>High Z | X: any TTL level high, initiates a write cycle. During a byte write cycle, addresses are latched on either the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever one occurred last. Data is latched on the rising edge of $\overline{CE}$ or $\overline{WE}$ , whichever one occurred first. The byte is automatically erased before data is written. While the write operation is in progress , the RDY/BUSY output is at a TTL low. An internal timer times out the required byte write time and at the end of this time, the device signals the RDY/BUSY pin to a TTL high. The RDY/BUSY pin is an open drain output and a typical $3K\Omega$ pull-up resistor to $V_{cc}$ is required. The pull-up resistor value is dependent on the number of OR-tied 2817A RDY/BUSY pins. ### DATA Polling (Optional Feature) DATA polling is a method of minimizing write times by determining the actual end-point of a write cycle. If a read is performed to any address while the device is still writing, it will present the ones-complement of the last byte written. When the device has completed its write cycle, a read from the last address written will result in valid data. Thus, software can simply read from the part until the last data byte written is read correctly. Timing for a DATA polling read is the same as a normal read. \*COMMENT: Stresses above those listed under \*Absolute Maximum Ratings\* may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Recommended Operating Conditions** | | | 2817A/2817AH-150<br>5517A/5517AH-150 | 2817A/2817AH-200<br>5517A/5517AH-200 | 2817A/2817AH-250<br>5517A/5517AH-250 | 2817A/2817AH-300<br>5517A/5517AH-300 | |------------------------------|------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------| | Temperature | Commercial | 0°C to +70°C | 0°C to +70°C | 0°C to +70°C | 0°C to +70°C | | Range | Extended | -40°C to +85°C | -40°C to +85°C | -40°C to +85°C | -40°C to +85°C | | | Military | -55°C to +125°C | _ | -55°C to +125°C | -55°C to +125°C | | V <sub>cc</sub> Supply Volta | age | 5V±10% | 5V±10% | 5V±10% | 5V±10% | #### Endurance and Data Retention | Symbol | Parameter | Value | Units | Condition | |-----------------|----------------------------|---------------------------------|-------------|---------------------------------| | N Mini | Minimum Endurance<br>2817A | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | | 5517A | 100,000<br>400,000<br>1,000,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | >10 | Years | MIL-STD 883 Test<br>Method 1033 | #### Notes: - 1. Chip Erase is an optional mode. - 2. Characterized. Not tested. ### Absolute Maximum Stress Ratings\* | Temperature | | |-------------------|----------------| | Storage | 65°C to +150°C | | Under Bias | | | Military/Extended | 65°C to +135°C | | Commercial | 10°C to +80°C | D.C. Voltage applied to all Inputs or Outputs with respect to ground ......+6.0 V to -0.5 V Undershoot/Overshoot pulse of less then 10 ns (measured at 50% point) applied to all inputs or outputs with respect to ground .... (undershoot) -1.0 V (overshoot) + 7.0 V #### Power Up/Down Considerations The 2817A/5517A has internal circuitry to minimize a false write during system $V_{cc}$ power up or down. This circuitry prevents writing under any one of the following conditions. - 1. V<sub>cc</sub> is less than 3 V.[2] - 2. A negative Write Enable (WE) transition has not occured with V<sub>cc</sub> is between 3 V and 5 V. Writing will also be prevented if CE or OE are in TTL logical states other than specified for a byte write in the Mode Selection table. ### D.C. Operating Characteristics (Over the operating V<sub>cc</sub> and temperature range) | | | Limits | | | | |-----------------|-----------------------------------------------------------|--------|--------------------|-------|-------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | Icc | Active V <sub>cc</sub> Current (Includes Write Operation) | | 100 | mA | CE = OE =V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = 5.5 V | | SB | Standby V <sub>cc</sub> Current | | 40 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O<br>Open; Other Inputs = 5.5 V | | l <sub>Li</sub> | Input Leakage Current | | 10 | μА | V <sub>IN</sub> = 5.5 V | | l <sub>LO</sub> | Output Leakage Current | | 10 | μΑ | V <sub>out</sub> = 5.5 V | | V <sub>IL</sub> | Input Low Voltage | -0.1 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 | V <sub>cc</sub> +1 | ٧ | | | V <sub>oL</sub> | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | V <sub>oH</sub> | Output High Voltage | 2.4 | | V | I <sub>OH</sub> = -400 μA | ### A.C. Characteristics Read Operation (Over the operating V<sub>cc</sub> and temperature range) | | | Limits | | | | | | | | | | | |-----------------|------------------------------------------------------------------------------------------------|--------|----------------------------------------------|------|----------------------------------------------|------|----------------------------------------------|------|----------------------------------|-------|---------------------------|--| | | | | 2817A/<br>2817AH-150<br>5517A/<br>5517AH-150 | | 2817A/<br>2817AH-200<br>5517A/<br>5517AH-200 | | 2817A/<br>2817AH-250<br>5517A/<br>5517AH-250 | | 17A/<br>\H-300<br>17A/<br>\H-300 | | : | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test Conditions | | | t <sub>RC</sub> | Read Cycle Time | 150 | | 200 | | 250 | | 300 | | ns | CE = OE = V <sub>IL</sub> | | | t <sub>ce</sub> | Chip Enable Access Time | | 150 | | 200 | | 250 | | 300 | ns | OE = V <sub>IL</sub> | | | t <sub>AA</sub> | Address Access Time | | 150 | | 200 | | 250 | | 300 | ns | CE = OE = V <sub>IL</sub> | | | toE | Output Enable Access Time | | 70 | | 90 | | 90 | | 100 | ns | CE = V <sub>IL</sub> | | | t <sub>DF</sub> | Output Enable High to Output Not being Driven | | 50 | | 60 | | 60 | | 60 | ns | CE = V <sub>IL</sub> | | | t <sub>oн</sub> | Output Hold from Address<br>Change, Chip Enable, or<br>Output Enable whichever<br>occurs first | 0 | | 0 | | 0 | | 0 | | ns | CE or OE =V <sub>IL</sub> | | #### AC Characteristics Write Operation (Over the operating $V_{\rm cc}$ and temperature range) | | | | | | Lir | nits | | | | | |--------------------------------|------------------------------------------|----------------------------------------------|------|----------------------------------------------|--------------------------------------------------|----------------------------------------------|------|----------------------------------------------|------|--------------------------------------------------| | | | 2817A/<br>2817AH-150<br>5517A/<br>5517AH-150 | | 2817A/<br>2817AH-200<br>5517A/<br>5517AH-200 | | 2817A/<br>2817AH-250<br>5517A/<br>5517AH-250 | | 2817A/<br>2817AH-300<br>5517A/<br>5517AH-300 | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>AS</sub> | Address to Write Set Up Time | íò | | 10 | | 10 | _ | 10 | | ns | | t <sub>cs</sub> | CE to Write Set Up Time | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>we<sup>[2]</sup></sub> | WE Write Pulse Width | 100 | | 120 | | 150 | | 150 | | ns | | t <sub>AH</sub> | Address Hold Time | 70 | | 50 | <del> </del> | 50 | | 50 | | ns | | t <sub>os</sub> | Data Set Up Time | 50 | | 50 | 1 | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | <del></del> | 0 | | 0 | | ns | | t <sub>сн</sub> | CE Hold Time | 0 | | 0 | | 0 | - | 0 | | ns | | t <sub>oes</sub> | OE Set Up Time | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>oeh</sub> | OE Hold Time | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>DL</sub> | Data Latch Time | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DV</sub> <sup>[3]</sup> | Data Valid Time | | 1 | | 1 | | 1 | | 1 | μѕ | | t <sub>ob</sub> | Time to Device Busy | | 120 | | 120 | | 120 | | 120 | ns | | t <sub>wn</sub> | Write Recovery Time<br>Before Read Cycle | | 10 | | 10 | | 10 | | 10 | μs | | t <sub>wc</sub> | Byte Write Cycle Time | | | <del></del> | | | | · | | <del> </del> | | | 2817 <b>A</b> /5517A | | 10 | | 10 | | 10 | | 10 | ms | | ľ | 2817AH/5517AH | | 2 | | 2 | | 2 | | 2 | ms | #### NOTES: - This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. WE is noise protected. Less than a 20 ns write pulse will not activate a write cycle. Data must be valid within 1 μs maximum after the initiation of a write cycle. ### A.C. Test Conditions Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: < 20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V ## Capacitance [1] T, = 25°C, f = 1 MHz | Symbol | Parameter | Max | Conditions | |--------|------------------------|-------|------------------------| | Cin | Input Capacitance | 6 pF | V <sub>IN</sub> = 0 V | | Cout | Data (I/O) Capacitance | 10 pF | V <sub>I/O</sub> = 0 V | ## Write Cycle Timing ## **Ordering Information**