# Amplifier with Voltage Controlled Gain, AGC+Amp ## GEC520 ### **APPLICATIONS:** - wide-bandwidth AGC systems - automatic signal-leveling - video signal processino - voltage controlled filters. - differential amplifier - amplitude modulation ### DESCRIPTION The CLC520 is a wideband DC-coupled amplifier with voltage-controlled gain (AGC). The amplifier has a high-impedance differential signal input, a high-bandwidth gain control input and a single-ended voltage output. Signal channel performance is outstanding with 160MHz small signal bandwidth, 0.5 degree linear phase deviation (to 60MHz) and 0.04% signal nonlinearity at 4V<sub>m</sub> output. Gain-control is very flexible. Maximum gain may be set over a nominal range of 2 to 100 with one external resistor. In addition, the gain-control input provides more than 40dB of voltage-controlled gain adjustment from the maximum gain setting. For example, a CLC520 may be set for a maximum gain of 2 (or 6dB) for a voltage-controlled gain range from 6dB to less than -34dB. Alternatively, the CLC520 could be set for a maximum gain of 100 (40dB) for a voltage-controlled gain range from 40dB to less than 0dB. Besides being flexible, the gain-control is easy to use. Gain-control bandwidth is superb, 100MHz, simplifying AGC/ALC loop stabilization. And since the gain is minimum with a zero volt input and maximum with a +2 volt input, driving the control input is simple. Finally, differential inputs, and a ground-referenced voltage output take the trouble out of designing DC-coupled AGC circuits for display normalizers, etc. The CLC520 is available in several versions: | CLC520AJP | -40°C to +85°C | 14-pin plastic DIP | | | | |-----------|-----------------|--------------------------|--|--|--| | CLC520AJE | -40°C to +85°C | 14-pin plastic SOIC | | | | | CLC520AID | -40°C to +85°C | 14-pin side-brazed DIP | | | | | CLC520A8D | -55°C to +125°C | 14-pin side-brazed DIP, | | | | | | | MIL-STD-883, Level B | | | | | CLC520ALC | -55°C to +125°C | dice | | | | | CLC520AMC | ~55°C to +125°C | dice qualified to Method | | | | Contact factory for other packages. DESC SMD number 5962-91694. ## FEATURES (typical): T-74-09-01 - 160MHz, -3dB bandwidth - 2000 V/usec slew rate - 0.04% signal nonlinearity at 4V<sub>pp</sub> output - −43dB feedthrough at 30MHz - user adjustable gain range - differential voltage input and single-ended voltage output 5008, MIL-STD-883, Level B Comlinear Corporation • 4800 Wheaton Drive, Fort Collins, CO 80525 • (303) 226-0500 • FAX (303) 226-0564 DS520.01 January 1993 | Electrical Characteristics (V <sub>cc</sub> =±5V, R <sub>j</sub> =100Ω, R <sub>j</sub> =1kΩ, R <sub>g</sub> =182Ω, A <sub>v</sub> =+10, V <sub>g</sub> = +2V) | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------|---------------|---------------|--------------|------------------------------|-------------| | PARAMETERS | CONDITIONS | TYP | M/ | X & MIN RA | TINGS | UNITS | SYMBOL | | Ambient Temperature | CLC520A8/AL/AM | +25°C | - 55°C | +25°C | +125°C | 1 | | | Ambient Temperature | CLC520AJ/AI | +25°C | - 40°C | +25°C | +85°C | | | | FREQUENCY DOMAIN RESPONS | SE | | | | | | | | † - 3dB bandwidth | V <0.5V | 160 | >110 | >120 | >120 | MHz | SSBW | | | $V_{out} < 0.5 V_{no}$ (AJE only) | 140 | >90 | >100 | >100 | MHz | SSBW | | | V <4 OV | 140 | >85 | >100 | >100 | MHz | LSBW | | - 3dB bandwidth | V <sub>out</sub> <0.5V <sub>pp</sub><br>V <sub>in</sub> =+0.2V,V <sub>g</sub> =+1VDC | | ll . | | ł | | | | gain control channel | V <sub>in</sub> =+0.2V, V <sub>g</sub> =+1VDC | 100 | >80 | >80 | >80 | MHz | SBWC | | gain flatness √ peaking | V <sub>out</sub> < 0.5 V <sub>DD</sub> | | 1 | l | | # _ | | | F | 0.1MHz to 30MHz | 0 | <0.4 | <0.3 | <0.4 | dB | GFPL | | † peaking √ rolloff | 0.1MHz to 20MHz<br>0.1MHz to 30MHz | 0<br>0.1 | <0.7 | <0.5 | <0.7 | dB | GFPH | | † rolloff | 0.1MHz to 60MHz | 0.1 | <0.4<br><1.3 | <0.3 | <0.4 | dB | GFRL | | linear phase deviation | 0.1MHz to 60MHz | 0.5 | <1.2 | <1<br><1 | <1.3<br><1.2 | dB | GFRH<br>LPD | | †feedthrough | V <sub>a</sub> =0V, V <sub>in</sub> = - 22dBm | 0.5 | `' | `' | \ \1.2 | l | LPD . | | 1 | at 30MHz | - 43 | <- 38 | <-38 | <-38 | dB | FDTH | | | AJ only | - 38 | <- 31 | <-31 | <-31 | dB | FDTH | | rise and fall time | 0.5V step | 2.5 | <3.7 | <3 | <3 | ns | TRS | | noo and idii ame | 4.0V step | 3.7 | <5.7<br><5 | \sqrt{5} | <5<br><5 | ns | TRL | | settling time to ±0.1% | 2.0V step | 12 | <18 | <18 | <18 | ns | l ts | | overshoot | 0.5V step | l o | <15 | <15 | <15 | % | los | | slew rate | 4V step | 2000 | >1450 | >1450 | >1450 | V/μsec | SR | | †2nd harmonic distortion | 2V <sub>pp</sub> , 20MHz | <b> - 47</b> | <- 40 | <- 40 | <-35 | dBc | HD2 | | †3rd harmonic distortion | 2V <sub>pp</sub> , 20MHz | - 60 | <-50 | <~ 50 | <- 45 | dBc | HD3 | | equivalent output noise | (+10 for input noise)1 | 1 | | | | H | | | noise floor | 1MHz to 200MHz | - 132 | <- 130 | <- 130 | <- 129 | dBm/Hz | SNF | | integrated noise | 1MHz to 200MHz | 800 | <1000 | <1000 | <1100 | μV | INV | | differential gain <sup>2</sup><br>differential phase <sup>2</sup> | at 3.58MHz | 0.15 | <b> </b> | | | % | DG | | | at 3.58MHz | 0.15 | | | ļ | | DP | | STATIC, DC PERFORMANCE | | | <b>.</b> . | | 1 | Į. | | | integral signal nonlinearity | $V_{out}$ =4 $V_{pp}$<br>$R_f$ =1 $k\Omega$ , $R_g$ =182 $\Omega$ | 0.04 | <0.1 | <0.1 | <0.2 | % | SGNL | | gain accuracy<br>for nominal max gain = 20dB | $H_f = 1822, H_g = 18222$ | | | | l | l | | | *output offset voltage | | ±0<br>40 | <±1.0<br><150 | <±0.5<br><120 | <±0.5 | dB | GACCU | | average temperature coefficent | | 100 | <400 | <120 | <150<br><300 | mV<br>μV/°C | VOS<br>DVOS | | *input bias current | | 12 | <61 | _<br><28 | <28 | μ <b>ν</b> / C<br>μ <b>A</b> | I IB | | average temperature coefficient | | 100 | <415 | _ | <165 | nA/°C | DIB | | input offset current | | 0.5 | <4 | <2 | ₹2 | μA | ios | | average temperature coefficient | | 5 | <40 | _ | <20 | nA/°C | DIOS | | †power supply sensitivity | output referred DC | 10 | <28 | <28 | <28 | MV/V | PSS | | common mode rejection ratio | input referred | 70 | >59 | >59 | >59 | dB | CMRR | | *supply current | no load | 28 | <38 | <38 | <38 | mA | ICC | | V <sub>in</sub> signal input | resistance | 200 | >50 | >100 | >100 | kΩ | RIN | | | capacitance | 1 | <2 | <2 | <2 | pF | CIN | | V <sub>in</sub> differential voltage range | for R <sub>g</sub> =182Ω only | ±280 | >±250 | >±250 | >±210 | m∨ | DMIR | | V <sub>in</sub> common mode voltage range | | ±2.2 | >1.4 | >±2 | >±2 | ٧ | CMIR | | V <sub>g</sub> control input | resistance | 750 | >535 | >600 | >600 | Ω | RINC | | | capacitance | 1 1 | <2 | <2 | <2 | pF | CINC | | V <sub>g</sub> input voltage | for maximum gain | 1.6 | <2 | <2 | <2 | kΩ | VGHI | | | for minimum gain | 0.4 | >0 | >0 | <b>%</b> | ٧ | VGLO | | output impedance | at DC | 0.1 | <0.3 | <0.2 | <0.2 | Ω | RO | | output voltage range | no load | ±3.5 | >±3 | >±3.2 | >±3.2 | V | VO | | output current | -40°C to +85°C | ±70 | >±35 | >±50 | >±50 | mA . | Ю | | | -55°C to +125°C | ±70 | >±30 | >±50 | >±50 | mA . | 10 | # **Absolute Maximum Ratings** ## Miscellaneous Ratings | out | output is short circuit protected to ground, | | |-----------------------|----------------------------------------------|-------------------| | | however, maximum reliability is obtained if | | | | l <sub>out</sub> does not exceed | 70mA | | commo | n mode input voltage | ±V <sub>cc</sub> | | V <sub>in</sub> diffe | erential input voltage | 100 | | V <sub>a</sub> inpu | t voltage | ±V <sub>cc</sub> | | V <sub>ref</sub> inp | ut voltage | ±V <sub>cc</sub> | | junction | n temperature | +175°C | | operati | ng temperature range | | | | AJ/AI | - 40°C to + 85°C | | | A8/AL/AM | - 55°C to + 125°C | | storage | temperature range | - 65°C to +150°C | | lead so | Ider duration (+300°C) | 10 sec | | | | | | <br> | | | |----------|----------|----------------------------------------------------------------------------------------------------------------------------------------| | recom | mended g | pain range: ± 2 to ±100 | | recom | mended \ | / <sub>BEE</sub> ± 150mV | | Notes | <b>:</b> | \\L | | * | Al, AJ | 100% tested at +25°C, sample at +85°C. | | t | AJ | Sample tested at +25 °C. | | Ť | Al | 100% tested at +25°C. | | ÷ | 8A | 100% tested at +25°C, 55°C, +125°C. | | t | 8A | 100% tested at +25°C, sample - 55°C, +125°C, | | <b>†</b> | 8A | 100% tested at +25°C | | * | AL/AM | 100% wafer probe tested at +25°C to +25°C | | | | min/max specifications | | | note 1: | Measured at A.max = 10, Va = +2V | | | note 2: | Measured at A <sub>vmax</sub> = 10, V <sub>g</sub> = +2V<br>Differential gain and phase are measured at: | | | | $A = +20$ , $V_a = +2V$ , $R_1 = 150Q$ , $R_2 = 2kQ$ , $R_4 = 182Q$ | | | | $A_y$ = +20, $V_g$ = +2V, $R_L$ = 150 $\Omega$ , $R_I$ =2k $\Omega$ , $R_g$ = 182 $\Omega$ , equivalent video signal of 0-100 IRE with | | | | 40 IRE <sub>pp</sub> at 3.58 MHz. | | | | то попри от ото тип т | ## Frequency Response, A VMAX =±2 Frequency Response, A VMAX =±10 Frequency Response, A<sub>VMAX</sub> =±100 V<sub>2</sub> = 0.75V **\** 100MHz Large Signal Frequency Response Small Signal Gain vs. R<sub>f</sub> 2nd Harmonic Distortion $A_{VMAX} = \pm 10$ $V_G = 1.6V$ JKA<sub>VMAX</sub>=100 $R_L=100\,\Omega$ (2 -50 E) -55 -60 -65 -70 10 Frequency (MHz) 25MHz/div 2nd and 3rd Harmonic Distortion vs. Va 3rd Harmonic Distortion Gain vs. Vg -35 10 -45 Distortion (dBc) -50 -60 -65 -70 Distortion (95-70) -75 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5 1.6 1.7 V<sub>g</sub> (volts) 10 Frequency (MHz) 2.0V $V_g(0.2V/div)$ Settling Time, Vg=2V Large and Small Signal Pulse Response 20 A<sub>VMAX</sub>=±10 Large Signal V<sub>g</sub>=1.6V V<sub>out</sub>=4Vpp +0.10 +0.05 0.00 -0.05 -0.10 Large and small signal traces have been skewed for clarity. -0.15 $V_g$ (0.2V/div) 5ns/div Settling Time vs Capacitive Load, A VMAX =±10 Long-Term Settling Time Settling Time, Vg=1.2V %1:0 ot 40 +0.20 A<sub>VMAX</sub> =+10 A <sub>VMAX</sub> =10 0.15 +0.15 Settling Error (%) 0.00 0.00+ 0.00-0.10-0.10 Error (%) (ns), 0.05 -0.05 10<sup>-9</sup>10<sup>-8</sup>10<sup>-7</sup>10<sup>-6</sup>10<sup>-5</sup>10<sup>-4</sup>10<sup>-3</sup>10<sup>-2</sup>10<sup>-1</sup>10<sup>0</sup> Load Capacitance, C<sub>L</sub> (pF) ## Typical Performance Characteristics Figure 1: CLC520 Simplified Schematic Simplified Circuit Description A simplified schematic for the CLC520 is given in Figure 1. + V<sub>in</sub> and - V<sub>in</sub> are buffered with closed-loop voltage followers inducing a signal current in R<sub>g</sub> proportional to (+ V<sub>in</sub>)- (- V<sub>in</sub>), the differential input voltage. This current controls a current source which supplies two well-matched transistors, Q1 and Q2. The current flowing through Q2 is converted to the final output voltage using $R_{\rm f}$ and output amplifier, U1. By changing the fraction of the signal current I which flows through Q2 the gain is changed. This is done by changing the voltage applied differentially to the bases of Q1 and Q2. For example, with $V_g\!=\!0$ , Q1 conducts heavily and Q2 is off. With none of I flowing through $R_t$ , the CLC520's input to output gain is strongly attenuated. With $V_g\!=\!2V$ , Q1 is off and all of the signal current flows through Q2 to $R_t$ producing maximum gain. With $V_g$ set to 1.1V, the bases of Q1 and Q2 are set to approximately the same voltage, Q1 and Q2 have the same collector currents – equal to one half of signal current I, thus the gain is approximately one half the maximum gain at $V_g\!=\!1.1V$ . Typical application circuit Figure 2 illustrates a voltage-controlled gain block offering broadband performance in a $50\Omega$ system environment. The input signal is applied to pin 3 of the CLC520 and terminating resistor R2. Gain-control signals are applied to pin 2. The net gain-control port input impedance is $50\Omega$ , set by the parallel combination of R1 and the $750\Omega$ input impedance of pin 2 of the CLC520. $R_f$ is set to the standard value, $1k\Omega$ , and $R_g$ sets the maximum voltage gain (with a high Z load connected to the output) to 10V/V. Output impedance is set by $R_o$ to $50\Omega$ so with $50\Omega$ source and load terminations, the gain is approximately 14dB. Figure 2: CLC520 Typical Application Circuit Capacitors C1-C6 provide broadband power-supply bypassing. C2 and C5 should be tantalum capacitors. All other capacitors should be high-quality ceramic capacitors (CK-05 or equivalent). Adjusting offset Offset can be broken into two parts: an input-referred and an output-referred term. The input-referred offset shows up as a variation in output voltage as $V_g$ is changed. This can be trimmed using the circuit in Figure 3 by placing a low frequency square wave $(V_1 = 0V, V_h = 2V)$ into $V_g$ (with $V_{in}$ set to zero volts) and adjusting R1 until the CLC520 output produces a steady DC value. After adjusting the input-referred offset, adjust R2 (with $V_{in} = 0$ , $V_g = 0$ ) until $V_{out}$ is zero. Finally, in inverting applications $V_{in}$ may be applied to pin 6 and the offset adjustment to pin 3. This offset trim does not improve output offset temperature coefficient. Figure 3: CLC520 Offset Adjustment Circuitry (other external elements not shown) Selecting component values Maximum input amplitude and maximum gain are the two key specifications that determine component values in a CLC520 application. The output stage op amp is a current-feedback type amplifier optimized for $R_f$ = 1k $\Omega$ . $R_g$ can then be computed as: $$R_{g} = \frac{R_{f} \cdot 1.85}{A_{\text{max}}} - 3.0\Omega \text{ with } R_{f} = 1 \text{k}\Omega$$ (1) To determine whether the maximum input amplitude will overdrive the CLC520, compute: $$V_{dmax} = (R_g + 3.0\Omega) \cdot 0.00135$$ (2) the maximum differential input voltage for linear operation. If the maximum input amplitude exceeds this limit, the CLC520 should either be moved to a location in the signal chain where amplitudes are reduced, $A_{\nu max}$ should be reduced or the values for $R_g$ and $R_f$ should be increased. If the input amplitude is reduced, recompute the impact of the CLC520 on signal-to-noise ratio. If $A_{vmax}$ is reduced, Figure 4: CLC520 Noise Model "downstream" amplifier gain should be increased, or another gain stage added to make up for reduced A<sub>vmax</sub>. To increase $R_g$ and $R_f$ , compute the lowest acceptable value for $R_{\alpha}$ : $$R_{o} > 740 \cdot V_{dmax} - 3\Omega \tag{3}$$ where $V_{dmax} = (+V_{in}) - (-V_{in})$ , the largest expected peak differential input voltage. Operating with $R_g$ larger than this value insures linear operation of the input buffers. R<sub>f</sub> may be computed from the selected R<sub>g</sub> and A<sub>vmax</sub>: $$R_{\rm f} = \underline{A_{\rm vmax} \cdot (R_{\rm g} + 3.0\Omega)}$$ $$1.85$$ $$(4)$$ $R_f$ should be $>=1k\Omega$ . $R_f<1k\Omega$ can be implemented using a loop gain reducing resistor to ground on the inverting summing node of the output amplifier (see application note OA-13). **Printed Circuit Lavout** A good high-frequency PCB layout including ground plane construction and power supply bypassing close to the package are critical to achieving full performance. The amplifier is sensitive to stray capacitance to ground at the I— input (pin 12); keep trace area small. Shunt capacitance across the feedback resistor should not be used to compensate for this effect. For best performance at low maximum gains ( $A_{max}$ <10) $R_g$ + and $R_g$ - connections should be treated in a similar fashion. Capacitance to ground should be minimized by removing the ground plane from under the body of $R_g$ . Parasitic or load capacitance directly on the output (pin 10) degrades phase margin leading to frequency response peaking. A small series resistor before this capacitance, if present, effectively decouples this effect (see Settling Time vs. Capacitive Load). Precision buffed resistors (PRP8351 series from Precision Resistive Products) must be used for $\rm R_{1}$ for rated performance. Precision buffed resistors are suggested for $\rm R_{0}$ for low gain settings (A<sub>vmax</sub><10). Carbon composition resistors and RN55D metal-film resistors may be used with reduced performance. Evaluation PC boards (part no. 730021) for the CLC520 are available from Comlinear at minimal cost. Predicting the output noise Seven noise sources $(e_n, i_n, i_i, i_0, i_{no}, e_{no}, E_{core})$ are used to model the CLC520 noise performance (Figure 4). $e_n, i_n$ , and $i_i$ model the equivalent input noise terms for the input buffer while $i_{io}, i_{no}$ , and $e_{no}$ model the noise terms for the output buffer. To simplify the model $e_n$ includes the effect of resistor $R_g$ (see Figure 5 for $e_n$ vs $R_g$ ). To simplify the model further, $R_{bias}$ is assumed noiseless and its noise contribution is included in $i_{io}$ . An additional term $E_{core}$ mimics the active device noise contribution from the Gilbert multiplier core. Core noise is theoretically zero when the multiplier is set to maximum gain or zero gain $(V_g>1.6V \text{ or } V_g<0.63V \text{ respectively at } \frac{1}{100}\text{ most possible}$ and reaches a maximum of $37\text{nV}/\sqrt{\text{Hz}}$ at $A_{core}/2$ . Figure 5 Several points should be made concerning this model. First, external component noise contributions need to be factored in when computing total output referred noise. The only exception is R<sub>a</sub>, where its noise contribution is already factored in. Second, the model ignores flicker noise contributions. Applications where noise below approximately 100KHz must be considered should use this model with caution. Third this model very accurately predicts output noise voltage for the typical application circuit (see above) but will be less accurate the further component values deviate from those in the typical application circuit. In general, however, the model should predict the equivalent output noise above the flicker noise region to within a few dB of actual performance over the normal range of Avmax and component Figure 6: Typical Circuit Figure 7: Noise Model for Typical Circuit Calculating CLC520 output noise in a typical circuit To calculate the noise in a CLC520 application, the noise terms given for the amplifier as well as the noise terms of the external components must be included. To clarify the techniques used, output noise in a typical circuit will be calculated. (Figure 6) The noise model is depicted in Figure 7. The diagram assumes spot noise sources with $V_{rms}/\sqrt{Hz}$ and $Amps_{rms}/\sqrt{Hz}$ units. The Thevenin equivalent of the source and input termination is used: $25\Omega$ in series with a noise voltage source. $R_g$ is assumed noiseless since its effect is included in en. The internal 5kΩ resistor at the CLC520 core output is also assumed noiseless since its effect is included in io. The noise contribution from R<sub>f</sub> is modeled as a noise voltage source. The easiest way to analyze the output noise of this circuit is to break the analysis into three pieces; an input buffer noise calculation, an output buffer noise calculation, and a core noise calculation. The output contribution of the input buffer varies with the gain. The output contribution of the output buffer is constant. The core noise contribution is zero at maximum and minimum gain and reaches a peak at A<sub>vmax</sub>/2. Summing the noise powers for each of these terms gives the total output noise power. Since we assume all noise terms are uncorrelated, the equivalent input noise voltage squared is given by: $$E_{ij}^2 = 4kT25 + (l_p 25)^2 + e_p^2$$ i, does not contribute to the input buffer noise because the input buffer inverting input is grounded, en is taken from Figure The equivalent output buffer noise is given by: $$E_{ot}^2 = (i_{io} \cdot 1k\Omega)^2 + 4kT(1k\Omega) + [e_{no}(1 + \frac{1k\Omega}{5k\Omega})]^2$$ ${\rm I}_{\rm no}$ does not contribute to the output buffer noise because the output buffer non-inverting input is grounded. The core noise is already output referred and is $37nV/\sqrt{Hz}$ at $V_g = 1.1$ (A<sub>vmax</sub>/2) and approaches zero as A<sub>v</sub> goes to 0 The total output noise voltage is given by: $$E_{TOTAL}^2 = E_{it}^2 A_v^2 + E_{ot}^2 + C E_{core}^2$$ Where $\mathbf{A}_{\mathbf{v}}$ is the input to output voltage gain (which varies as $\mathbf{V}_{\mathbf{g}}$ varies). C accounts for the variation in core noise contribution as Vq is adjusted. C=1 when gain $A_v$ is $A_{vmax}/2$ . C is zero at $A_{vmax}/2$ and $A_v=0$ and varies between 0 and 1 for all other values. Using these equations, total calculated output noise for the circuit was 20nV/√Hz at minimum gain, 49nV/√Hz at midgain, and $53\text{nV}/\sqrt{\text{Hz}}$ at maximum gain. Figure 8: Automatic Gain Control (AGC) Loop ## **AGC circuits** Figure 8 shows a typical AGC circuit. The CLC520 is followed up with a CLC401 for higher overall gain. The output of the CLC401 is rectified and fed to an inverting integrator using a CLC420 (wideband voltage feedback op amp). When the output voltage, Vout, is too large the integrator output voltage ramps down reducing the net gain of the CLC520 and Vout. If the output voltage is too small, the integrator ramps up increasing the net gain and the output voltage. Actual output level is set with R1. To prevent shifts in DC output voltage with changes in input signal level, trim pot R2 is provided. AGC circuits are always limited in the range of input signals over which constant output level can be maintained. In this circuit, we would expect that reasonable AGC action could be maintained over the gain adjustment range of the CLC520 #### reduce this slightly. **Evaluation Board** Evaluation PC boards (part number 730029 for through-hole and 730023 for SOIC) for the CLC520 are available. (at least 40dB). In practice, rectifier dynamic range limits