| LTR | | | | | | | | | REVIS | SIONS | | | | | | | | | | | |--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------|--------------------------------|----------------------------------------------|-----------------------------------------------|------------------------------|--------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------|----------------------------------|----------------------------------------|-------------|----------------------|---------------------------------------|----------------------|-------------|---------| | <del></del> | | | | | | DESC | RIPTIC | ON | | | | | D | ATE ( | YR-MO- | DA) | APPROVED | | ) | | | A | 13.<br>note | Add r<br>e 6 to 1<br>vend | ם נס זן<br>note 3<br>figure :<br>or CA( | NHWL<br>to figur<br>5. Write | Mai<br>e 3. A<br>e Cycl<br>68 as | ke corr<br>Add no<br>e. Ma<br>sourc | ection<br>ite 2 to<br>ke con | s to no<br>figure | tes on<br>5. Re | ote <u>5</u> / to table IA 97-06-12 Raymon sheets 11 and Read Cycle. Add note 5 of figure 6. ase outline U. | | | | mond | Monni | n | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | Γ | Ī | | T | T . | <u> </u> | | <del> </del> | | · | r | | <del></del> | γ | 1 | | <del></del> | | | SHEET | | | <del> </del> | | | | 1 | 1 | | | i | ì | 1 | | ı | 1 | Į. | 1 | | | | | _ | | | | | 1 | | | | | | | | | | | | | ļ <u>.</u> | | | REV | Α | А | A | А | А | A | Α | А | А | A | A | A | A | Α | | | | | | | | REV<br>SHEET | A<br>15 | A<br>16 | A 17 | A<br>18 | A<br>19 | A 20 | A 21 | A 22 | A<br>23 | A 24 | A<br>25 | A<br>26 | A 27 | A 28 | | | | | | | | SHEET<br>REV STATU | 15<br>S | | <del> </del> | <del></del> | 19 | <del> </del> | <del>i</del> | <del> </del> | - | | | | | | | A | A | A | A | A | | SHEET | 15<br>S | | <del> </del> | 18 | 19 | <del> </del> | 21 | 22 | 23 | 24 | | | | 28 | 9 | A 10 | A 11 | A 12 | A 13 | A 14 | | SHEET REV STATU OF SHEETS PMIC N/A | 15<br>S | 16 | <del> </del> | 18<br>RE\<br>SHE | 19 | 20<br>ED BY | 21<br>A | 22<br>A | 23<br>A | 24<br>A | 25<br>5 | 26<br>6 | 27<br>7 | 28<br>A<br>8 | Y CE | 10 | 11<br>COLL | 12 | 13 | <b></b> | | SHEET REV STATU OF SHEETS PMIC N/A STAI MICRO | 15<br>S<br>NDA | 16<br>RD<br>CUI | 17 | 18 RE\ SHE PRE Je | 19<br>/<br>EET | 20<br>ED BY<br>wling | 21<br>A | 22<br>A | 23<br>A | 24<br>A | 25<br>5 | 26<br>6 | 27<br>7 | 28<br>A<br>8 | Y CE | 10 | 11<br>COLL | 12 | 13 | | | SHEET REV STATU OF SHEETS PMIC N/A STAI MICRO DRA THIS DI AVA | NDA<br>OCIR<br>NUN<br>RAWIN | RD<br>CUI<br>IG | 17 | 18 RE\ SHE PRE Je | 19 / PARE eff Box | 20<br>ED BY<br>wling<br>D BY<br>wling | 21<br>A | 22<br>A | 23<br>A | A<br>4<br>MIC<br>HAF | 25<br>5<br>ROCI | 26 6 DEFE | 7 NSE S CO | 28<br>A<br>8<br>SUPPL<br>LUMB | Y CEI | 10 | 11<br>COLL<br>13216 | 12<br>JMBUS | 13<br>S | | | SHEET REV STATU OF SHEETS PMIC N/A STAI MICRO DRA THIS DI AVA FOR U DEPAI AND AGEN | NDA<br>OCIR<br>NUN<br>RAWIN<br>ILLABLI<br>SE BY<br>RTMEN<br>ICIES ( | RD<br>CUI<br>IG<br>G IS<br>E<br>ALL<br>ITS<br>OF TH | 17<br><b>T</b> | 18 RE\ SHE PRE Je CHE Je APP R | 19 PARE eff Box CKEE eff Box ROVE ay Mo | 20 BY wling D BY wling onnin | 21<br>A<br>1 | 22<br>A | 23<br>A<br>3 | A<br>4<br>MIC<br>HAF<br>MOI | 25 5 ROCIRDEN NOLIT | 26<br>6<br>DEFE<br>RCUI<br>ED, C | 7 NSE S CO | A<br>8<br>SUPPL<br>UMB<br>MOR'<br>SOI, | Y CEI | 10<br>NTER<br>OHIO 4 | 11<br>COLL<br>13216<br>., RAD<br>ATIC | 12<br>DIATIO<br>RAM, | 13<br>S | 14 | | SHEET REV STATU OF SHEETS PMIC N/A STAI MICRO DRA THIS DI AVA FOR U DEPAI AND AGEN DEPARTMEN | NDA<br>OCIR<br>WIN<br>RAWIN<br>ILABLI<br>ISSE BY<br>RTMEN<br>ICIES ( | RD<br>CUI<br>IG<br>G IS<br>E<br>ALL<br>ITS<br>OF TH | 17<br><b>T</b> | 18 RE\ SHE PRE Je CHE Je APP R | 19 / PARE eff Box CKEL eff Box ROVE ay Mo | 20 BY wling D BY wling onnin | 21<br>A<br>1 | 22<br>A<br>2 | 23<br>A<br>3 | A<br>4<br>MIC<br>HAF | 25 5 ROCIRDEN NOLIT | 26 6 RCUI | 7 NSE S CO | 28 A 8 SUPPL SUMB MOR' SOI, SOIN | Y CEI | 10<br>NTER<br>OHIO 4 | 11<br>COLL<br>13216<br>., RAD<br>ATIC | 12<br>DIATIO<br>RAM, | 13<br>S | 14 | | SHEET REV STATU OF SHEETS PMIC N/A STAI MICRO DRA THIS DI AVA FOR U DEPAI AND AGEN | NDA<br>OCIR<br>WIN<br>RAWIN<br>ILABLI<br>ISSE BY<br>RTMEN<br>ICIES ( | RD<br>CUI<br>IG<br>G IS<br>E<br>ALL<br>ITS<br>OF TH | 17<br><b>T</b> | 18 RE\ SHE PRE Je CHE Je APP R | 19 / PARE eff Box CKEL eff Box ROVE ay Mo | 20 BY wling D BY wling D BY phnin G APPI 96-1 | 21<br>A<br>1 | 22<br>A<br>2 | 23<br>A<br>3 | A<br>A<br>4<br>MIC<br>HAF<br>MOI | 25 ROCI RDEN NOLIT | 26 6 RCUI | 7 NSE S CO T, ME MOS, SILICO 726 | 28 A 8 SUPPL SUMB MOR' SOI, SOIN | Y CEI | NTER PHIO 4 | 11<br>COLL<br>13216<br>., RAD<br>ATIC | 12<br>DIATIO<br>RAM, | 13<br>S | 14 | DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited 5962-E211-97 ■ 9004708 0029584 T46 ■ #### 1 SCOPE - 1.1 <u>Scope</u> This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: | <u>5962</u> | | 95845 | <u>01</u> | 0 | ~ | v | |--------------------------------------|----------------------------------|-------|-------------------------------|-------------------------------------|--------------------------|-------------------------------| | * | | | * | • | ÷ | <u> </u> | | * | • | | | | * | | | - | - | | * | <b>*</b> | * | | | Federal<br>stock class<br>designator | RHA<br>designator<br>(see 1.2.1) | | Device<br>type<br>(see 1 2 2) | Device class designator (see 1.2.3) | Case outline (see 1.2.4) | Lead<br>finish<br>(see 1.2.5) | | ח | V<br>rawing number | | | (5552 5) | | | - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number 1/ | Circuit function | Input/output levels | Chip enable 2/ | Access time | |----------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------|----------------------------------------------------| | 01<br>02<br>03<br>04<br>05<br>06 | | 32K X 8 CMOS/SOI SRAM<br>32K X 8 CMOS/SOI SRAM<br>32K X 8 CMOS/SOI SRAM<br>32K X 8 CMOS/SOI SRAM<br>32K X 8 CMOS/SOI SRAM<br>32K X 8 CMOS/SOI SRAM<br>32K X 8 CMOS/SOI SRAM | CMOS<br>TTL<br>CMOS<br>TTL<br>CMOS<br>TTL | Dual<br>Dual<br>Dual<br>Dual<br>Dual<br>Dual | 25 ns<br>25 ns<br>25 ns<br>25 ns<br>20 ns<br>20 ns | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows Device class M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | <u>Descriptive designator</u> | <u>Terminals</u> | Package style | |----------------|-------------------------------|------------------|---------------| | X | GDIP1-T28 or CDIP2-T28 | 28 | Dual-in-line | | Y | See figure 1 | 28 | Flat pack | | Z | See figure 1 | 36 | Flat pack | | U | See figure 1 | 36 | Flat pack | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. 1/ Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in QML-38535. 2/ Any device type ordered in case outlines X or Y is single chip enable. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A 5962-95845 REVISION LEVEL A 2 DSCC FORM 2234 APR 97 **9004708 0029585 982** # 1.3 Absolute maximum ratings. 3/4/ Supply voltage range ( $V_{CC}$ ) -0.5 V dc to +6.5 V dc DC input voltage range ( $V_{IN}$ ) -0.5 V dc to $V_{CC}$ + 0.5 V dc DC output voltage range $V_{OUT}$ ) -0.5 V dc to $V_{CC}$ + 0.5 V dc Storage temperature range -0.5 °C to +150 °C to +150 °C to +150 °C Lead temperature (soldering, 5 seconds) +270°C Thermal resistance, junction-to-case ( $\Theta_{JC}$ ): Case X See MIL-STD-1835 Cases Y, Z, and U 2.0° C/watt Output voltage applied to high Z state -0.5 V dc to $V_{CC}$ + 0.5 V dc Maximum power dissipation ( $P_D$ ) 2 watts Maximum junction temperature ( $T_J$ ) +175° C 1.4 Recommended operating conditions. Supply voltage range ( $V_{CC}$ ) 4.5 V dc (min) to 5.5 V dc (max) Supply voltage ( $V_{SS}$ ) 0.0 V dc High level input voltage range ( $V_{IH}$ ): Device type 01, 03, 05 (CMOS levels) 0.7 x $V_{CC}$ to $V_{CC}$ + 0.3 V dc Device type 02, 04, 06 (TTL levels) 2.2 V dc to $V_{CC}$ + 0.3 V dc Low level input voltage range ( $V_{\parallel}$ ): Device type 01, 03, 05 (CMOS levels) Device type 02, 04, 06 (TTL levels) -0.3 V dc to 0.3 x V<sub>CC</sub> -0.3 V dc to 0.8 V dc -0.3 V dc to 0.8 V dc Case operating temperature range (T<sub>C</sub>) . . . . . . . . . . . -55°C to +125°C 1.5 <u>Digital logic testing for device classes Q and V.</u> Fault coverage measurement of manufacturing 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. **SPECIFICATION MILITARY** MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. **STANDARDS MILITARY** MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. All voltages referenced to V<sub>SS</sub> (V<sub>SS</sub> = ground), unless otherwise specified. SIZE STANDARD 5962-95845 Α MICROCIRCUIT DRAWING **DEFENSE SUPPLY CENTER COLUMBUS REVISION LEVEL** SHEET **COLUMBUS, OHIO 43216-5000** DSCC FORM 2234 APR 97 3 #### **HANDBOOKS** #### **MILITARY** MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issue of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. ### AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103). (Non-Governmentstandards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be i accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table(s). The truth table(s) shall be as specified on figure 3. - 3.2.4 Radiation exposure circuit. The radiation exposure circuit shall be as specified on figure 6. - 3.2.5 <u>Functional tests</u>. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes Q and V alternate test patterns shall be unde the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the preparing or acquiring activity upon request. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-95845 | |------------------|---------------------|------------| | | REVISION LEVEL<br>A | SHEET<br>4 | DSCC FORM 2234 APR 97 **9004708 0029587 755** - 3.2.6 <u>Die overcoat.</u> Polyimide and silicone coatings are allowable as an overcoat on the die for alpha particle protection only. Each coated microcircuit inspection lot (see inspection lot as defined in MIL-PRF-38535) shall be subjected to and pass the internal moisture content test at 5000 ppm (see method 1018 of MIL-STD-883). The frequency of the internal water vapor testing shall not be decreased unless approved by the preparing activity for class M. The TRB will ascertain the requirements as provided by MIL-PRF-38535 for classes Q and V. Samples may be pulled any time after seal. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliancemark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance.</u> A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 41 (see MIL-PRF-38535, appendix A). #### 4. QUALITY ASSURANCE PROVISIONS 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 SIZE A 5962-95845 REVISION LEVEL SHEET 5 DSCC FORM 2234 APR 97 9004708 0029588 691 | | TA | ABLE IA. <u>Electrical p</u> | erformance | characteristi | ics | | | | |--------------------------------|-------------------|-------------------------------------------------------------------------------------------|----------------------|----------------------|-----------------|------------|------------|----------| | Test | Symbol | Condition<br>-55°C ≤ T <sub>C</sub> ≤+<br>4.5 V ≤ V <sub>CC</sub> ≤ | | Group A<br>subgroups | i i | Lir | mits | Unit | | | | 4.5 V ≤ V <sub>CC</sub> ≤ unless otherwise sp | 5.5 V<br>secified | | | Min | Max | | | High level output voltage | V <sub>OH</sub> | V <sub>CC</sub> = 4.5 V, I <sub>OH</sub> = V <sub>IL</sub> = 1.35 V, V <sub>IH</sub> = | = -5 mA,<br>= 3.15 V | 1, 2, 3 | 01,03,<br>05 | 4.2 | | ٧ | | | | V <sub>CC</sub> = 4.5 V, I <sub>OH</sub><br>V <sub>IL</sub> = 0.8 V, V <sub>IH</sub> = | = -4 mA,<br>2.2 V | | 02,04,<br>06 | 4.2 | | | | | <u> </u> | M,D, | L,R,F,G,H | 1 <u>1</u> / | | 2/ | | | | Low level output voltage | VOL | V <sub>CC</sub> = 4.5 V, I <sub>OL</sub> =<br>V <sub>IL</sub> = 1.35 V, V <sub>IH</sub> = | = 10 mA,<br>= 3.15 V | 1, 2, 3 | 01,03,<br>05 | | 0.4 | ٧ | | | | V <sub>CC</sub> = 4.5 V, I <sub>OL</sub> = V <sub>IL</sub> = 0.8 V, V <sub>IH</sub> = | = 8 mA,<br>2.2 V | | 02,04,<br>06 | | 0.4 | 1 | | | | M,D, | L,R,F,G,H | 1 <u>1</u> / | | | <u>2</u> / | 1 | | Input leakage current | ILK | V <sub>CC</sub> = 5.5 V,<br>V <sub>IN</sub> = 0.0 V to 5.5 V<br>all other pins at 0.0 | V,<br>V | 1, 2, 3 | Ail | -5 | 5 | μА | | | | M,D, | L,R,F,G,H | 1 <u>1</u> / | | <u>2</u> / | <u>2</u> / | 1 | | Output leakage current | lolk | V <sub>CC</sub> = 5.5 V,<br>V <sub>OUT</sub> = 0.0 V to 5<br>all other pins at 0.0 | .5 V,<br>V | 1, 2, 3 | All | -10 | 10 | μА | | | | M,D, | L,R,F,G,H | 1 <u>1</u> / | | <u>2</u> / | <u>2</u> / | 1 | | Data retention voltage | $V_{DR}$ | V <sub>CC</sub> = 2.5 V | | 1, 2, 3 | All | 2.5 | | μА | | | | M,D, | L,R,F,G,H | 1 <u>1</u> / | | <u>2</u> / | | | | Operating supply current | l <sub>CC1</sub> | $V_{CC} = 5.5 \text{ V, f} = f_{N}$<br>$S = GND, E = V_{CC}$<br>no output loading | MAX, 4/, | 1, 2, 3 | All | | 160 | mA | | | | M,D, | L,R,F,G,H | 1 <u>1</u> / | | | <u>2</u> / | 1 | | Supply current (deselected) | lcc2 | $\frac{V_{CC}}{S} = 5.5 \text{ V, f} = f_{CC}$ | (14 <u>x</u> ) 4/. | 1, 2, 3 | All | | 1.5 | mA | | | | M,D, | L,R,F,G,H | 1 <u>1</u> / | | | <u>2</u> / | | | Supply current (standby) | l <sub>CC3</sub> | $V_{CC} = 5.5 \text{ V, f} = 0.5 \text{ V}$ | .0 Mhz,<br>) | 1, 2, 3 | All | | 1.5 | mA | | | | M,D, | L,R,F,G,H | 1 <u>1</u> / | | - | <u>2</u> / | | | Data retention current | l <sub>CC4</sub> | V <sub>CC</sub> = 2.5 V | *** . <u></u> | 1, 2, 3 | 01,02,<br>05,06 | | 500 | μΑ | | | | V <sub>CC</sub> = 3.0 V | | | 03,04 | | 330 | ] | | | 1 | M,D, | L,R,F,G,H | 1 <u>1</u> / | l | | <u>2</u> / | <u> </u> | | See footnotes at end of table. | | | | | | | | | | STAI<br>MICROCIRC | NDARD<br>UIT DRAW | NG | SIZ<br><b>A</b> | | | | 5962 | -9584 | | DEFENSE SUPPLY<br>COLUMBUS, ( | CENTER C | OLUMBUS | | RE | EVISION LEV | ÆL | SHEET | 6 | 9004708 0029589 528 | Test | Symbol | Con- | ditions 3 | /<br>25°C | Group<br>subgro | | Device | Lir | nits | Unit | |-----------------------------------------------|--------------------|--------------------------------------------------------------------|-------------------------|-----------------|-----------------|------------|--------|------------|------------|-------| | | | -55°C ≤<br>4.5 V ≤<br>unless other | $V_{CC} \le 5$ wise spe | .5 V<br>cified | subgro | ups | Туре | Min | Max | 1 | | Input capacitance 6/ | C <sub>IN</sub> | V <sub>I</sub> = 5.0 V or<br>T <sub>A</sub> = +25°C<br>f = 1.0 Mhz | r 0.0 V,<br>s, see 4.4 | .1d, | 4 | | All | | 7 | рF | | Output capacitance <u>6</u> / | C <sub>OUT</sub> | V <sub>O</sub> = 5.0 V o<br>T <sub>A</sub> = +25° C<br>f = 1.0 Mhz | or 0.0 V,<br>5, see 4.4 | .1d, | 4 | | All | | 9 | рF | | Functional tests | | See 4.4.1c | | | 7,8A, | 8B | All | | | | | | | | M,D,L, | R,F,G,H | 7 <u>1</u> | | | <u>2</u> / | | 1 | | Read cycle time | t <sub>AVAV</sub> | | | | 9,10, | 11 | All | 25 | | ns | | | | | M,D,L, | R,F,G,H | 9 <u>1</u> | ! | | <u>2</u> / | | | | Address access time | t <sub>AVQV</sub> | | | | 9,10, | 11 | All | | 25 | ns | | | | | M,D,L, | R,F,G,H | 9 <u>1</u> | <u>/</u> | | | <u>2</u> / | 1 | | Chip enable/select access time 5/ | t <sub>EHQV</sub> | | | | 9,10, | 11 | All | 25 | | ns | | time <u>5</u> / | tSLQV | | M,D,L, | R,F,G,H | 9 <u>1</u> | / | | <u>2</u> / | | 1 | | Output hold after address change | tAVQX | | | | 9,10, | 11 | Ali | 3 | | ns | | | | | M,D,L, | R,F,G,H | 9 <u>1</u> | <u>/</u> | | <u>2</u> / | | | | Output enable access time | <sup>t</sup> GLQV | | | | 9,10, | 11 | All | | 9 | ns | | | | | M,D,L, | R,F,G,H | 9 <u>1</u> | / | | | <u>2</u> / | | | Chip enable/select to output active 5/7/ | t <sub>EHQX</sub> | | | | 9,10, | 11 | All | 5 | | ns | | adive <u>gri</u> | <sup>t</sup> SLQX | | M,D,L, | R,F,G,H | 9 <u>1</u> | <u>/</u> | | <u>2</u> / | | | | Output enable to output active | <sup>t</sup> GLQX | | | | 9,10, | 11 | All | 0 | | ns | | dolive | | | M,D,L, | R,F,G,H | 9 <u>1</u> | _/ | | <u>2</u> / | | | | Chip disable/deselect to output disable 5/ 8/ | <sup>t</sup> ELQZ | | <u></u> | | 9,10, | 11 | All | | 10 | ns | | | tSHQZ | | M,D,L, | R,F,G,H | 9 <u>1</u> | / | | | <u>2</u> / | | | Output enable to output disable 8/ | <sup>t</sup> GHQZ | | | | 9,10, | 11 | All | | 9 | ns | | <u> </u> | | | M,D,L, | R,F,G,H | 9 <u>1</u> | <u>/</u> | | | <u>2</u> / | | | Write enable to output disable 8/ | <sup>t</sup> WLQZ | | | | 9,10, | .11 | All | | 9 | ns | | | | | M,D,L, | R,F,G,H | 9 <u>1</u> | <u>'</u> / | | | <u>2</u> / | | | see footnotes at end of table. | | | | | | | | | | | | STAN<br>MICROCIRC | IDARD<br>UIT DRAWI | ING | | SIZ<br><b>A</b> | | | | | 5962 | -9584 | | DEFENSE SUPPLY<br>COLUMBUS, C | | | | REVI | SION LEV | EL | SHEET | 7 | | | | | TABLE | IA. Electrical performance charac | cteristics - Con | itinued. | | | | |---------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|----------------------|----------------|-----------------------|------|------| | Test | Symbol | Conditions <u>3</u> /<br>-55°C ≤ T <sub>C</sub> ≤+125°C | Group A<br>subgroups | Device<br>Type | Lin | mits | Unit | | | | -55°C ≤ T <sub>C</sub> ≤+ $125$ °C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | | , | Min | Max | 1 | | Data setup to end of write | <sup>t</sup> DVWH | | 9,10,11 | All | 15 | | ns | | | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | | 1 | | Data hold after end of write | twHDX | | 9,10,11 | All | 0 | | ns | | | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | | 1 | | Output active after end of write | t <sub>WHQX</sub> | | 9,10,11 | All | 5 | | ns | | wnte | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | | 1 | | Write cycle time 9/ 10/ | t <sub>AVAV</sub> | | 9,10,11 | 01-04 | 25 | | ns | | | | | | 05,06 | 20 | | 1 | | | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | | 1 | | Chip enable/select to end of write 5/ | <sup>t</sup> EHWH | | 9,10,11 | All | 20 | | ns | | write <u>5</u> / | <sup>t</sup> SLWH | M,D,L,R,F,G,H | 7 <u>1</u> / | | <u>2</u> / | | 1 | | Address setup to end of write | t <sub>AVWH</sub> | | 9,10,11 | All | 20 | | ns | | write | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | | 1 | | Address setup to start of | <sup>t</sup> AVWL | | 9,10,11 | All | 0 | | ns | | write | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | | 1 | | Write pulse width | <sup>t</sup> WLWH | | 9,10,11 | All | 20 | | ns | | | | M,D,L,R,F,G,H | 9 <u>1</u> / | | 2/ | | 1 | | Address hold after end of | t <sub>WHAX</sub> | | 9,10,11 | All | 0 | | ns | | write | | M,D,L,R,F,G,H | 9 <u>1</u> / | | 2/ | | 1 | | Write disable pulse width | t <sub>WHWL</sub> | | 9,10,11 | All | 5 | | ns | | <u>6</u> / | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / <u>5</u> / | | 1 | - 1/ When performing postirradiation electrical measurements for any RHA level $T_A = +25^{\circ}$ C. Limits shown are guaranteed at $T_A$ = +25°C ±5°C. The M, D, L, R, F, G, and H in the test condition column are the postirradiation limits for the device types specified in the device types column. - 2/ Preirradiation values for RHA marked devices shall also be the postirradiation values, unless otherwise specified. 3/ AC measurements assume transition times ≤ 1 ns/V. For output load circuit, see figure 4 and for timing waveforms, see figure - f<sub>MAX</sub> = 1/t<sub>AVAV</sub> (minimum read cycle time). Input E and timing parameters t<sub>EHQV</sub>, t<sub>ELQZ</sub>, and t<sub>EHWH</sub> do not apply to devices in case outline X or Y. Tested initially and after any design or process changes which may affect that parameter, and therefore shall be guaranteed to the limits specified in table IA. - Transition is measured ±500 mV from steady-state voltage. - Transition is measured ±400 mV from steady-state voltage. - Outputs disabled. - 10/ tavav = twlwh + twhwl | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962- <del>9</del> 5845 | |----------------------------------|------------------|----------------|-------------------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 42316-5000 | | A | 8 | 9004708 0029591 186 ### TABLE IB. SEP test limits. 1/2/ | Device<br>type | T <sub>A</sub> = Temperature ±10° C | Memory pattern | V <sub>CC</sub> = 4.5 V | | Bias for latch-<br>up test | |----------------|-------------------------------------|----------------|-----------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------| | | ±10 C | | Effective LET<br>no upsets<br>[MeV/(mg/cm <sup>2</sup> )] | Maximum<br>device cross<br>section (cm <sup>2</sup> )<br>LET = 190 | V <sub>CC</sub> = 5.5 V<br>no latch-up<br>LET = <u>3</u> / | | All | +125°C | <u>4</u> / | ≥ 75 | ≤ 0.056 | ≥ 120 | - 1/ For SEP test conditions, see 4.4.4 herein. 2/ Technology characterizations of the second s Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity. - Worst case temperature T<sub>A</sub> = +125°C. Testing shall be performed using checkerboard and checkerboard bar test patterns. SIZE **STANDARD** Α MICROCIRCUIT DRAWING **DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000** 5962-95845 **REVISION LEVEL** SHEET 9 DSCC FORM 2234 APR 97 9004708 0029592 012 ### Case Y - continued | <del></del> | | | | | | | | | | |-------------|----------|-------|----------|------|--|--|--|--|--| | Symbol | Millim | eters | Inc | hes | | | | | | | Symbol | Min | Max | Min | Max | | | | | | | Α | 2.29 | 3.05 | .090 | .120 | | | | | | | b | 0.38 | 0.48 | .015 | .019 | | | | | | | С | 0.08 | 0.15 | .003 | .006 | | | | | | | D | 18.08 | 18.49 | .712 | .728 | | | | | | | D1 | 16.38 | 16.64 | .645 | .655 | | | | | | | E | 12.52 | 12.88 | .493 | .507 | | | | | | | E2 | 9.45 | 9.86 | .372 | .388 | | | | | | | E3 | 1.52 REF | | .060 BSC | | | | | | | | е | 1.27 | BSC | .050 | BSC | | | | | | | Symbol | Millim | eters | Inches | | | |----------|-----------|-------|----------|------|--| | Syllibol | Min | Max | Min | Max | | | G | 0.79 | 0.99 | .031 | .039 | | | L | 7.49 | - | .295 | | | | Q | 0.66 1.14 | | .026 | .045 | | | S | 0.89 | 1.40 | .035 | .055 | | | U | 3.30 | REF | .130 REF | | | | V | 1.27 | REF | .050 REF | | | | X | 1.91 | REF | .075 REF | | | | Y | 0.25 | REF | .010 REF | | | NOTES: 1. Lid tied to V<sub>SS</sub>. 2. The indicated terminal pad is P1. Terminal pads are numbered clockwise (bottom view) through P4. FIGURE 1. Case outlines - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 | SIZE<br><b>A</b> | | 5962-95845 | |----------------------------------------------------------------------------------------|------------------|---------------------|-----------------| | | | REVISION LEVEL<br>A | SHEET <b>11</b> | DSCC FORM 2234 APR 97 **9004708 0029594 995** ■ 9004708 0029595 821 **■** #### Case Z - continued | Symbol | Millimeters | | Inc | hes | |--------|-------------|-------|----------|-------| | Symbol | Min | Max | Min | Max | | Α | 2.16 | 2.67 | .085 | .105 | | b | 0.15 | 0.25 | .006 | .010 | | С | 0.127 | 0.191 | .0050 | .0075 | | D | 16.26 | 16.76 | .640 | .660 | | E | 15.85 | 16.18 | .623 | .637 | | E2 | 11.43 REF | | .450 REF | | | е | 0.635 | BSC | .025 BSC | | | F | 10.67 | 10.92 | .420 | .430 | | G | 13.34 REF | | .525 | REF | | Н | 3.43 REF | | .135 | REF | | ı | 0.64 | 0.89 | .025 | .035 | | J | 2.03 REF | | .080 | REF | | Cumbal | Millimeters | | Inc | hes | |--------|-------------|----------|----------|------| | Symbol | Min | Max | Min | Max | | L | 6.86 | 7.62 | .270 | .300 | | М | 0.13 | 0.28 | .005 | .011 | | 0 | 2.29 | REF | .090 | REF | | Р | 0.38 REF | | .38 | REF | | Q | 1.02 | 1.52 | .040 | .060 | | R | 1.91 REF | | .075 REF | | | S1 | 2.62 | 3.12 | .103 | .123 | | Т | 1.27 | REF | .050 | REF | | U | 0.76 | 0.76 REF | | REF | | V | 2.03 REF | | .080 | REF | | w | 0.13 REF | | .00! | REF | | Υ | 10.16 REF | | .400 | REF | NOTES: 1. Lid tied to V<sub>SS</sub>. 2. The indicated terminal pad is P1. Terminal pads are numbered clockwise (bottom view) through P12. FIGURE 1. Case outlines - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95845 | |----------------------------------------------------------|------------------|---------------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL<br>A | SHEET<br>13 | DSCC FORM 2234 APR 97 9004708 0029596 768 📟 ■ 9004708 0029597 bT4 **■** #### Case U - continued | Symbol | Millin | neters | Inches | | |-----------------|-------------|--------|--------|-------| | Syllibol | Min Max | | Min | Max | | Α | 1.91 | 2.41 | .075 | .095 | | b | 0.15 | 0.25 | .006 | .010 | | С | 0.127 | 0.191 | .0050 | .0075 | | D | 16.26 | 16.76 | .640 | .660 | | Е | 15.85 | 16.18 | .623 | .637 | | e<br>See note 2 | 0.635 BSC | | .025 | BSC | | F<br>See note 2 | 10.67 10.92 | | .420 | .430 | | Symbol | Millimeters | | Inc | hes | |----------|-------------|------|----------|------| | Syllibol | Min | Max | Min | Max | | G | 13.34 | REF | .525 | REF | | Н | 3.43 REF | | .135 REF | | | I | 0.64 | 0.89 | .025 | .035 | | J | J 2.03 REF | | .080 | REF | | L | 6.86 | 7.37 | .270 | .290 | | M | 0.15 | 0.30 | .006 | .012 | | S | 2.62 | 3.12 | .103 | .123 | NOTES: 1. Lid tied to V<sub>SS</sub>. 2. Dimensions e and F are measured at tie bar. FIGURE 1. Case outlines - continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 | SIZE<br><b>A</b> | | 5962-95845 | |----------------------------------------------------------------------------------------|------------------|---------------------|--------------------| | | | REVISION LEVEL<br>A | SHEET<br><b>15</b> | DSCC FORM 2234 APR 97 9004708 0029598 530 🖿 | Device type | All | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------| | Case outline | Х | Y | Z | U | | Terminal no. | | Termina | al symbol | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>34<br>35<br>8<br>9<br>9<br>9<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10 | A142<br>A12765A4321001023D 456678 0 119833 CC | 412<br>412<br>413<br>413<br>413<br>413<br>413<br>413<br>413<br>413<br>413<br>413 | D C C C C C C C C C C C C C C C C C C C | D C O O O O O O O O O O O O O O O O O O | FIGURE 2. Terminal connections. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 SIZE A 5962-95845 REVISION LEVEL A 16 DSCC FORM 2234 APR 97 9004708 0029599 477 | | Inputs (see notes 1 and 2) | | | | | | |----------------------|----------------------------|------------|------------|------------|----------|---------| | Mode | E<br>(see note 3) | 3 | ₩ | Ğ | 1/0 | Power | | Write | High | Low | Low | Don't care | Data in | Active | | Read | High | Low | High | Low | Data out | Active | | Standby | Don't care | High | Don't care | Don't care | High Z | Standby | | Standby (see note 4) | Low | Don't care | Don't care | Don't care | High Z | Standby | ### NOTES: - V<sub>IN</sub> for Don't Care inputs = V<sub>IL</sub> OR V<sub>IH</sub>. When G = high, I/O is High-Z. Input E does not apply to devices in case outline X or Y. When in standby mode, S = V<sub>CC</sub> and E = GND input levels to dissipate minimum standby power. All other input levels may float. levels may float. FIGURE 3. Truth table. #### AC test conditions | | Device types | | | | |------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------|--|--| | | 01,03,05 02,04,0 | | | | | Input pulse levels<br>Input rise and fall times<br>Input timing reference<br>Output timing reference | 0.5 V to V <sub>CC</sub> - 0.5 V<br>< 1 ns/V<br>V <sub>CC</sub> /2<br>1.5 V | 0 V to 3 V<br>< 1 ns/V<br>1.5 V<br>V <sub>CC</sub> /2 | | | NOTES: Capacitance includes scope and jig (minimum values). FIGURE 4. Output load circuit (see note). | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 | SIZE<br><b>A</b> | | 5962-95845 | |----------------------------------------------------------------------------------------|------------------|---------------------|-----------------| | | | REVISION LEVEL<br>A | SHEET <b>17</b> | DSCC FORM 2234 APR 97 9004708 0029600 719 9004708 0029601 955 ■ 9004708 0029602 891 **■** ### NOTES: - Power pins connected to V<sub>1</sub>. The absolute voltage ratings of 1.3 shall not be exceeded. ESD precautions shall be followed. - 4. The pattern in the memory array will be checkerboard for irradiation and accelerated aging tests.5. Pin conditions (input E does not apply to devices in case outline X or Y): $$\begin{array}{lll} S = GND & \overline{W} = V_{CC} & \overline{G} = GND \\ E = V_{CC} & A_0 - A_{14} = GND & I/O_1 - I/O_8 = FLOATING \\ V_1 = V_{CC} & R = 10 \text{ k}\Omega \pm 10\% & C = 0.1 \text{ }\mu\text{F} \pm 10\% \\ V_{CC} = 5.0 \text{ } V & C = 0.1 \text{ }\mu\text{F} \pm 10\% \\ \end{array}$$ FIGURE 6. Radiation exposure circuit. (see notes) | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 | SIZE<br><b>A</b> | | 5962-95845 | |----------------------------------------------------------------------------------------|------------------|---------------------|------------| | | | REVISION LEVEL<br>A | SHEET 20 | DSCC FORM 2234 APR 97 9004708 0029603 728 ### TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/ | Line<br>no. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | (in accord | roups<br>lance with<br>5335, table III) | |-------------|-----------------------------------------|---------------------------------------------------------------------------|-------------------------------|-----------------------------------------| | | | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | | 1,7,9 | | 2 | Static bum-in I and II<br>(method 1015) | Not<br>required | Not required | Required | | 3 | Same as line 1 | | | 1*,7* Δ | | 4 | Dynamic burn-in (method<br>1015) | Required | Required | Required | | 5 | Same as line 1 | | | 1*,7* Δ | | 6 | Final electrical parameters | 1*,2,3,7*,8A,<br>8B,9,10,11 | 1*,2,3,7*,8A,<br>8B,9,10,11 | 1*,2,3,7*,8A,<br>8B,9,10,11 | | 7 | Group A test requirements | 1,2,3,4**,7,8A,<br>8B,9,10,11 | 1,2,3,4**,7,<br>8A,8B,9,10,11 | 1,2,3,4**,7,<br>8A,8B,9,10,11 | | 8 | Group C end-point electrical parameters | 2,3,7,8A,8B | 1,2,3,7,8A,8B | 1,2,3,7,8A,<br>8B,9,10,11 Δ | | 9 | Group D end-point electrical parameters | 2,3,8A,8B | 1,7,9 | 1,7,9 | | 10 | Group E end-point electrical parameters | 1,7,9 | 1,7,9 | 1,7,9 | - 1/ Blank spaces indicate tests are not applicable. - 2/ Any or all subgroups may be combined when using high-speed testers. 3/ Subgroups 7 and 8 functional tests shall verify the truth table. - 4/ \* indicates PDA applies to subgroup 1 and 7. - 5/ \*\* see 4.4.1d. - $\frac{1}{6}$ $\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). For device class V performance of delta limits shall be as specified in the manufacturer's QM plan. TABLE IIB. Delta limits at +25°C. | Test <u>1</u> / | Device types | |-------------------------------------|-------------------------------------| | | All | | I <sub>CC3</sub> standby | ±10% of specified value in table IA | | I <sub>ILK</sub> , I <sub>OLK</sub> | ±10% of specified value in table IA | The above parameters shall be recorded before and after the required burn-in and life tests to determine the delta. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95845 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL<br>A | SHEET <b>21</b> | DSCC FORM 2234 APR 97 9004708 0029604 664 🖿 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. #### 4.2.1 Additional criteria for device class M. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (1) Dynamic burn-in (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - c. Interim and final electrical parameters shall be as specified in table IIA herein. #### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). #### 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95845 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL<br>A | SHEET 22 | DSCC FORM 2234 APR 97 ■ 9004708 0029605 5TO **■** - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table IA at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein. - c. For device class M subgroups 1 and 2 of table V method 5005 of MIL-STD-883, and for device classes Q and V subgroups 1 and 2 of table C-I or Table B-I (appendix B) of MIL-PRF-38535, shall be tested as appropriate for device construction. - 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019 and as specified herein. - 4.4.4.1.1 Accelerated aging test. Accelerated aging shall be performed on all devices requiring a RHA level greater than 5K rads(Si). The post-anneal end point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiatio end point electrical parameter limit at $25^{\circ}$ C. $\pm 5^{\circ}$ C. Testing shall be performed at initial qualification and after any design or process changes which may effect the RHA response of the device. ### 4.4.4.2 Transient dose rate upset. - a. For device types 01, 02, 05, and 06, devices shall be capable of retaining stored data during and after exposure to a transient ionizing radiation pulse of <1µs up to and including 10<sup>9</sup> Rads (Si)/sec when applied under recommended operating conditions. - For device types 03 and 04, devices shall be capable of retaining stored data during and after exposure to a transient ionizing radiation pulse of <1µs up to and including 10<sup>9</sup> Rads (Si)/sec when applied under recommended operating conditions. - c. The dose rate upset specification is valid only if the V<sub>DD</sub> to V<sub>SS</sub> potential difference applied to the package remains within the recommended operation range during transient radiation. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 SIZE A 5962-95845 REVISION LEVEL A 31 DSCC FORM 2234 APR 97 **9**004708 0029606 437 **5** - d. Transient dose rate survivability The device shall not be rendered permanently incapable of meeting any functional or electrical specifications by a 50 ns transient ionizing radiation pulse of up to and including 10<sup>11</sup> Rads (Si)/sec for device types 01, 02, 05, 06 and 10<sup>12</sup> Rads (Si)/sec for device types 03 and 04 when applied under recommended operating conditions. The current conducted during the pulse in the SRAM inputs, outputs, and particularly power supply may significantly exceed the normal operating levels. - 4.4.4.3 <u>Single event phenomena (SEP)</u>. SEP testing shall be required on class V devices. SEP testing shall be performed on the SEC or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test four devices with zero failures. ASTM standard F1192 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be normal to the die surface and 60 degrees to the normal, inclusive (i.e., 0° ≤ angle ≤ 60°). No shadowing of the ion beam due to fixturing or package related effects is allowed. - b. The fluence shall be greater than 100 errors or $\ge 10^7$ ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ion/cm<sup>2</sup>/s. The cross section shall be verified to be flux independent by measuring the cross section at two flux rates which differ by at least an order of magnitude. - d. The particle range shall be ≥ 20 microns in silicon. - The test temperature shall be +25°C and the maximum rated operating temperature ±10°C. - f. Bias conditions shall be $V_{CC}$ = 4.5 V dc for the upset measurements and $V_{CC}$ = 5.5 V dc for the latchup measurements. - g. For SEP test limits see table IB herein. - 4.5 <u>Delta measurements for device class V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9. #### 5. PACKAGING 5.1 <u>Packaging requirements</u> The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. #### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 Record of users. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95845 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL<br>A | SHEET <b>24</b> | DSCC FORM 2234 APR 97 **-** 9004708 0029607 373 **-** | 6.5 <u>Abbreviations, symbols, and definitions</u> . Ti<br>38535, MIL-HDBK-1331, and herein. | he abbrevia | ation | ns, s | ymbo | ls, ar | nd defi | initions u | sed herein | are defi | ned in MIL-PRF- | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------|----------------|-----------------|------------------|------------------|-----------------------|----------------------------|----------------------|-----------------| | C IN. COUT Input and bidirectional output capacitance, terminal-to-GND. GND Ground zero voltage potential. ICC Supply current. IIL Input current low. IH Input current high. IC Case temperature. ITA Ambient temperature. VCC Positive supply voltage. OW Latch-up over-voltage. | | | | | | | | | | | | 6.5.1 <u>Timing parameter abbreviations</u> . All timing The initial character is always "t" and is followed be "from-to" sequence that define a timing interval. transition. The format is as follows: | ov four desc | cript | ors | The | se ch | aracte | ers speci | fy two sians | al nointe | arranged in a | | | t | х | Х | x | х | | | | | | | | | * | * | * | * | | | | | | | Signal name from which interval is defined | | * | * | * | * | | | | | | | | | | * | * | * | | | | | | | Transition direction for first signal | | | | * | * | | | | | | | Signal name to which interval is defined | | | | -* | * | | | | | | | Transition direction for second signal | | | | | * | | | | | | | Signal definitions: | | | | | | | | | | | | Q = Data out E = Chip<br>W = Write enable | | | | | | | | | | | | <ul> <li>b. Transition definitions:</li> <li>H = Transition to high</li> <li>L = Transition to low</li> <li>V = Transition to valid</li> <li>X = Transition to invalid or don't care</li> <li>Z = Transition to off (high impedance)</li> </ul> | | | | | | | | | | | | 6.5.2 <u>Timing limits</u> . The table of timing values requirements are specified from the external syst system must supply at least that much time (ever memory are specified from the device point of vie data later than that time. | em point of<br>n though ma | vie<br>ost e | w. Ti<br>devid | hus, a<br>ces d | addre<br>o not | ess set<br>requi | tup time<br>re it). O | is shown a:<br>n the other | s a minir<br>hand re | num since the | | | | | • | | | | T | | | | | STANDARD<br>MICROCIRCUIT DRAWING | | | | | SIZE<br><b>A</b> | | | | | 5962-95845 | | DEFENSE SUPPLY CENTER COLUN<br>COLUMBUS, OHIO 42316-5000 | | | | | | | REVIS | ION LEVE<br>A | L | SHEET <b>25</b> | | DSCC FORM 2234<br>APR 97 | | | | | | | | | | · | ■ 9004708 0029608 20T | 6 | 5 | 3 | Way | eforms/ | |---|---|---|-----|---------| | | | | | | | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|-------------------------------| | | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE<br>FROM<br>H TO L | | _///// | CHANGE FROM<br>L TO H | WILL CHANGE<br>FROM<br>L TO H | | XXXXXX | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE<br>UNKNOWN | | | | HIGH<br>IMPEDANCE | - 6.5.4 <u>Additional information</u>. When specified in the purchase order or contract, a copy of the following additional data shall be supplied. - a. RHA upset levels. - b. Test conditions (SEP). - c. Number of upsets (SEP). - d. Number of transients (SEP). - e. Occurrence of latchup (SEP). - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 SIZE A SP62-95845 REVISION LEVEL A SHEET 26 DSCC FORM 2234 APR 97 ■ 9004708 0029609 146 ■ #### **APPENDIX** #### **FUNCTIONAL ALGORITHMS** #### 10. SCOPE - 10.1 Scope. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a random access memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. - 20. APPLICABLE DOCUMENTS. This section is not applicable to this appendix. - 30. ALGORITHMS - 30.1 Algorithm A (pattern 1). - 30.1.1 Checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 3. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 4. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. - 30.2 Algorithm B (pattern 2). #### 30.2.1 March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (All "0's"). - Step 2. Read data in location 0. - Step 3. Write complement data to location 0. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing X-fast sequentially, for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for, each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing X-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing X-fast from maximum to minimum address locations. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 SIZE A 5962-95845 REVISION LEVEL A 27 DSCC FORM 2234 APR 97 9004708 0029630 968 #### APPENDIX - continued #### 30.3 Algorithm C (pattern 3). #### 30.2.1 XY March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (All "0's"). - Step 2. Read data in location 0. - Step 3. Write complement data to location 0. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing Y-fast sequentially, for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing Y-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing Y-fast from maximum to minimum address locations. #### 30.4 Algorithm D (pattern 4). ### 30.4.1 CEDES - CE deselect checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Deselect device, attempt to load memory with checkerboard-bardata pattern by incrementing from location 0 to maximum. - Step 3. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 4. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 5. Deselect device, attempt to load memory with checkerboard data pattern by incrementing from location 0 to maximum. - Step 6. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 SIZE A 5962-95845 REVISION LEVEL A SHEET 28 COLUMBL DSCC FORM 2234 **APR 97** ■ 9004708 0029611 8T4 **■** ## STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN DATE: 97-06-12 Approved sources of supply for SMD 5962-95845 are listed below for immediate acquisition only and shall be added to MIL-HDBK-103 and QML-38535 during the next revisions. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revisions of MIL-HDBK-103 and QML-38535. | Standard<br>microcircuit<br>drawing PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|----------------------------------| | 5962R9584501QXC | 34168 | HX6256/RQRC | | 5962R9584501VXC | 34168 | HX6256/RVRC | | 5962F9584501QXC | 34168 | HX6256/RQFC | | 5962F9584501VXC | 34168 | HX6256/RVFC | | 5962H9584501QXC | 34168 | HX6256/RQHC | | 5962H9584501VXC | 34168 | HX6256/RVHC | | 5962R9584501QYC | 34168 | HX6256/NQRC | | 5962R9584501VYC | 34168 | HX6256/NVRC | | 5962F9584501QYC | 34168 | HX6256/NQFC | | 5962F9584501VYC | 34168 | HX6256/NVFC | | 5962H9584501QYC | 34168 | HX6256/NQHC | | 5962H9584501VYC | 34168 | HX6256/NVHC | | 5962R9584501QZC | 34168 | HX6256/XQRC | | 5962R9584501VZC | 34168 | HX6256/XVRC | | 5962F9584501QZC | 34168 | HX6256/XQFC | | 5962F9584501VZC | 34168 | HX6256/XVFC | | 5962H9584501QZC | 34168 | HX6256/XQHC | | 5962H9584501VZC | 34168 | HX6256/XVHC | | 5962R9584502QXC | 34168 | HX6256/RQRT | | 5962R9584502VXC | 34168 | HX6256/RVRT | | 5962F9584502QXC | 34168 | HX6256/RQFT | | 5962F9584502VXC | 34168 | HX6256/RVFT | | 5962H9584502QXC | 34168 | HX6256/RQHT | | 5962H9584502VXC | 34168 | HX6256/RVHT | See footnotes at end of list. 1 of 4 9004708 0029612 730 | Standard microcircuit drawing PIN 1/ Vendor CAGE number Vendor Similar PIN 2/ 5962R9584502QYC 34168 HX6256/NQRT 5962R9584502QYC 34168 HX6256/NQRT 5962F9584502QYC 34168 HX6256/NQFT 5962F9584502QYC 34168 HX6256/NQFT 5962H9584502QYC 34168 HX6256/NQHT 5962H9584502QYC 34168 HX6256/NQHT 5962R9584502QYC 2/ HX6256/XQRT 5962R9584502QYC 2/ HX6256/XQRT 5962F9584502QYC 2/ HX6256/XQFT 5962F9584502QYC 2/ HX6256/XQFT 5962H9584502QYC 2/ HX6256/XQFT 5962H9584502QYC 2/ HX6256/XQFT 5962H9584502QYC 2/ HX6256/YQFT 5962R9584502QUC 34168 HX6256/PQRT 5962R9584502QUC 34168 HX6256/PQFT 5962F9584502QUC 34168 HX6256/PQHT 5962F9584502QUC 34168 HX6256/PQHT 5962F9584502QUC 34168 HX6256/PQHT 5962F958450QUC | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|----------------| | drawing PIN 1/ number 5962R9584502QYC 34168 HX6256/NQRT 5962R9584502QYC 34168 HX6256/NQRT 5962F9584502QYC 34168 HX6256/NQFT 5962H9584502QYC 34168 HX6256/NQHT 5962H9584502QYC 34168 HX6256/NQHT 5962H9584502QYC 34168 HX6256/NQHT 5962R9584502QYC 2/ HX6256/XQRT 5962R9584502QYC 2/ HX6256/XQFT 5962F9584502QYC 2/ HX6256/XQFT 5962F9584502QYC 2/ HX6256/XQFT 5962H9584502QYC 2/ HX6256/XQFT 5962R9584502QYC 2/ HX6256/PQRT 5962R9584502QUC 34168 HX6256/PQRT 5962R9584502QUC 34168 HX6256/PQFT 5962F9584502QUC 34168 HX6256/PQRT 5962F9584502QUC 34168 HX6256/PQRT 5962F9584502QUC 34168 HX6256/PQRT 5962F9584502QUC 34168 HX6256/PQRT 5962F9584503QZC 34168 HX6356/XQRC | | | Vendor similar | | 5962R9584502QYC 34168 HX6256/NQRT 5962R9584502VYC 34168 HX6256/NVRT 5962F9584502QYC 34168 HX6256/NQFT 5962F9584502QYC 34168 HX6256/NQFT 5962H9584502QYC 34168 HX6256/NQHT 5962H9584502QYC 34168 HX6256/NQHT 5962R9584502QZC 2/ HX6256/XQRT 5962R9584502QZC 2/ HX6256/XQFT 5962F9584502QZC 2/ HX6256/XQFT 5962F9584502QZC 2/ HX6256/XQFT 5962H9584502QZC 2/ HX6256/XQFT 5962H9584502QZC 2/ HX6256/XQHT 5962R9584502QUC 34168 HX6256/PQRT 5962R9584502QUC 34168 HX6256/PQFT 5962F9584502QUC 34168 HX6256/PQFT 5962F9584502QUC 34168 HX6256/PQHT 5962F9584502QUC 34168 HX6256/PQHT 5962F9584503QZC 34168 HX6256/PQHT 5962P9584503QZC 34168 HX6356/XQRC 5962F9584503QZC 34168 HX6356/XQ | | | PIN <u>2</u> / | | 5962R9584502VYC 34168 HX6256/NVRT 5962F9584502QYC 34168 HX6256/NQFT 5962F9584502VYC 34168 HX6256/NVFT 5962H9584502QYC 34168 HX6256/NQHT 5962H9584502QYC 34168 HX6256/NQHT 5962R9584502QZC 2/ HX6256/XQRT 5962R9584502QZC 2/ HX6256/XQFT 5962F9584502QZC 2/ HX6256/XQFT 5962H9584502QZC 2/ HX6256/XQFT 5962H9584502QZC 2/ HX6256/XQFT 5962H9584502QZC 2/ HX6256/XQFT 5962R9584502QZC 2/ HX6256/XQFT 5962R9584502QUC 34168 HX6256/PQRT 5962R9584502QUC 34168 HX6256/PQFT 5962F9584502QUC 34168 HX6256/PQHT 5962H9584502QUC 34168 HX6256/PQHT 5962P9584502QUC 34168 HX6256/PQHT 5962P9584503QZC 34168 HX6256/PQHT 5962P9584503QZC 34168 HX6356/XQRC 5962P9584503QZC 34168 HX6356/XQFC< | drawing PIN 1/ | number | | | 5962F9584502QYC 34168 HX6256/NQFT 5962F9584502VYC 34168 HX6256/NVFT 5962H9584502QYC 34168 HX6256/NQHT 5962H9584502QYC 34168 HX6256/NQHT 5962R9584502QYC 2/ HX6256/XQRT 5962R9584502QYC 2/ HX6256/XQFT 5962F9584502QYC 2/ HX6256/XQFT 5962H9584502QYC 2/ HX6256/XQHT 5962H9584502QYC 2/ HX6256/XQHT 5962R9584502QYC 34168 HX6256/PQRT 5962R9584502QUC 34168 HX6256/PQRT 5962F9584502QUC 34168 HX6256/PQFT 5962F9584502QUC 34168 HX6256/PQHT 5962F9584502QUC 34168 HX6256/PQHT 5962R9584502QUC 34168 HX6256/PQHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503QZC 34168 HX6356/XQRC 5962F9584503QZC 34168 HX6356/XQFC 5962R9584503QZC 34168 HX6356/XQRC 5962P9584503QZC 34168 HX6356 | 5962R9584502QYC | 34168 | HX6256/NQRT | | 5962F9584502VYC 34168 HX6256/NVFT 5962H9584502QYC 34168 HX6256/NQHT 5962H9584502VYC 34168 HX6256/NVHT 5962R9584502QZC 2/ HX6256/XQRT 5962F9584502VZC 2/ HX6256/XQFT 5962F9584502VZC 2/ HX6256/XQFT 5962H9584502VZC 2/ HX6256/XQHT 5962H9584502VZC 2/ HX6256/XQHT 5962R9584502VUC 34168 HX6256/PQRT 5962R9584502VUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PQFT 5962H9584502QUC 34168 HX6256/PQHT 5962H9584502QUC 34168 HX6256/PQHT 5962R9584503QUC 34168 HX6256/PQHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503QZC 34168 HX6356/XQFC 5962F9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962H9584504QZC 2/ HX6356/XQ | 5962R9584502VYC | 34168 | HX6256/NVRT | | 5962H9584502QYC 34168 HX6256/NQHT 5962H9584502VYC 34168 HX6256/NVHT 5962R9584502QZC 2/ HX6256/XQRT 5962R9584502VZC 2/ HX6256/XVRT 5962F9584502VZC 2/ HX6256/XVFT 5962H9584502VZC 2/ HX6256/XVHT 5962H9584502VZC 2/ HX6256/XVHT 5962R9584502VUC 34168 HX6256/PQRT 5962R9584502VUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PVFT 5962H9584502VUC 34168 HX6256/PQHT 5962H9584502VUC 34168 HX6256/PVFT 5962H9584503QZC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/XQRC 5962F9584503QZC 34168 HX6356/XQFC 5962F9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962R9584504QZC 2/ HX6356/XQFT 5962R9584504QZC 2/ HX6356/XQFT< | 5962F9584502QYC | 34168 | HX6256/NQFT | | 5962H9584502VYC 34168 HX6256/NVHT 5962R9584502QZC 2/ HX6256/XQRT 5962R9584502VZC 2/ HX6256/XVRT 5962F9584502VZC 2/ HX6256/XVFT 5962H9584502VZC 2/ HX6256/XVHT 5962H9584502VZC 2/ HX6256/XVHT 5962R9584502VZC 2/ HX6256/PQRT 5962R9584502VUC 34168 HX6256/PQRT 5962R9584502VUC 34168 HX6256/PVFT 5962F9584502VUC 34168 HX6256/PVFT 5962H9584502VUC 34168 HX6256/PVHT 5962R9584502VUC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/VRC 5962R9584503QZC 34168 HX6356/XVRC 5962F9584503QZC 34168 HX6356/XVFC 5962H9584503QZC 34168 HX6356/XVFC 5962H9584503QZC 34168 HX6356/XVFC 5962H9584504QZC 2/ HX6356/XVRT 5962R9584504QZC 2/ HX6356/XVRT 5962F9584504QZC 2/ HX6356/XVFT | 5962F9584502VYC | 34168 | HX6256/NVFT | | 5962R9584502QZC 2/ HX6256/XQRT 5962R9584502VZC 2/ HX6256/XVRT 5962F9584502QZC 2/ HX6256/XQFT 5962F9584502VZC 2/ HX6256/XQHT 5962H9584502QZC 2/ HX6256/XQHT 5962H9584502VZC 2/ HX6256/XQHT 5962R9584502QUC 34168 HX6256/PQRT 5962R9584502VUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PQFT 5962H9584502QUC 34168 HX6256/PQHT 5962R9584503QZC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/XQRC 5962F9584503QZC 34168 HX6356/XQFC 5962F9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQHC 5962H9584503QZC 34168 HX6356/XQHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT | 5962H9584502QYC | 34168 | HX6256/NQHT | | 5962R9584502VZC 2/ HX6256/XVRT 5962F9584502QZC 2/ HX6256/XQFT 5962F9584502VZC 2/ HX6256/XVFT 5962H9584502QZC 2/ HX6256/XQHT 5962H9584502VZC 2/ HX6256/XQHT 5962R9584502VUC 34168 HX6256/PQRT 5962F9584502VUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PQHT 5962H9584502QUC 34168 HX6256/PQHT 5962H9584502QUC 34168 HX6256/PQHT 5962H9584503QZC 34168 HX6356/YQRC 5962R9584503QZC 34168 HX6356/XQRC 5962F9584503QZC 34168 HX6356/XQFC 5962F9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962P9584504QZC 2/ HX6356/XQRT 5962R9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT | 5962H9584502VYC | 34168 | HX6256/NVHT | | 5962F9584502QZC 2/ HX6256/XQFT 5962F9584502VZC 2/ HX6256/XVFT 5962H9584502QZC 2/ HX6256/XQHT 5962H9584502VZC 2/ HX6256/XQHT 5962R9584502VUC 34168 HX6256/PQRT 5962F9584502VUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PQFT 5962H9584502VUC 34168 HX6256/PQHT 5962H9584502VUC 34168 HX6256/PQHT 5962H9584503QZC 34168 HX6356/XQRC 5962R9584503QZC 34168 HX6356/XQFC 5962F9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT | 5962R9584502QZC | <u>2</u> / | HX6256/XQRT | | 5962F9584502VZC 2/ HX6256/XVFT 5962H9584502QZC 2/ HX6256/XVHT 5962H9584502VZC 2/ HX6256/XVHT 5962R9584502VUC 34168 HX6256/PQRT 5962R9584502VUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PQFT 5962H9584502VUC 34168 HX6256/PQHT 5962H9584502VUC 34168 HX6256/PQHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503QZC 34168 HX6356/XQFC 5962F9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT | 5962R9584502VZC | <u>2</u> / | HX6256/XVRT | | 5962H9584502QZC 2/ HX6256/XQHT 5962H9584502VZC 2/ HX6256/XQHT 5962R9584502QUC 34168 HX6256/PQRT 5962R9584502VUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PQFT 5962H9584502VUC 34168 HX6256/PQHT 5962H9584502VUC 34168 HX6256/PQHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503QZC 34168 HX6356/XQFC 5962F9584503QZC 34168 HX6356/XQFC 5962F9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962H9584504QZC 2/ HX6356/XQFT | 5962F9584502QZC | <u>2</u> / | HX6256/XQFT | | 5962H9584502VZC 2/ HX6256/XVHT 5962R9584502QUC 34168 HX6256/PQRT 5962R9584502VUC 34168 HX6256/PQRT 5962F9584502QUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PVFT 5962H9584502QUC 34168 HX6256/PVHT 5962H9584502VUC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503VZC 34168 HX6356/XQFC 5962F9584503VZC 34168 HX6356/XVFC 5962H9584503VZC 34168 HX6356/XVFC 5962H9584503VZC 34168 HX6356/XVFC 5962R9584504VZC 2/ HX6356/XVRT 5962R9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962H9584504QZC 2/ HX6356/XQFT | 5962F9584502VZC | <u>2</u> / | HX6256/XVFT | | 5962R9584502QUC 34168 HX6256/PQRT 5962R9584502VUC 34168 HX6256/PQRT 5962F9584502QUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PQHT 5962H9584502QUC 34168 HX6256/PQHT 5962H9584502VUC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503VZC 34168 HX6356/XVFC 5962F9584503VZC 34168 HX6356/XVFC 5962H9584503VZC 34168 HX6356/XVFC 5962H9584503VZC 34168 HX6356/XVHC 5962H9584503VZC 34168 HX6356/XVHC 5962R9584504VZC 2/ HX6356/XVRT 5962R9584504VZC 2/ HX6356/XVFT 5962F9584504VZC 2/ HX6356/XVFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962H9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT | 5962H9584502QZC | <u>2</u> / | HX6256/XQHT | | 5962R9584502VUC 34168 HX6256/PVRT 5962F9584502QUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PVFT 5962H9584502QUC 34168 HX6256/PQHT 5962H9584502VUC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503VZC 34168 HX6356/XQFC 5962F9584503VZC 34168 HX6356/XVFC 5962H9584503VZC 34168 HX6356/XVFC 5962H9584503VZC 34168 HX6356/XVHC 5962R9584504VZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962H9584504QZC 2/ HX6356/XQFT | 5962H9584502VZC | <u>2</u> / | HX6256/XVHT | | 5962F9584502QUC 34168 HX6256/PQFT 5962F9584502VUC 34168 HX6256/PVFT 5962H9584502QUC 34168 HX6256/PQHT 5962H9584502VUC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503VZC 34168 HX6356/XQFC 5962F9584503QZC 34168 HX6356/XQFC 5962H9584503QZC 34168 HX6356/XQHC 5962H9584503VZC 34168 HX6356/XQHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT | 5962R9584502QUC | 34168 | HX6256/PQRT | | 5962F9584502VUC 34168 HX6256/PVFT 5962H9584502QUC 34168 HX6256/PQHT 5962H9584502VUC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503VZC 34168 HX6356/XVFC 5962F9584503VZC 34168 HX6356/XVFC 5962F9584503VZC 34168 HX6356/XVFC 5962H9584503VZC 34168 HX6356/XVHC 5962R9584503VZC 34168 HX6356/XVHC 5962R9584504VZC 2/ HX6356/XVRT 5962R9584504VZC 2/ HX6356/XVFT 5962F9584504VZC 2/ HX6356/XVFT 5962F9584504VZC 2/ HX6356/XVFT 5962H9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962H9584504QZC 2/ HX6356/XQHT | 5962R9584502VUC | 34168 | HX6256/PVRT | | 5962H9584502QUC 34168 HX6256/PQHT 5962H9584502VUC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503VZC 34168 HX6356/XVRC 5962F9584503QZC 34168 HX6356/XQFC 5962F9584503VZC 34168 HX6356/XQHC 5962H9584503QZC 34168 HX6356/XQHC 5962H9584503VZC 34168 HX6356/XQRT 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504QZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962H9584504QZC 2/ HX6356/XQHT | 5962F9584502QUC | 34168 | HX6256/PQFT | | 5962H9584502VUC 34168 HX6256/PVHT 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503VZC 34168 HX6356/XVRC 5962F9584503QZC 34168 HX6356/XVFC 5962F9584503VZC 34168 HX6356/XVFC 5962H9584503VZC 34168 HX6356/XVHC 5962H9584503VZC 34168 HX6356/XVHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XVFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504QZC 2/ HX6356/XQHT | 5962F9584502VUC | 34168 | HX6256/PVFT | | 5962R9584503QZC 34168 HX6356/XQRC 5962R9584503VZC 34168 HX6356/XVRC 5962F9584503QZC 34168 HX6356/XQFC 5962F9584503VZC 34168 HX6356/XVFC 5962H9584503QZC 34168 HX6356/XQHC 5962H9584503VZC 34168 HX6356/XQHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962H9584504QZC 2/ HX6356/XQHT 5962H9584504QZC 2/ HX6356/XQHT | 5962H9584502QUC | 34168 | HX6256/PQHT | | 5962R9584503VZC 34168 HX6356/XVRC 5962F9584503QZC 34168 HX6356/XQFC 5962F9584503VZC 34168 HX6356/XVFC 5962H9584503QZC 34168 HX6356/XQHC 5962H9584503VZC 34168 HX6356/XVHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XVFT 5962F9584504VZC 2/ HX6356/XQFT 5962H9584504QZC 2/ HX6356/XQHT | 5962H9584502VUC | 34168 | HX6256/PVHT | | 5962F9584503QZC 34168 HX6356/XQFC 5962F9584503VZC 34168 HX6356/XVFC 5962H9584503QZC 34168 HX6356/XQHC 5962H9584503VZC 34168 HX6356/XVHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XVFT 5962H9584504QZC 2/ HX6356/XQHT | 5962R9584503QZC | 34168 | HX6356/XQRC | | 5962F9584503VZC 34168 HX6356/XVFC 5962H9584503QZC 34168 HX6356/XQHC 5962H9584503VZC 34168 HX6356/XVHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XVFT 5962H9584504QZC 2/ HX6356/XQHT | 5962R9584503VZC | 34168 | HX6356/XVRC | | 5962H9584503QZC 34168 HX6356/XQHC 5962H9584503VZC 34168 HX6356/XVHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XQRT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XVFT 5962H9584504QZC 2/ HX6356/XQHT | 5962F9584503QZC | 34168 | HX6356/XQFC | | 5962H9584503VZC 34168 HX6356/XVHC 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XVRT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XVFT 5962H9584504QZC 2/ HX6356/XQHT | 5962F9584503VZC | 34168 | HX6356/XVFC | | 5962R9584504QZC 2/ HX6356/XQRT 5962R9584504VZC 2/ HX6356/XVRT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XVFT 5962H9584504QZC 2/ HX6356/XQHT | 5962H9584503QZC | 34168 | HX6356/XQHC | | 5962R9584504VZC 2/ HX6356/XVRT 5962F9584504QZC 2/ HX6356/XQFT 5962F9584504VZC 2/ HX6356/XVFT 5962H9584504QZC 2/ HX6356/XQHT | 5962H9584503VZC | 34168 | HX6356/XVHC | | 5962F9584504QZC 2/ HX6356/XQFT<br>5962F9584504VZC 2/ HX6356/XVFT<br>5962H9584504QZC 2/ HX6356/XQHT | 5962R9584504QZC | <u>2</u> / | HX6356/XQRT | | 5962F9584504VZC <u>2</u> / HX6356/XVFT<br>5962H9584504QZC <u>2</u> / HX6356/XQHT | 5962R9584504VZC | <u>2</u> / | HX6356/XVRT | | 5962H9584504QZC <u>2</u> / HX6356/XQHT | 5962F9584504QZC | <u>2</u> / | HX6356/XQFT | | | 5962F9584504VZC | <u>2</u> / | HX6356/XVFT | | 5962H9584504VZC <u>2</u> / HX6356/XVHT | 5962H9584504QZC | <u>2</u> / | HX6356/XQHT | | | 5962H9584504VZC | <u>2</u> / | HX6356/XVHT | See footnotes at end of list. 2 of 4 **--** 9004708 0029613 677 **--** | Standard<br>microcircuit | Vendor<br>CAGE | Vendor similar<br>PIN 2/ | |--------------------------|----------------|--------------------------| | drawing PIN 1/ | number | | | 5962R9584504QUC | 34168 | HX6356/PQRT | | 5962R9584504VUC | 34168 | HX6356/PVRT | | 5962F9584504QUC | 34168 | HX6356/PQFT | | 5962F9584504VUC | 34168 | HX6356/PVFT | | 5962H9584504QUC | 34168 | HX6356/PQHT | | 5962H9584504VUC | 34168 | HX6356/PVHT | | 5962R9584505QXC | <u>3</u> / | HX6256/RQRC20 | | 5962R9584505VXC | <u>3</u> / | HX6256/RVRC20 | | 5962F9584505QXC | <u>3</u> / | HX6256/RQFC20 | | 5962F9584505VXC | <u>3</u> / | HX6256/RVFC20 | | 5962H9584505QXC | <u>3</u> / | HX6256/RQHC20 | | 5962H9584505VXC | <u>3</u> / | HX6256/RVHC20 | | 5962R9584505QYC | <u>3</u> / | HX6256/NQRC20 | | 5962R9584505VYC | <u>3</u> / | HX6256/NVRC20 | | 5962F9584505QYC | <u>3</u> / | HX6256/NQFC20 | | 5962F9584505VYC | <u>3</u> / | HX6256/NVFC20 | | 5962H9584505QYC | <u>3</u> / | HX6256/NQHC20 | | 5962H9584505VYC | <u>3</u> / | HX6256/NVHC20 | | 5962R9584505QZC | <u>3</u> / | HX6256/XQRC20 | | 5962R9584505VZC | <u>3</u> / | HX6256/XVRC20 | | 5962F9584505QZC | <u>3</u> / | HX6256/XQFC20 | | 5962F9584505VZC | <u>3</u> / | HX6256/XVFC20 | | 5962H9584505QZC | <u>3</u> / | HX6256/XQHC20 | | 5962H9584505VZC | <u>3</u> / | HX6256/XVHC20 | | 5962R9584506QXC | <u>3</u> / | HX6256/RQRT20 | | 5962R9584506VXC | <u>3</u> / | HX6256/RVRT20 | | 5962F9584506QXC | <u>3</u> / | HX6256/RQFT20 | | 5962F9584506VXC | <u>3</u> / | HX6256/RVFT20 | | 5962H9584506QXC | <u>3</u> / | HX6256/RQHT20 | | 5962H9584506VXC | <u>3</u> / | HX6256/RVHT20 | See footnotes at end of list. 3 of 4 9004708 0029614 503 | Standard<br>microcircuit<br>drawing PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|----------------------------------| | 5962R9584506QYC | <u>3</u> / | HX6256/NQRT20 | | 5962R9584506VYC | <u>3</u> / | HX6256/NVRT20 | | 5962F9584506QYC | <u>3</u> / | HX6256/NQFT20 | | 5962F9584506VYC | <u>3</u> / | HX6256/NVFT20 | | 5962H9584506QYC | <u>3</u> / | HX6256/NQHT20 | | 5962H9584506VYC | <u>3</u> / | HX6256/NVHT20 | | 5962R9584506QZC | <u>3</u> / | HX6256/XQRT20 | | 5962R9584506VZC | <u>3</u> / | HX6256/XVRT20 | | 5962F9584506QZC | <u>3</u> / | HX6256/XQFT20 | | 5962F9584506VZC | <u>3</u> / | HX6256/XVFT20 | | 5962H9584506QZC | <u>3</u> / | HX6256/XQHT20 | | 5962H9584506VZC | <u>3</u> / | HX6256/XVHT20 | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. The device manufacturers listed herein are authorized to supply alternate lead finishes "A", "B", or "C" at their discretion. Contact the listed approved source of supply for further information. - 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Not available from an approved source of supply. | Vendor CAGE | | |---------------|--| | <u>number</u> | | Vendor name and address 34168 Honeywell Inc. Solid State Electronics Center 12001 State Hwy 55 Plymouth, MN 55441 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin. 4 of 4 **9004708 0029615 44T**