

WirelessUSB<sup>™</sup> LR 2.4-GHz DSSS Radio SoC

# 1.0 Features

- 2.4-GHz radio transceiver
- Operates in the unlicensed Industrial, Scientific, and Medical (ISM) band (2.4 GHz–2.483 GHz)
- -95-dBm receive sensitivity
- Up to 0dBm output power
- Range of up to 50 meters or more
- Data throughput of up to 62.5 kbits/sec
- Highly integrated low cost, minimal number of external components required
- Dual DSSS reconfigurable baseband correlators
- SPI microcontroller interface (up to 2-MHz data rate)
- 13-MHz input clock operation
- Low standby current < 1 μA
- Integrated 30-bit Manufacturing ID
- Operating voltage from 2.7V to 3.6V
- Operating temperature from -40° to 85°C
- Offered in a small footprint 48 QFN

# 2.0 Functional Description

The CYWUSB6935 transceiver is a single-chip 2.4-GHz Direct Sequence Spread Spectrum (DSSS) Gaussian Frequency Shift Keying (GFSK) baseband modem radio that connects directly to a microcontroller via a simple serial peripheral interface.

The CYWUSB6935 is offered in an industrial temperature range 48-pin QFN and a commercial temperature range 48-pin QFN.

# 3.0 Applications

- Building/Home Automation
  - —Climate Control
  - —Lighting Control
  - -Smart Appliances
  - -On-Site Paging Systems
  - -Alarm and Security
- Industrial Control
  - Inventory Management
  - Factory Automation
  - Data Acquisition
- Automatic Meter Reading (AMR)
- Transportation
  - Diagnostics
  - -Remote Keyless Entry
- Consumer / PC
  - -Locator Alarms
  - Presenter Tools
  - —Remote Controls
  - —Toys







# 3.1 Applications Support

The CYWUSB6935 is supported by both the CY3632 WirelessUSB Development Kit and the CY3635 WirelessUSB N:1 Development Kit. The CY3635 development kit provides all of the materials and documents needed to cut the cord on multipoint to point and point-to-point low bandwidth, high node density applications including four small form-factor sensor boards and a hub board that connects to WirelessUSB LR RF module boards, a software application that graphically demonstrates the multipoint to point protocol, comprehensive WirelessUSB protocol code examples and all of the associated schematics, gerber files and bill of materials. The WirelessUSB N:1 Development Kit is also supported by the WirelessUSB Listener Tool.

# 4.0 Functional Overview

The CYWUSB6935 provides a complete SPI-to-antenna radio modem. The CYWUSB6935 is designed to implement wireless devices operating in the worldwide 2.4-GHz Industrial, Scientific, and Medical (ISM) frequency band (2.400GHz - 2.4835GHz). It is intended for systems compliant with worldwide regulations covered by ETSI EN 301 489-1 V1.4.1, ETSI EN 300 328-1 V1.3.1 (European Countries); FCC CFR 47 Part 15 (USA and Industry Canada) and ARIB STD-T66 (Japan).

The CYWUSB6935 contains a 2.4-GHz radio transceiver, a GFSK modem, and a dual DSSS reconfigurable baseband. The radio and baseband are both code- and frequency-agile. Forty-nine spreading codes selected for optimal performance (Gold codes) are supported across 78 1-MHz channels yielding a theoretical spectral capacity of 3822 channels. The CYWUSB6935 supports a range of up to 50 meters or more.

# 4.1 2.4-GHz Radio

The receiver and transmitter are a single-conversion, low-Intermediate Frequency (low-IF) architecture with fully integrated IF channel matched filters to achieve high performance in the presence of interference. An integrated Power Amplifier (PA) provides an output power control range of 30 dB in seven steps.

 Table 4-1. Internal PA Output Power Step Table

| PA Setting | Typical Output Power (dBm) |
|------------|----------------------------|
| 7          | 0                          |
| 6          | -2.4                       |
| 5          | -5.6                       |
| 4          | -9.7                       |
| 3          | -16.4                      |
| 2          | -20.8                      |
| 1          | -24.8                      |
| 0          | -29.0                      |

Both the receiver and transmitter integrated Voltage Controlled Oscillator (VCO) and synthesizer have the agility to cover the complete 2.4-GHz GFSK radio transmitter ISM band. The synthesizer provides the frequency-hopping local oscillator for the transmitter and receiver. The VCO loop filter is also integrated on-chip.

# 4.2 GFSK Modem

The transmitter uses a DSP-based vector modulator to convert the 1-MHz chips to an accurate GFSK carrier.

The receiver uses a fully integrated Frequency Modulator (FM) detector with automatic data slicer to demodulate the GFSK signal.

# 4.3 Dual DSSS Baseband

Data is converted to DSSS chips by a digital spreader. Despreading is performed by an oversampled correlator. The DSSS baseband cancels spurious noise and assembles properly correlated data bytes.

The DSSS baseband has three operating modes: 64 chips/bit Single Channel, 32 chips/bit Single Channel, and 32 chips/bit Single Channel Dual Data Rate (DDR).

# 4.3.1 64 chips/bit Single Channel

The baseband supports a single data stream operating at 15.625 kbits/sec. The advantage of selecting this mode is its ability to tolerate a noisy environment. This is because the 15.625 kbits/sec data stream utilizes the longest PN Code resulting in the highest probability for recovering packets over the air. This mode can also be selected for systems requiring data transmissions over longer ranges.

# 4.3.2 32 chips/bit Single Channel

The baseband supports a single data stream operating at 31.25 kbits/sec.

# 4.3.3 32 chips/bit Single Channel Dual Data Rate (DDR)

The baseband spreads bits in pairs and supports a single data stream operating at 62.5 kbits/sec.

# 4.4 Serializer/Deserializer (SERDES)

CYWUSB6935 provides a data Serializer/Deserializer (SERDES), which provides byte-level framing of transmit and receive data. Bytes for transmission are loaded into the SERDES and receive bytes are read from the SERDES via the SPI interface. The SERDES provides double buffering of transmit and receive data. While one byte is being transmitted by the radio the next byte can be written to the SERDES data register insuring there are no breaks in transmitted data.

After a receive byte has been received it is loaded into the SERDES data register and can be read at any time until the next byte is received, at which time the old contents of the SERDES data register will be overwritten.

# 4.5 Application Interfaces

CYWUSB6935 has a fully synchronous SPI slave interface for connectivity to the application MCU. Configuration and byteoriented data transfer can be performed over this interface. An interrupt is provided to trigger real time events.

An optional SERDES Bypass mode (DIO) is provided for applications that require a synchronous serial bit-oriented data path. This interface is for data only.



# 4.6 Clocking and Power Management

A 13-MHz crystal is directly connected to X13IN and X13 without the need for external capacitors. The CYWUSB6935 has a programmable trim capability for adjusting the on-chip load capacitance supplied to the crystal. The Radio Frequency (RF) circuitry has on-chip decoupling capacitors. The CYWUSB6935 is powered from a 2.7V to 3.6V DC supply. The CYWUSB6935 can be shutdown to a fully static state using the PD pin.

Below are the requirements for the crystal to be directly connected to X13IN and X13:

- Nominal Frequency: 13 MHz
- Operating Mode: Fundamental Mode
- Resonance Mode: Parallel Resonant
- Frequency Stability: ± 30 ppm
- Series Resistance: ≤ 100 ohms
- Load Capacitance: 10 pF
- Drive Level: 10uW-100 uW

# 4.7 Receive Signal Strength Indicator (RSSI)

The RSSI register (Reg 0x22) returns the relative signal strength of the ON-channel signal power and can be used to:

- 1. Determine the connection quality
- 2. Determine the value of the noise floor
- 3. Check for a quiet channel before transmitting.

The internal RSSI voltage is sampled through a 5-bit analogto-digital converter (ADC). A state machine controls the conversion process. Under normal conditions, the RSSI state machine initiates a conversion when an ON-channel carrier is detected and remains above the noise floor for over 50uS. The conversion produces a 5-bit value in the RSSI register (Reg 0x22, bits 4:0) along with a valid bit, RSSI register (Reg 0x22, bit 5). The state machine then remains in HALT mode and does not reset for a new conversion until the receive mode is toggled off and on. Once a connection has been established, the RSSI register can be read to determine the relative connection quality of the channel. A RSSI register value lower than 10 indicates that the received signal strength is low, a value greater than 28 indicates a strong signal level.

To check for a quiet channel before transmitting, first set up receive mode properly and read the RSSI register (Reg 0x22). If the valid bit is zero, then force the Carrier Detect register (Reg 0x2F, bit 7=1) to initiate an ADC conversion. Then, wait greater than 50uS and read the RSSI register again. Next, clear the Carrier Detect Register (Reg 0x2F, bit 7=0) and turn the receiver OFF. Measuring the noise floor of a quiet channel is inherently a 'noisy' process so, for best results, this procedure should be repeated several times (~20) to compute an average noise floor level. A RSSI register value of 0-10 indicates a channel that is relatively quiet. A RSSI register value greater than 10 indicates the channel is probably being used. A RSSI register value greater than 28 indicates the presence of a strong signal.

# 5.0 Application Interfaces

# 5.1 SPI Interface

The CYWUSB6935 has a four-wire SPI communication interface between an application MCU and one or more slave devices. The SPI interface supports single-byte and multi-byte serial transfers. The four-wire SPI communications interface consists of Master Out-Slave In (MOSI), Master In-Slave Out (MISO), Serial Clock (SCK), and Slave Select ( $\overline{SS}$ ).

The SPI receives SCK from an application MCU on the SCK pin. Data from the application MCU is shifted in on the MOSI pin. Data to the application MCU is shifted out on the MISO pin. The active-low Slave Select (SS) pin must be asserted to initiate a SPI transfer.

The application MCU can initiate a SPI data transfer via a multi-byte transaction. The first byte is the Command/Address byte, and the following bytes are the data bytes as shown in *Figure 5-1* through *Figure 5-4*. The SS signal should not be deasserted between bytes. The SPI communications is as follows:

- Command Direction (bit 7) = "0" Enables SPI read transaction. A "1" enables SPI write transactions.
- Command Increment (bit 6) = "1" Enables SPI auto address increment. When set, the address field automatically increments at the end of each data byte in a burst access, otherwise the same address is accessed.
- · Six bits of address.
- · Eight bits of data.

The SPI communications interface has a burst mechanism, where the command byte can be followed by as many data bytes as desired. A burst transaction is terminated by deasserting the slave select ( $\overline{SS} = 1$ ). For burst read transactions, the application MCU must abide by the timing shown in *Figure 12-2*.

The SPI communications interface single read and burst read sequences are shown in *Figure 5-2* and *Figure 5-3*, respectively.

The SPI communications interface single write and burst write sequences are shown in *Figure 5-4* and *Figure 5-5*, respectively.



|          |     |     | Byte 1  | Byte 1+N |
|----------|-----|-----|---------|----------|
| Bit #    | 7   | 6   | [5:0]   | [7:0]    |
| Bit Name | DIR | INC | Address | Data     |

Figure 5-1. SPI Transaction Format



Figure 5-2. SPI Single Read Sequence













# 5.2 DIO Interface

The DIO communications interface is an optional SERDES bypass data-only transfer interface. In receive mode, DIO and DIOVAL are valid after the falling edge of IRQ, which clocks

the data as shown in *Figure 5-6.* In transmit mode, DIO and DIOVAL are sampled on the falling edge of the IRQ, which clocks the data as shown in *Figure 5-7.* The application MCU samples the DIO and DIOVAL on the rising edge of IRQ.





d0 | d1 | d2 | d3 | d4 | d5 | d6 | d7 | d8 | d9 | d10 | d11 | d12 | d13 | d14

# 5.3 Interrupts

DIO

The CYWUSB6935 features three sets of interrupts: transmit, received, and a wake interrupt. These interrupts all share a single pin (IRQ), but can be independently enabled/disabled. In transmit mode, all receive interrupts are automatically disabled, and in receive mode all transmit interrupts are automatically disabled. However, the contents of the enable registers are preserved when switching between transmit and receive modes.

Interrupts are enabled and the status read through 6 registers: Receive Interrupt Enable (Reg 0x07), Receive Interrupt Status (Reg 0x08), Transmit Interrupt Enable (Reg 0x0D), Transmit Interrupt Status (Reg 0x0E), Wake Enable (Reg 0x1C), Wake Status (Reg 0x1D).

If more than 1 interrupt is enabled at any time, it is necessary to read the relevant interrupt status register to determine which event caused the IRQ pin to assert. Even when a given interrupt source is disabled, the status of the condition that would otherwise cause an interrupt can be determined by reading the appropriate interrupt status register. It is therefore possible to use the devices without making use of the IRQ pin at all. Firmware can poll the interrupt status register(s) to wait for an event, rather than using the IRQ pin.

The polarity of all interrupts can be set by writing to the Configuration register (Reg 0x05), and it is possible to configure the IRQ pin to be open drain (if active low) or open source (if active high).

# 5.3.1 Wake Interrupt

When the  $\overline{PD}$  pin is low, the oscillator is stopped. After  $\overline{PD}$  is deasserted, the oscillator takes time to start, and until it has done so, it is not safe to use the SPI interface. The wake

interrupt indicates that the oscillator has started, and that the device is ready to receive SPI transfers.

The wake interrupt is enabled by setting bit 0 of the Wake Enable register (Reg 0x1C, bit 0=1). Whether or not a wake interrupt is pending is indicated by the state of bit 0 of the Wake Status register (Reg 0x1D, bit 0). Reading the Wake Status register (Reg 0x1D) clears the interrupt.

### 5.3.2 Transmit Interrupts

Four interrupts are provided to flag the occurrence of transmit events. The interrupts are enabled by writing to the Transmit Interrupt Enable register (Reg 0x0D), and their status may be determined by reading the Transmit Interrupt Status register (Reg 0x0E). If more than 1 interrupt is enabled, it is necessary to read the Transmit Interrupt Status register (Reg 0x0E) to determine which event caused the IRQ pin to assert.

The function and operation of these interrupts are described in detail in Section 7.0.

# 5.3.3 Receive Interrupts

Eight interrupts are provided to flag the occurrence of receive events, four each for SERDES A and B. In 64 chips/bit and 32 chips/bit DDR modes, only the SERDES A interrupts are available, and the SERDES B interrupts will never trigger, even if enabled. The interrupts are enabled by writing to the Receive Interrupt Enable register (Reg 0x07), and their status may be determined by reading the Receive Interrupt Status register (Reg 0x08). If more than one interrupt is enabled, it is necessary to read the Receive Interrupt Status register (Reg 0x08) to determine which event caused the IRQ pin to assert.

The function and operation of these interrupts are described in detail in Section 7.0.



# 6.0 Application Examples

*Figure 6-1* shows a block diagram example of a typical battery powered device using the CYWUSB6935 chip.

*Figure 6-2* shows an application example of a WirelessUSB LR alarm system where a single hub node is connected to an alarm panel. The hub node wirelessly receives information from multiple sensor nodes in order to control the alarm panel.



Figure 6-1. CYWUSB6935 Battery Powered Device



Figure 6-2. WirelessUSB LR Alarm System



# 7.0 Register Descriptions

*Table 7-1* displays the list of registers inside the CYWUSB6935 that are addressable through the SPI interface. All registers are read and writable, except where noted.

# Table 7-1. CYWUSB6935 Register Map<sup>[1]</sup>

| Register Name                     | Mnemonic           | CYWUSB6935<br>Address | Page | Default            | Access |
|-----------------------------------|--------------------|-----------------------|------|--------------------|--------|
| Revision ID                       | REG_ID             | 0x00                  | 8    | 0x07               | RO     |
| Control                           | REG_CONTROL        | 0x03                  | 8    | 0x00               | RW     |
| Data Rate                         | REG_DATA_RATE      | 0x04                  | 9    | 0x00               | RW     |
| Configuration                     | REG_CONFIG         | 0x05                  | 10   | 0x01               | RW     |
| SERDES Control                    | REG_SERDES_CTL     | 0x06                  | 10   | 0x03               | RW     |
| Receive SERDES Interrupt Enable   | REG_RX_INT_EN      | 0x07                  | 11   | 0x00               | RW     |
| Receive SERDES Interrupt Status   | REG_RX_INT_STAT    | 0x08                  | 12   | 0x00               | RO     |
| Receive SERDES Data A             | REG_RX_DATA_A      | 0x09                  | 13   | 0x00               | RO     |
| Receive SERDES Valid A            | REG_RX_VALID_A     | 0x0A                  | 13   | 0x00               | RO     |
| Receive SERDES Data B             | REG_RX_DATA_B      | 0x0B                  | 13   | 0x00               | RO     |
| Receive SERDES Valid B            | REG_RX_VALID_B     | 0x0C                  | 13   | 0x00               | RO     |
| Transmit SERDES Interrupt Enable  | REG_TX_INT_EN      | 0x0D                  | 14   | 0x00               | RW     |
| Transmit SERDES Interrupt Status  | REG_TX_INT_STAT    | 0x0E                  | 14   | 0x00               | RO     |
| Transmit SERDES Data              | REG_TX_DATA        | 0x0F                  | 15   | 0x00               | RW     |
| Transmit SERDES Valid             | REG_TX_VALID       | 0x10                  | 15   | 0x00               | RW     |
| PN Code                           | REG_PN_CODE        | 0x18–0x11             | 15   | 0x1E8B6A3DE0E9B222 | RW     |
| Threshold Low                     | REG_THRESHOLD_L    | 0x19                  | 16   | 0x08               | RW     |
| Threshold High                    | REG_THRESHOLD_H    | 0x1A                  | 16   | 0x38               | RW     |
| Wake Enable                       | REG_WAKE_EN        | 0x1C                  | 17   | 0x00               | RW     |
| Wake Status                       | REG_WAKE_STAT      | 0x1D                  | 17   | 0x01               | RO     |
| Analog Control                    | REG_ANALOG_CTL     | 0x20                  | 17   | 0x04               | RW     |
| Channel                           | REG_CHANNEL        | 0x21                  | 18   | 0x00               | RW     |
| Receive Signal Strength Indicator | REG_RSSI           | 0x22                  | 18   | 0x00               | RO     |
| PA Bias                           | REG_PA             | 0x23                  | 18   | 0x00               | RW     |
| Crystal Adjust                    | REG_CRYSTAL_ADJ    | 0x24                  | 19   | 0x00               | RW     |
| VCO Calibration                   | REG_VCO_CAL        | 0x26                  | 19   | 0x00               | RW     |
| Reg Power Control                 | REG_PWR_CTL        | 0x2E                  | 20   | 0x00               | RW     |
| Carrier Detect                    | REG_CARRIER_DETECT | 0x2F                  | 20   | 0x00               | RW     |
| Clock Manual                      | REG_CLOCK_MANUAL   | 0x32                  | 20   | 0x00               | RW     |
| Clock Enable                      | REG_CLOCK_ENABLE   | 0x33                  | 20   | 0x00               | RW     |
| Synthesizer Lock Count            | REG_SYN_LOCK_CNT   | 0x38                  | 21   | 0x64               | RW     |
| Manufacturing ID                  | REG_MID            | 0x3C-0x3F             | 21   | -                  | RO     |

Note:

1. All registers are accessed Little Endian.



| Addr | Addr: 0x00 |       |   | REG_ID |       |        | Default: 0x07 |  |  |
|------|------------|-------|---|--------|-------|--------|---------------|--|--|
| 7    | 6          | 5     | 4 | 3      | 2     | 1      | 0             |  |  |
|      | Silico     | on ID |   |        | Produ | uct ID |               |  |  |

# Figure 7-1. Revision ID Register

# Bit Name Description

7:4 Silicon ID These are the Silicon ID revision bits. 0000 = Rev A, 0001 = Rev B, etc. These bits are read-only.

3:0 Product ID These are the Product ID revision bits. Fixed at value 0111. These bits are read-only.

| Addr: 0x03 |                            |                                                                        |                                                                                                                | REG_CO                                                                                      | ONTROL                                                                                                                                         |                                                                                     | Defaul                                                                        | t: 0x00                                |
|------------|----------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------|
|            | 7                          | 6                                                                      | 5                                                                                                              | 4                                                                                           | 3                                                                                                                                              | 2                                                                                   | 1                                                                             | 0                                      |
|            | RX<br>Enable               | TX<br>Enable                                                           | PN Code<br>Select                                                                                              | Bypass Internal<br>Syn Lock Signal                                                          | Auto Internal PA<br>Disable                                                                                                                    | Internal PA<br>Enable                                                               | Reserved                                                                      | Reserved                               |
|            | · ·                        |                                                                        |                                                                                                                | Figure 7-                                                                                   | 2. Control                                                                                                                                     |                                                                                     | •                                                                             | -                                      |
| Bit        | Name                       | Description                                                            | 1                                                                                                              |                                                                                             |                                                                                                                                                |                                                                                     |                                                                               |                                        |
| •          | RX Enable                  | 1 = Receiv                                                             | e Enable bit is use<br>ve Enabled<br>ve Disabled                                                               | ed to place the IC i                                                                        | n receive mode.                                                                                                                                |                                                                                     |                                                                               |                                        |
| 6          | TX Enable                  | 1 = Transı                                                             | it Enable bit is us<br>mit Enabled<br>mit Disabled                                                             | ed to place the IC                                                                          | in transmit mode.                                                                                                                              |                                                                                     |                                                                               |                                        |
| 5          | PN Code Sele               | 1 = 32 Mo<br>0 = 32 Lea                                                | ost Significant Bits<br>ast Significant Bits                                                                   | of PN code are us<br>s of PN code are u                                                     |                                                                                                                                                |                                                                                     |                                                                               | 9.                                     |
| Ļ          |                            | nal time specifie<br>then set Syr<br>1 = Bypas<br>0 = Wait fo          | ed in the Syn Lock<br>n Lock Count to 29<br>s the Internal Syn<br>or the Syn Lock Sig<br>nended that the ap    | Count register (R<br>5 to provide additic<br>Lock Signal and v<br>gnal and then wait        | s for the internal Sy<br>eg 0x38), in units o<br>mal assurance that<br>vait the amount of ti<br>he amount of time s<br>s this bit to 1 in orde | f 2 us. If the inte<br>the synthesizer h<br>ime in Syn Lock (<br>specified in Syn L | rnal Syn Lock Sig<br>nas settled.<br>Count register (Re<br>ock Count registel | nal is used<br>g 0x38)<br>r (Reg 0x38) |
| 3          | Auto Internal I<br>Disable | two options<br>please see t<br>1 = Regist<br>0 = Auto o<br>When this b | are automatic cor<br>the description of<br>ter controlled Inte<br>controlled Internal<br>it is set to 1, the e | ntrol by the baseba<br>the REG_ANALOO<br>rnal PA Enable<br>PA Enable<br>nabled state of the | mine the method o<br>nd or by firmware t<br>6_CTL register (Re<br>htternal PA is direct<br>t to 0, leaving the F                               | hrough register w<br>g 0x20).<br>ctly controlled by                                 | vrites. For externa<br>bit Internal PA En                                     | PA usage,                              |
| 2          | Internal PA<br>Enable      | 1 = Interna<br>0 = Interna                                             | al Power Amplifie<br>al Power Amplifie                                                                         | r Enabled<br>r Disabled                                                                     | disable the Internal                                                                                                                           | ·                                                                                   | 3=1), otherwise thi                                                           | s bit is don't                         |
|            | Reserved                   | This bit is re                                                         | served and shoul                                                                                               | d be written with a                                                                         | one.                                                                                                                                           |                                                                                     |                                                                               |                                        |
| )          | Reserved                   | This hit is ro                                                         | served and shoul                                                                                               | d be written with a                                                                         | 7010                                                                                                                                           |                                                                                     |                                                                               |                                        |



|                  | Addr: 0     | x04                                                                                                                                                       |                                                                                                                                                     | REG_DA                                                                                                                                              | TA_RATE                                                                                                               |                                                                                                                                                                              | Defau                                                                                                | lt: 0x00                                                  |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|
|                  | 7           | 6                                                                                                                                                         | 5                                                                                                                                                   | 4                                                                                                                                                   | 2                                                                                                                     | 2 1 0                                                                                                                                                                        |                                                                                                      |                                                           |  |
|                  |             |                                                                                                                                                           | Reserved                                                                                                                                            |                                                                                                                                                     | •                                                                                                                     | Code Width                                                                                                                                                                   | Data Rate                                                                                            | Sample Rate                                               |  |
|                  |             |                                                                                                                                                           |                                                                                                                                                     | Figure 7-3                                                                                                                                          | . Data Rate                                                                                                           | ·                                                                                                                                                                            |                                                                                                      |                                                           |  |
| Bit              | Name        | Description                                                                                                                                               |                                                                                                                                                     |                                                                                                                                                     |                                                                                                                       |                                                                                                                                                                              |                                                                                                      |                                                           |  |
| 7:3              | Reserved    | These bits are                                                                                                                                            | reserved and sho                                                                                                                                    | ould be written with                                                                                                                                | n zeroes.                                                                                                             |                                                                                                                                                                              |                                                                                                      |                                                           |  |
| 2 <sup>[2]</sup> | Code Width  | Code Width The Code Width bit is used to select between 32 chips/bit and 64 chips/bit PN codes.<br>1 = 32 chips/bit PN codes<br>0 = 64 chips/bit PN codes |                                                                                                                                                     |                                                                                                                                                     |                                                                                                                       |                                                                                                                                                                              |                                                                                                      |                                                           |  |
|                  |             | ference. By ch<br>data rate is set<br>robustness to                                                                                                       | oosing a 32 chips<br>t). A 64 chips/bit F<br>interference. By s<br>addressed. The                                                                   | bit PN-code, the o<br>N code offers imp<br>electing to use a 3                                                                                      | data throughput o<br>proved range ove<br>2 chips/bit PN co                                                            | data throughput, ran<br>can be doubled or ev<br>r its 32 chips/bit cou<br>ode a number of oth<br>bit 5), Data Rate (R                                                        | ven quadrupled (v<br>interpart as well a<br>er register bits ar                                      | when double<br>as more<br>e impacted                      |  |
| 1 <sup>[2]</sup> | Data Rate   | 62.5kbits/sec.<br>1 = Double I<br>0 = Normal I<br>This bit is appli<br>0x04, bit 2=1).<br>PN code is inter<br>register. This 6<br>capability. Whe         | Data Rate - 2 bits<br>Data Rate - 1 bit p<br>icable only when to<br>When using Dou<br>erpreted as 2 bits<br>34 chips/bit PN co<br>en using Normal I | per PN code (No o<br>per PN code<br>using 32 chips/bit F<br>ble Data Rate, the<br>of data. When usin<br>de is then split into<br>Data Rate, the raw | odd bit transmiss<br>PN codes which c<br>raw data througl<br>g this mode a sin<br>o two and used b<br>data throughput | e of operation which<br>ions)<br>an be selected by se<br>hput is 62.5 kbits/se<br>igle 64 chips/bit PN<br>y the baseband to o<br>is 32kbits/sec. Addi<br>chips/bit PN codes. | etting the Code W<br>c because every<br>code is placed in<br>ffer the Double C<br>tionally, Normal I | /idth bit (Reg<br>32 chips/bit<br>the PN code<br>ata Rate |  |
| 0 <sup>[2]</sup> | Sample Rate | 1 = 12x Ove<br>0 = 6x Overs                                                                                                                               | rsampling<br>sampling                                                                                                                               |                                                                                                                                                     | 1 0                                                                                                                   | g 32 chips/bit PN co<br>When using 64 chip                                                                                                                                   |                                                                                                      |                                                           |  |

Using 12x oversampling improves the correlators receive sensitivity. When using 64 chips/bit PN codes or Double Data Rate this bit is don't care. The only time when 12x oversampling can be selected is when a 32 chips/bit PN code is being used with Normal Data Rate.

### Note:

- 2. The following Reg 0x04, bits 2:0 values are not valid:
  001–Not Valid

- 010–Not Valid
  011–Not Valid
  111–Not Valid



| Addr: 0x05 |          |   | REG_C | ONFIG | Default: 0x01 |   |          |
|------------|----------|---|-------|-------|---------------|---|----------|
| 7          | 6        | 5 | 4     | 2     | 1             | 0 |          |
|            | Reserved |   |       |       |               |   | n Select |

# Figure 7-4. Configuration

| Bit | Name | Description |
|-----|------|-------------|
|-----|------|-------------|

7:2 Reserved

These bits are reserved and should be written with zeroes.

1:0 IRQ Pin Select The Interrupt Request Pin Select bits are used to determine the drive method of the IRQ pin.

11 = Open Source (IRQ asserted = 1, IRQ deasserted = Hi-Z)

10 = Open Drain (IRQ asserted = 0, IRQ deasserted = Hi-Z)

01 = CMOS (IRQ asserted = 1, IRQ deasserted = 0)

00 = CMOS Inverted (IRQ asserted = 0, IRQ deasserted = 1)

| Addr | 0x06 |       | REG_SERDES_CTL |                  |   |            | Default: 0x03 |  |
|------|------|-------|----------------|------------------|---|------------|---------------|--|
| 7    | 6    | 5     | 4              | 3                | 2 | 1          | 0             |  |
|      | Rese | erved |                | SERDES<br>Enable |   | EOF Length |               |  |

### Figure 7-5. SERDES Control

# BitNameDescription7:4ReservedThese bits are reserved and should be written with zeroes.3SERDES EnableThe SERDES Enable bit is used to switch between bit-serial mode and SERDES mode.<br/>1 = SERDES enabled<br/>0 = SERDES disabled, bit-serial mode enabled<br/>When the SERDES is enabled data can be written to and read from the IC one byte at a time, through the use of<br/>the SERDES Data registers. The bit-serial mode requires bits to be written one bit at a time through the use of<br/>the DIO/DIOVAL pins, refer to section 3.2. It is recommended that SERDES mode be used to avoid the need to<br/>manage the timing required by the bit-serial mode.2:0EOF LengthThe End of Frame Length bits are used to set the number of sequential bit times for an inter-frame gap without<br/>EOF event can then be identified by the number of bit times that expire without correlating any new data. The<br/>EOF event causes data to be moved to the proper SERDES Data Register and can also be used to generate<br/>interrupts. If 0 is the EOF length, an EOF condition will occur at the first invalid bit after a valid reception.



|         | Addr:       | 0x07                                                                                                                                                  |                                                                                                                                                                       | REG_RX                                    | _INT_EN               |                     | Default: 0x00                                                                                                    |               |  |  |  |  |
|---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------|---------------------|------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|
|         | 7           | 6                                                                                                                                                     | 5                                                                                                                                                                     | 4                                         | 3                     | 2                   | 1                                                                                                                | 0             |  |  |  |  |
| Ur      | nderflow B  | Overflow B                                                                                                                                            | EOF B                                                                                                                                                                 | Full B                                    | Underflow A           | Overflow A          | EOF A                                                                                                            | Full A        |  |  |  |  |
|         |             |                                                                                                                                                       | Figure 7                                                                                                                                                              | 7-6. Receive SE                           | RDES Interrup         | t Enable            | · · · · · · · · · · · · · · · · · · ·                                                                            |               |  |  |  |  |
| Bit     | Name        | Description                                                                                                                                           |                                                                                                                                                                       |                                           |                       |                     |                                                                                                                  |               |  |  |  |  |
| ы.<br>7 | Underflow B | •                                                                                                                                                     | The Underflow B bit is used to enable the interrupt associated with an underflow condition with the Receive SERDES                                                    |                                           |                       |                     |                                                                                                                  |               |  |  |  |  |
| ,       | ondernow D  | Data B regist                                                                                                                                         | er (Reg 0x0B)                                                                                                                                                         |                                           |                       |                     |                                                                                                                  | IC OLIVELO    |  |  |  |  |
|         |             | <ul> <li>1 = Underflow B interrupt enabled for Receive SERDES Data B</li> <li>0 = Underflow B interrupt disabled for Receive SERDES Data B</li> </ul> |                                                                                                                                                                       |                                           |                       |                     |                                                                                                                  |               |  |  |  |  |
|         |             | An underflow<br>empty.                                                                                                                                | An underflow condition occurs when attempting to read the Receive SERDES Data B register (Reg 0x0B) when it is                                                        |                                           |                       |                     |                                                                                                                  |               |  |  |  |  |
| 5       | Overflow B  |                                                                                                                                                       | B bit is used to e                                                                                                                                                    | nable the interrup                        | t associated with a   | in overflow conditi | on with the Receiv                                                                                               | e SERDES      |  |  |  |  |
|         |             | Data B regist                                                                                                                                         | er (Reg 0x0B)                                                                                                                                                         |                                           |                       |                     |                                                                                                                  | 0 OLINDLO     |  |  |  |  |
|         |             |                                                                                                                                                       |                                                                                                                                                                       | bled for Receive S<br>abled for Receive S |                       |                     |                                                                                                                  |               |  |  |  |  |
|         |             |                                                                                                                                                       | condition occurs w<br>the prior data is r                                                                                                                             |                                           | I data is written int | o the Receive SEI   | RDES Data B regi                                                                                                 | ster (Reg     |  |  |  |  |
| 5       | EOF B       | ,                                                                                                                                                     | ·                                                                                                                                                                     |                                           | errupt associated v   | with the Channel E  | B Receiver EOF co                                                                                                | ondition.     |  |  |  |  |
|         |             | 1 = EOF B                                                                                                                                             | interrupt enabled                                                                                                                                                     | for Channel B Re                          | ceiver                |                     |                                                                                                                  |               |  |  |  |  |
|         |             | The EOF IRC                                                                                                                                           | 0 = EOF B interrupt disabled for Channel B Receiver<br>The EOF IRQ asserts during an End of Frame condition. End of Frame conditions occur after at least one bit has |                                           |                       |                     |                                                                                                                  |               |  |  |  |  |
|         |             | the EOF leng                                                                                                                                          | th, and EOF cond                                                                                                                                                      | dition will occur at                      |                       |                     | in the EOF length<br>tion. This IRQ is c                                                                         |               |  |  |  |  |
|         |             | 0                                                                                                                                                     | eceive status regi                                                                                                                                                    |                                           |                       |                     |                                                                                                                  |               |  |  |  |  |
| 1       | Full B      | I he Full B bit<br>data placed i                                                                                                                      |                                                                                                                                                                       | the interrupt assoc                       | lated with the Rece   | eive SERDES Data    | a B register (Reg 0)                                                                                             | x0B) having   |  |  |  |  |
|         |             |                                                                                                                                                       |                                                                                                                                                                       | for Receive SERD<br>for Receive SERD      |                       |                     |                                                                                                                  |               |  |  |  |  |
|         |             | A Full B cond                                                                                                                                         | lition occurs wher                                                                                                                                                    | n data is transferre                      | d from the Channe     |                     | the Receive SER                                                                                                  |               |  |  |  |  |
|         |             |                                                                                                                                                       | te byte has been                                                                                                                                                      |                                           | mplete byte is rece   | eived or when an i  | EOF event occurs                                                                                                 | whether or    |  |  |  |  |
| 3       | Underflow A |                                                                                                                                                       |                                                                                                                                                                       | enable the interrup                       | t associated with a   | n underflow condit  | ion with the Receiv                                                                                              | /e SERDES     |  |  |  |  |
|         |             | 1 = Underf                                                                                                                                            |                                                                                                                                                                       | abled for Receive                         |                       |                     |                                                                                                                  |               |  |  |  |  |
|         |             |                                                                                                                                                       |                                                                                                                                                                       | abled for Receive                         |                       | SERDES Data A       | register (Reg 0x0                                                                                                | 9) when it is |  |  |  |  |
|         |             | empty.                                                                                                                                                |                                                                                                                                                                       |                                           |                       |                     |                                                                                                                  | <i>b)</i>     |  |  |  |  |
| 2       | Overflow A  | The Overflow<br>Data A regist                                                                                                                         |                                                                                                                                                                       | nable the interrup                        | t associated with a   | in overflow conditi | on with the Receiv                                                                                               | e SERDES      |  |  |  |  |
|         |             | 1 = Overflo                                                                                                                                           | w À interrupt ena                                                                                                                                                     | bled for Receive S                        |                       |                     |                                                                                                                  |               |  |  |  |  |
|         |             | An overflow o                                                                                                                                         | ondition occurs w                                                                                                                                                     |                                           |                       | he Receive SERD     | ES Data A register                                                                                               | (Reg 0x09)    |  |  |  |  |
|         |             |                                                                                                                                                       | ior data is read ou                                                                                                                                                   |                                           |                       |                     | and the second |               |  |  |  |  |
| 1       | EOF A       | A Receiver.                                                                                                                                           | rame A bit is used                                                                                                                                                    | to enable the inte                        | errupt associated v   | vith an End of Frar | ne condition with t                                                                                              | ne Channel    |  |  |  |  |
|         |             |                                                                                                                                                       |                                                                                                                                                                       | for Channel A Re<br>for Channel A Re      |                       |                     |                                                                                                                  |               |  |  |  |  |
|         |             | The EOF IRC                                                                                                                                           | asserts during a                                                                                                                                                      | n End of Frame co                         | ondition. End of Fr   |                     | cur after at least c                                                                                             |               |  |  |  |  |
|         |             | EOF length, a                                                                                                                                         | an EOF condition                                                                                                                                                      |                                           |                       |                     | he EOF length fiel                                                                                               |               |  |  |  |  |
| 0       | Full A      |                                                                                                                                                       | tatus register.                                                                                                                                                       | the interrupt acc                         | nciated with the Pr   |                     | ata A register (0x0                                                                                              | 00) having    |  |  |  |  |
| J       | i-uli A     | data written i                                                                                                                                        | nto it.                                                                                                                                                               |                                           |                       | SCEIVE SERDES D     | ala A register (UX                                                                                               | ia) naving    |  |  |  |  |
|         |             |                                                                                                                                                       |                                                                                                                                                                       | for Receive SERD<br>for Receive SERD      |                       |                     |                                                                                                                  |               |  |  |  |  |
|         |             | A Full A cond                                                                                                                                         | ition occurs wher                                                                                                                                                     | n data is transferre                      | d from the Channe     |                     | the Receive SER                                                                                                  |               |  |  |  |  |
|         |             |                                                                                                                                                       | te byte has been                                                                                                                                                      |                                           | inplete byte is rece  | eived of when an E  | EOF event occurs                                                                                                 | whether or    |  |  |  |  |
|         |             |                                                                                                                                                       |                                                                                                                                                                       |                                           |                       |                     |                                                                                                                  |               |  |  |  |  |



|     | Addr:         | 0x08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | REG_RX_                                                                                    | INT_STAT                                  |                                                                  | Defaul               | t: 0x00                  |  |  |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------|----------------------|--------------------------|--|--|
|     | 7             | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4                                                                                          | 3                                         | 2                                                                | 1                    | 0                        |  |  |
|     | Valid B F     | Flow Violation B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | EOF B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Full B                                                                                     | Valid A                                   | Flow Violation A                                                 | EOF A                | Full A                   |  |  |
|     |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -7. Receive SE                                                                             | RDES Interrup                             | t Status <sup>[3]</sup>                                          |                      |                          |  |  |
| Bit | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                            |                                           |                                                                  |                      |                          |  |  |
| 7   | Valid B       | alid B The Valid B bit is true when all the bits in the Receive SERDES Data B register (Reg 0x0B) are valid.<br>1 = All bits are valid for Receive SERDES Data B<br>0 = Not all bits are valid for Receive SERDES Data B<br>When data is written into the Receive SERDES Data B register (Reg 0x0B) this bit is set if all of the bits within the<br>byte that has been written are valid. This bit cannot generate an interrupt.                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                            |                                           |                                                                  |                      |                          |  |  |
| 6   |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                            |                                           |                                                                  |                      |                          |  |  |
| 5   | EOF B         | 1 = EOF<br>0 = No E<br>An EOF co<br>specified in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | interrupt pending<br>OF interrupt pend<br>ndition occurs for                                                                                                                                                                                                                                                                                                                                                                                                                                     | for Channel B<br>ing for Channel B<br>the Channel B Re<br>trol register (Reg (             | ceiver when rece<br>0x06) elapse with     | has occurred on th<br>ive has begun and<br>out any valid bits be | then the number of   | of bit times             |  |  |
| 4   | Full B        | 1 = Rece<br>0 = No R<br>A Full B cor<br>register (Re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ive SERDES Data<br>eceive SERDES I<br>ndition occurs whe                                                                                                                                                                                                                                                                                                                                                                                                                                         | a B full interrupt pe<br>Data B full interrup<br>en data is transferr<br>Id occur when a c | ending<br>ot pending<br>red from the Chan | B register (Reg 0x<br>anel B Receiver into<br>eceived or when an | ,<br>the Receive SER | DES Data B               |  |  |
| 3   | Valid A       | 1 = All bit<br>0 = Not a<br>When data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ts are valid for Reall bits are valid for Reall bits are valid for is written into the                                                                                                                                                                                                                                                                                                                                                                                                           | ceive SERDES Da<br>Receive SERDE<br>Receive SERDES                                         | ata A<br>S Data A<br>S Data A register (  | S Data A Register<br>(Reg 0x09) this bit i<br>interrupt.         |                      |                          |  |  |
| 2   | Flow Violatic | byte that has been written are valid. This bit cannot generate an interrupt.<br>w Violation A The Flow Violation A bit is used to signal whether an overflow or underflow condition has occurred for the Receive<br>SERDES Data A register (Reg 0x09).<br>1 = Overflow/underflow interrupt pending for Receive SERDES Data A<br>0 = No overflow/underflow interrupt pending for Receive SERDES Data A<br>Overflow conditions occur when the radio loads new data into the Receive SERDES Data A register (Reg 0x09)<br>before the prior data has been read. Underflow conditions occur when trying to read the Receive SERDES Data A<br>register (Reg 0x09) when the register is empty. This bit is cleared by reading the Receive Interrupt Status register<br>(Reg 0x08) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                            |                                           |                                                                  |                      | (Reg 0x09)<br>DES Data A |  |  |
| 1   | EOF A         | 1 = EOF<br>0 = No E<br>An EOF co<br>specified in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | The End of Frame A bit is used to signal whether an EOF event has occurred on the Channel A receive.<br>1 = EOF interrupt pending for Channel A<br>0 = No EOF interrupt pending for Channel A<br>An EOF condition occurs for the Channel A Receiver when receive has begun and then the number of bit times<br>specified in the SERDES Control register (0x06) elapse without any valid bits being received. This bit is cleared by<br>reading the Receive Interrupt Status register (Reg 0x08). |                                                                                            |                                           |                                                                  |                      |                          |  |  |
| 0   | Full A        | 1 = Rece<br>0 = No R<br>A Full A cor<br>Register (R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ive SERDES Data<br>eceive SERDES I<br>ndition occurs whe                                                                                                                                                                                                                                                                                                                                                                                                                                         | A full interrupt pe<br>Data A full interrup<br>n data is transferru<br>uld occur when a o  | ending<br>ot pending<br>ed from the Chan  | A register (Reg 0x<br>nnel A Receiver into<br>eceived or when ar | ,<br>the Receive SER | DES Data A               |  |  |

### Note:

All status bits are set and readable in the registers regardless of IRQ enable status. This allows a polling scheme to be implemented without enabling IRQs. The status bits are affected by TX Enable and RX Enable (Reg 0x03, bits 7:6). For example, the receive status will read 0 if the IC is not in receive mode. These registers are read-only.



| Addr: 0x09 |   |   | REG_RX  | Default: 0x00 |      |  |   |  |  |  |  |  |
|------------|---|---|---------|---------------|------|--|---|--|--|--|--|--|
| 7          | 6 | 5 | 5 4 3 2 |               |      |  | 0 |  |  |  |  |  |
|            |   |   | Da      | ata           | Data |  |   |  |  |  |  |  |

### Figure 7-8. Receive SERDES Data A

### Bit Name Description

7:0 Data Received Data for Channel A. The over-the-air received order is bit 0 followed by bit 1, followed by bit 2, followed by bit 3, followed by bit 4, followed by bit 5, followed by bit 6, followed by bit 7. This register is read-only.

| Addr | : 0x0A |   | REG_RX_ |      | Default: 0x00 |   |   |  |  |
|------|--------|---|---------|------|---------------|---|---|--|--|
| 7    | 6      | 5 | 4       | 3    | 2             | 1 | 0 |  |  |
|      |        |   | Va      | alid |               |   |   |  |  |

### Figure 7-9. Receive SERDES Valid A

### Bit Name Description

7:0 Valid These bits indicate which of the bits in the Receive SERDES Data A register (Reg 0x09) are valid. A "1" indicates that the corresponding data bit is valid for Channel A.

If the Valid Data bit is set in the Receive Interrupt Status register (Reg 0x08) all eight bits in the Receive SERDES Data A register (Reg 0x09) are valid. Therefore, it is not necessary to read the Receive SERDES Valid A register (Reg 0x0A). This register is read-only.

| Addr: | 0x0B |   | REG_RX |     | Default: 0x00 |   |   |  |  |
|-------|------|---|--------|-----|---------------|---|---|--|--|
| 7     | 6    | 5 | 4      | 3   | 2             | 1 | 0 |  |  |
|       |      |   | Da     | ata |               |   |   |  |  |

# Figure 7-10. Receive SERDES Data B

### Bit Name Description

7:0 Data Received Data for Channel B. The over-the-air received order is bit 0 followed by bit 1, followed by bit 2, followed by bit 3, followed by bit 5, followed by bit 6, followed by bit 7. This register is read-only.

| Addr: | 0x0C |   | REG_RX |      | Default: 0x00 |   |   |  |
|-------|------|---|--------|------|---------------|---|---|--|
| 7     | 6    | 5 | 4      | 3    | 2             | 1 | 0 |  |
|       |      |   | Va     | llid |               |   |   |  |

# Figure 7-11. Receive SERDES Valid B

### Bit Name Description

7:0 Valid These bits indicate which of the bits in the Receive SERDES Data B register (Reg 0x0B) are valid. A "1" indicates that the corresponding data bit is valid for Channel B.

If the Valid Data bit is set in the Receive Interrupt Status register (0x08) all eight bits in the Receive SERDES Data B register (Reg 0x0B) are valid. Therefore, it is not necessary to read the Receive SERDES Valid B register (Reg 0x0C). This register is read-only.



| Ad  | dr: 0x0D  |                                                       |                                       | REG_T                                    | X_INT_EN                                       |                              | Default: 0x00       |              |  |  |
|-----|-----------|-------------------------------------------------------|---------------------------------------|------------------------------------------|------------------------------------------------|------------------------------|---------------------|--------------|--|--|
|     | 7         | 6                                                     | 5                                     | 4                                        | 3                                              | 2                            | 1                   | 0            |  |  |
|     |           | Resei                                                 | rved                                  | ·                                        | Underflow                                      | Overflow                     | Done                | Empty        |  |  |
|     |           |                                                       | Figure 7                              | -12. Transmit S                          | SERDES Interrup                                | ot Enable                    |                     |              |  |  |
| Bit | Name      | Description                                           |                                       |                                          |                                                |                              |                     |              |  |  |
| 7:4 | Reserved  | These bits are re                                     | eserved and sho                       | uld be written with                      | n zeroes.                                      |                              |                     |              |  |  |
| 3   | Underflow | SERDES Data re                                        | egister (Reg 0x0                      | F) '                                     | ssociated with an u                            | nderflow condition           | associated with t   | the Transmit |  |  |
|     |           | 0 = Underflow                                         | interrupt enable<br>interrupt disable | ed                                       |                                                |                              |                     |              |  |  |
|     |           | An underflow cor<br>not have any dat                  |                                       | nen attempting to                        | transmit while the Ti                          | ransmit SERDES [             | Data register (Reg  | g 0x0F) does |  |  |
| 2   | Overflow  | register (0x0F).                                      |                                       |                                          | sociated with an ove                           | erflow condition wit         | h the Transmit SE   | ERDES Data   |  |  |
|     |           | 0 = Overflow in                                       | nterrupt enabled<br>nterrupt disabled | ł                                        |                                                |                              |                     |              |  |  |
|     |           | An overflow cone<br>before the prece                  | dition occurs whe<br>ding data has be | en attempting to v<br>een transferred to | vrite new data to the<br>the transmit shift re | e Transmit SERDE<br>egister. | S Data register (   | Reg 0x0F)    |  |  |
| 1   | Done      | The Done bit is u<br>1 = Done inter<br>0 = Done inter | rupt enabled                          | ne interrupt that si                     | gnals the end of the                           | e transmission of d          | ata.                |              |  |  |
|     |           |                                                       | ion occurs when                       |                                          | RDES Data register                             | r (Reg 0x0F) has tr          | ansmitted all of it | s data and   |  |  |
| D   | Empty     | 1 = Empty inte<br>0 = Empty inte                      | errupt enabled<br>errupt disabled     |                                          | signals when the Tra                           |                              |                     |              |  |  |
|     |           | I he Empty cond<br>and it's safe to lo                |                                       |                                          | ERDES Data registe                             | er (Reg 0x0F) is loa         | aded into the tran  | smit buffer  |  |  |
|     | Addr:     | 0x0E                                                  |                                       | REG_TX                                   | _INT_STAT                                      |                              | Defaul              | t: 0x00      |  |  |
|     |           | C C                                                   | 5                                     | 4                                        | 3                                              | 2                            | 1                   | 0            |  |  |
|     | 7         | 6                                                     | 5                                     | -                                        | -                                              |                              |                     | 0            |  |  |

- 3 Underflow The Underflow bit is used to signal when an underflow condition associated with the Transmit SERDES Data register (Reg 0x0F) has occurred.
  - 1 = Underflow Interrupt pending
    - 0 = No Underflow Interrupt pending

This IRQ will assert during an underflow condition to the Transmit SERDES Data register (Reg 0x0F). An underflow occurs when the transmitter is ready to sample transmit data, but there is no data ready in the Transmit SERDES Data register (Reg 0x0F). This will only assert after the transmitter has transmitted at least one bit. This bit is cleared by reading the Transmit Interrupt Status register (Reg 0x0E).

### The Overflow bit is used to signal when an overflow condition associated with the Transmit SERDES Data register (0x0F) 2 Overflow has occurred.

1 = Overflow Interrupt pending

0 = No Overflow Interrupt pending

This IRQ will assert during an overflow condition to the Transmit SERDES Data register (Reg 0x0F). An overflow occurs when the new data is loaded into the Transmit SERDES Data register (Reg 0x0F) before the previous data has been sent. This bit is cleared by reading the Transmit Interrupt Status register (Reg 0x0E).

- Done The Done bit is used to signal the end of a data transmission.
  - 1 = Done Interrupt pending
    - 0 = No Done Interrupt pending

This IRQ will assert when the data is finished sending a byte of data and there is no more data to be sent. This will only assert after the transmitter has transmitted as least one bit. This bit is cleared by reading the Transmit Interrupt Status register (Reg 0x0E)

The Empty bit is used to signal when the Transmit SERDES Data register (Reg 0x0F) has been emptied. Empty

- 1 = Empty Interrupt pending
- 0 = No Empty Interrupt pending

This IRQ will assert when the transmit serdes is empty. When this IRQ is asserted it is ok to write to the Transmit SERDES Data register (Reg 0x0F). Writing the Transmit SERDES Data register (Reg 0x0F) will clear this IRQ. It will be set when the data is loaded into the transmitter, and it is ok to write new data.

Note:

1

0

All status bits are set and readable in the registers regardless of IRQ enable status. This allows a polling scheme to be implemented without enabling IRQs. The status bits are affected by the TX Enable and RX Enable (Reg 0x03, bits 7:6). For example, the transmit status will read 0 if the IC is not in 4 transmit mode. These registers are read-only.



| Addr | : 0x0F |   | REG_T |     | Default: 0x00 |   |   |  |  |
|------|--------|---|-------|-----|---------------|---|---|--|--|
| 7    | 6      | 5 | 4     | 3   | 2             | 1 | 0 |  |  |
|      |        |   | Da    | ata |               |   |   |  |  |

### Figure 7-14. Transmit SERDES Data

### Bit Name Description

7:0 Data Transmit Data. The over-the-air transmitted order is bit 0 followed by bit 1, followed by bit 2, followed by bit 3, followed by bit 4, followed by bit 5, followed by bit 6, followed by bit 7.

| Addr | : 0x10 |   | REG_T | (_VALID |   | Default: 0x00 |   |  |  |  |
|------|--------|---|-------|---------|---|---------------|---|--|--|--|
| 7    | 6      | 5 | 4     | 3       | 2 | 1             | 0 |  |  |  |
|      |        |   | Va    | alid    |   |               |   |  |  |  |

# Figure 7-15. Transmit SERDES Valid

### Bit Name Description

7:0 Va

Valid<sup>[5]</sup> The Valid bits are used to determine which of the bits in the Transmit SERDES Data register (reg 0x0F) are valid. 1 = Valid transmit bit

0 = Invalid transmit bit

|    | Default:       Addr: 0x18-11     REG_PN_CODE     0x1E8B6A3DE0E9B222 |    |       |      |    |    |    |    |    |    |      |      |     |     |     |       |      |     |      |       |    |    |    |    |    |    |       |      |    |    |    |
|----|---------------------------------------------------------------------|----|-------|------|----|----|----|----|----|----|------|------|-----|-----|-----|-------|------|-----|------|-------|----|----|----|----|----|----|-------|------|----|----|----|
| 63 | 62                                                                  | 61 | 60    | 59   | 58 | 57 | 56 | 55 | 54 | 53 | 52   | 51   | 50  | 49  | 48  | 47    | 46   | 45  | 44   | 43    | 42 | 41 | 40 | 39 | 38 | 37 | 36    | 35   | 34 | 33 | 32 |
|    |                                                                     | Ad | ldres | s Ox | 18 |    |    |    |    | Ac | dres | s 0x | 17  |     |     |       |      | Ac  | dres | ss Ox | 16 |    |    |    | •  | Ac | ddres | s Ox | 15 |    |    |
|    |                                                                     |    |       |      |    |    |    |    |    |    |      |      |     |     |     |       |      |     |      |       |    |    |    |    |    |    |       |      |    |    |    |
| 31 | 30                                                                  | 29 | 28    | 27   | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19   | 18  | 17  | 16  | 15    | 14   | 13  | 12   | 11    | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3    | 2  | 1  | 0  |
|    |                                                                     | Ad | ldres | s 0x | 14 |    |    |    |    | Ac | dres | s 0x | 13  |     |     |       |      | Ac  | dres | ss 0x | 12 |    |    |    |    | Ac | ddres | s 0x | 11 |    |    |
|    |                                                                     |    |       |      |    |    |    |    |    |    |      |      | Fig | ure | 7-1 | 6. Pl | N Co | ode |      |       |    |    |    |    |    |    |       |      |    |    |    |

### Bit Name Description

63:0 PN Codes The value inside the 8 byte PN code register is used as the spreading code for DSSS communication. All 8 bytes can be used together for 64 chips/bit PN code communication, or the registers can be split into two sets of 32 chips/bit PN codes and these can be used alone or with each other to accomplish faster data rates. Not any 64 chips/bit value can be used as a PN code as there are certain characteristics that are needed to minimize the possibility of multiple PN codes interfering with each other or the possibility of invalid correlation. The over-the-air order is bit 0 followed by bit 1... followed by bit 62, followed by bit 63.

Note:

5. Note: The Valid bit in the Transmit SERDES Valid register (Reg 0x10) is used to mark whether the radio will send data or preamble during that bit time of the data byte. Data is sent LSB first. The SERDES will continue to send data until there are no more VALID bits in the shifter. For example, writing 0x0F to the Transmit SERDES Valid register (Reg 0x10) will send half a byte.



| Addr     | : 0x19 |   | REG_THRI |               | Default: 0x08 |   |   |  |
|----------|--------|---|----------|---------------|---------------|---|---|--|
| 7        | 6      | 5 | 4        | 3             | 2             | 1 | 0 |  |
| Reserved |        |   |          | Threshold Low |               |   |   |  |

Figure 7-17. Threshold Low

Bit Name Description 7

This bit is reserved and should be written with zero. Reserved

Threshold Low 6:0

The Threshold Low value is used to determine the number of missed chips allowed when attempting to correlate a single data bit of value '0'. A perfect reception of a data bit of '0' with a 64 chips/bit PN code would result in zero correlation matches, meaning the exact inverse of the PN code has been received. By setting the Threshold Low value to 0x08 for example, up to eight chips can be erroneous while still identifying the value of the received data bit. This value along with the Threshold High value determine the correlator count values for logic '1' and logic '0'. The threshold values used determine the sensitivity of the receiver to interference and the dependability of the received data. By allowing a minimal number of erroneous chips the dependability of the received data increases while the robustness to interference decreases. On the other hand increasing the maximum number of missed chips means reduced data integrity but increased robustness to interference and increased range.

| Addr:    | : 0x1A |                | REG_THR     |  | Default: 0x38 |  |  |  |  |  |  |
|----------|--------|----------------|-------------|--|---------------|--|--|--|--|--|--|
| 7        | 6      | 5              | 5 4 3 2 1 0 |  |               |  |  |  |  |  |  |
| Reserved |        | Threshold High |             |  |               |  |  |  |  |  |  |

# Figure 7-18. Threshold High

### Description Bit Name

7 Reserved

6:0 Threshold High

This bit is reserved and should be written with zero.

The Threshold High value is used to determine the number of matched chips allowed when attempting to correlate The Threshold High value is used to determine the number of matched chips allowed when attempting to correlate a single data bit of value '1'. A perfect reception of a data bit of '1' with a 64 chips/bit or a 32 chips/bit PN code would result in 64 chips/bit or 32 chips/bit correlation matches, respectively, meaning every bit was received perfectly. By setting the Threshold High value to 0x38 (64-8) for example, up to eight chips can be erroneous while still identifying the value of the received data bit. This value along with the Threshold Low value determine the correlator count values for logic '1' and logic '0'. The threshold values used determine the sensitivity of the receiver to interference and the dependability of the received data. By allowing a minimal number of erroneous chips the dependability of the received data increases while the robustness to interference decreases. On the other hand increasing the maximum number of missed chips means reduced data integrity but increased robustness to interference and increased range. robustness to interference and increased range.



| Addr: | 0x1C     |   | REG_W | AKE_EN |   | Default: 0x00 |   |  |  |  |
|-------|----------|---|-------|--------|---|---------------|---|--|--|--|
| 7     | 6        | 5 | 4     | 3      | 2 | 1             | 0 |  |  |  |
|       | Reserved |   |       |        |   |               |   |  |  |  |

### Figure 7-19. Wake Enable

### Bit Name

0

Description

7:1 Reserved These bits are reserved and should be written with zeroes.

Wakeup Enable Wakeup interrupt enable.

0 = disabled 1 = enabled

A wakeup event is triggered when the PD pin is deasserted and once the IC is ready to receive SPI communications.

| Addr: | 0x1D     |   | REG_WA    | KE_STAT |  | Default: 0x01 |  |  |  |  |
|-------|----------|---|-----------|---------|--|---------------|--|--|--|--|
| 7     | 6        | 5 | 5 4 3 2 1 |         |  |               |  |  |  |  |
|       | Reserved |   |           |         |  |               |  |  |  |  |

### Figure 7-20. Wake Status

### Bit Name Description

7:1 Reserved These bits are reserved. This register is read-only.

0 Wakeup Status Wakeup status.

0 = Wake interrupt not pending

1 = Wake interrupt pending

This IRQ will assert when a wakeup condition occurs. This bit is cleared by reading the Wake Status register (Reg 0x1D). This register is read-only.

| Addr     | : 0x20               |                    | REG_ANA  | LOG_CTL  |                     | Default: 0x00 |       |  |  |
|----------|----------------------|--------------------|----------|----------|---------------------|---------------|-------|--|--|
| 7        | 6                    | 5                  | 4        | 3        | 2                   | 1             | 0     |  |  |
| Reserved | Reg Write<br>Control | MID Read<br>Enable | Reserved | Reserved | PA Output<br>Enable | PA Invert     | Reset |  |  |

# Figure 7-21. Analog Control

| Bit | Name              | Description                                                                                                                                                                                                                                                                                                                                                                |
|-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved          | This bit is reserved and should be written with zero.                                                                                                                                                                                                                                                                                                                      |
| 6   | Reg Write Control | Enables write access to Reg 0x2E and Reg 0x2F.<br>1 = Enables write access to Reg 0x2E and Reg 0x2F<br>0 = Reg 0x2E and Reg 0x2F are read-only                                                                                                                                                                                                                             |
| 5   | MID Read Enable   | The MID Read Enable bit must be set to read the contents of the Manufacturing ID register (Reg 0x3C-0x3F).<br>Enabling the Manufacturing ID register (Reg 0x3C-0x3F) consumes power. This bit should only be set when<br>reading the contents of the Manufacturing ID register (Reg 0x3C-0x3F).<br>1 = Enables read of MID registers<br>0 = Disables read of MID registers |
| 4:3 | Reserved          | These bits are reserved and should be written with zeroes.                                                                                                                                                                                                                                                                                                                 |
| 2   | PA Output Enable  | The Power Amplifier Output Enable bit is used to enable the PACTL pin for control of an external power amplifier.<br>1 = PA Control Output Enabled on PACTL pin<br>0 = PA Control Output Disabled on PACTL pin                                                                                                                                                             |
| 1   | PA Invert         | The Power Amplifier Invert bit is used to specify the polarity of the PACTL signal when the PaOe bit is set high.<br>PA Output Enable and PA Invert cannot be simultaneously changed.<br>1 = PACTL active low<br>0 = PACTL active high                                                                                                                                     |
| 0   | Reset             | The Reset bit is used to generate a self-clearing device reset.<br>1 = Device Reset. All registers are restored to their default values.<br>0 = No Device Reset.                                                                                                                                                                                                           |



| Addr: 0x21           |         |   | REG_CI |   | Default: 0x00 |   |   |  |
|----------------------|---------|---|--------|---|---------------|---|---|--|
| 7                    | 6       | 5 | 4      | 3 | 2             | 1 | 0 |  |
| Reserved             | Channel |   |        |   |               |   |   |  |
| Figure 7.29. Channel |         |   |        |   |               |   |   |  |

### Figure 7-22. Channel

### Bit Name Description

7 Reserved This bit is reserved and should be written with zero.

6:0 Channel The Channel register (Reg 0x21) is used to determine the Synthesizer frequency. A value of 2 corresponds to a communication frequency of 2.402 GHz, while a value of 79 corresponds to a frequency of 2.479GHz. The channels are separated from each other by 1 MHz intervals.

Limit application usage to channels 2-79 to adhere to FCC regulations. FCC regulations require that channels 0 and 1 and any channel greater than 79 be avoided. Use of other channels may be restricted by other regulatory agencies. The application MCU must ensure that this register is modified before transmitting data over the air for the first time.

| Addr: 0x22 |   |       | REG_ | Default: 0x00 |   |   |   |
|------------|---|-------|------|---------------|---|---|---|
| 7          | 6 | 5     | 4    | 3             | 2 | 1 | 0 |
| Reserved   |   | Valid | RSSI |               |   |   |   |

# Figure 7-23. Receive Signal Strength Indicator (RSSI)<sup>[6]</sup>

### Note:

6. The RSSI will collect a single value each time the part is put into receive mode via Control register (Reg 0x03, bit 7=1). See Section 4.7 for more details.

| Bit | Name     | Description                                                                                                                                                                                                                  |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved | These bits are reserved. This register is read-only.                                                                                                                                                                         |
| 5   | Valid    | The Valid bit indicates whether the RSSI value in bits [4:0] are valid. This register is Read Only.<br>1 = RSSI value is valid<br>0 = RSSI value is invalid                                                                  |
| 4:0 | RSSI     | The Receive Strength Signal Indicator (RSSI) value indicates the strength of the received signal. This is a read only value with the higher values indicating stronger received signals meaning more reliable transmissions. |

| Addr | : 0x23 |          | REG | i_PA    | Default: 0x00 |   |   |  |
|------|--------|----------|-----|---------|---------------|---|---|--|
| 7    | 6      | 5        | 4   | 3       | 2             | 1 | 0 |  |
|      |        | Reserved |     | PA Bias |               |   |   |  |

### Figure 7-24. PA Bias

### Bit Name Description

7:3 Reserved These bits are reserved and should be written with zeroes.

2:0 PA Bias The Power Amplifier Bias (PA Bias) bits are used to set the transmit power of the IC through increasing (values up to 7) or decreasing (values down to 0) the gain of the on-chip Power Amplifier. The higher the register value the higher the transmit power. By changing the PA Bias value signal strength management functions can be accomplished. For general purpose communication a value of 7 is recommended. See *Table 4-1* for typical output power steps based on the PA Bias bit settings.



|                      | Addr:                                                                                                                                                                                                                                                                                                                                                                                                    | 0x24                    |   | REG_CRY |        | Default: 0x00 |   |   |  |  |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---|---------|--------|---------------|---|---|--|--|--|
|                      | 7                                                                                                                                                                                                                                                                                                                                                                                                        | 6                       | 5 | 4       | 3      | 2             | 1 | 0 |  |  |  |
| F                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                 | Clock Output<br>Disable |   |         | Crysta | l Adjust      |   |   |  |  |  |
|                      | Figure 7-25. Crystal Adjust                                                                                                                                                                                                                                                                                                                                                                              |                         |   |         |        |               |   |   |  |  |  |
| <b>Bit</b><br>7<br>6 | 7 Reserved This bit is reserved and should be written with zero.                                                                                                                                                                                                                                                                                                                                         |                         |   |         |        |               |   |   |  |  |  |
| 5:0                  | If the 13 MHz clock is driven on the X13OUT pin then receive sensitivity will be reduced by -4 dBm on channel 5+13 <i>n</i> . By default the 13 MHz clock output pin is enabled. This pin is useful for adjusting the 13 MHz clock, but it interfere with every 13th channel beginning with 2.405GHz channel. Therefore, it is recommended that the 13 MHz clock output pin be disabled when not in use. |                         |   |         |        |               |   |   |  |  |  |

| Addr: 0x26       |   |          | REG_V | Default: 0x00 |   |   |   |
|------------------|---|----------|-------|---------------|---|---|---|
| 7                | 6 | 5        | 4     | 3             | 2 | 1 | 0 |
| VCO Slope Enable |   | Reserved |       |               |   |   |   |

# Figure 7-26. VCO Calibration

Bit Name Description The Voltage Controlled Oscillator (VCO) Slope Enable bits are used to specify the amount of variance automat-ically added to the VCO. VCO Slope Enable 7:6 (Write-Only) 11 = -5/+5 VCO adjust. The application MCU must configure this option during initialization 10 = -2/+3 VCO adjust 01 = Reserved 00 = No VCO adjust These bits are undefined for read operations.

5:0 Reserved These bits are reserved and should be written with zeroes.



| Addr                 | Addr: 0x2E |   | REG_P | WR_CTL   | Default: 0x00 |   |   |
|----------------------|------------|---|-------|----------|---------------|---|---|
| 7                    | 6          | 5 | 4     | 3        | 2             | 1 | 0 |
| Reg Power<br>Control |            |   |       | Reserved |               |   |   |

# Figure 7-27. Reg Power Control

### Bit Name Description

7 Reg Power Control

Power When set, this bit disables unused circuitry and saves radio power. The user must set Reg 0x20, bit 6=1 to enable writes to Reg 0x2E. The application MCU must set this bit during initialization.

**6:0** Reserved These bits are reserved and should be written with zeroes.

| Addr: 0x2F                 |   |   | REG_CARR | Default: 0x00 |   |   |   |
|----------------------------|---|---|----------|---------------|---|---|---|
| 7                          | 6 | 5 | 4        | 3             | 2 | 1 | 0 |
| Carrier Detect<br>Override |   |   |          | Reserved      |   |   |   |

### Figure 7-28. Carrier Detect

Bit Name Description

7 Carrier Detect Override When set, this bit overrides carrier detect. The user must set Reg 0x20, bit 6=1 to enable writes to Reg 0x2F.
6:0 Reserved These bits are reserved and should be written with zeroes.

| Addr: 0x32 |                        |   | REG_CLOC | Default: 0x00 |   |   |   |  |  |  |
|------------|------------------------|---|----------|---------------|---|---|---|--|--|--|
| 7          | 6                      | 5 | 4        | 3             | 2 | 1 | 0 |  |  |  |
|            | Manual Clock Overrides |   |          |               |   |   |   |  |  |  |

### Figure 7-29. Clock Manual

Bit Name Description

# 7:0 Manual Clock Overrides This register must be written with 0x41 after reset for correct operation

| Addr: 0x33 |                      |   | REG_CLOC | Default: 0x00 |   |   |   |  |  |  |
|------------|----------------------|---|----------|---------------|---|---|---|--|--|--|
| 7          | 6                    | 5 | 4        | 3             | 2 | 1 | 0 |  |  |  |
|            | Manual Clock Enables |   |          |               |   |   |   |  |  |  |

Figure 7-30. Clock Enable

### Bit Name Description

7:0 Manual Clock Enables This register must be written with 0x41 after reset for correct operation



| Addr: 0x38 |       |   | REG_SYN_ | Default: 0x64 |  |   |   |  |  |  |
|------------|-------|---|----------|---------------|--|---|---|--|--|--|
| 7 6        |       | 5 | 5 4 3    |               |  | 1 | 0 |  |  |  |
|            | Count |   |          |               |  |   |   |  |  |  |

### Figure 7-31. Synthesizer Lock Count

### Bit Name Description

7:0 Count Determines the length of delay in 2µs increments for the synthesizer to lock when auto synthesizer is enabled via Control register (0x03, bit 1=0) and not using the PLL lock signal. The default register setting is typically sufficient.

|   |   |    | Α  | ddr: | 0x3  | 3 <b>C-</b> 3 | ßF |    |    |    |    |      |      |    |    | RE | G_N | ۸ID |    |      |      |    |   |   |   |   |    |      |      |    |   |   |
|---|---|----|----|------|------|---------------|----|----|----|----|----|------|------|----|----|----|-----|-----|----|------|------|----|---|---|---|---|----|------|------|----|---|---|
| 3 | 1 | 30 | 29 | 28   | 27   | 26            | 25 | 24 | 23 | 22 | 21 | 20   | 19   | 18 | 17 | 16 | 15  | 14  | 13 | 12   | 11   | 10 | 9 | 8 | 7 | 6 | 5  | 4    | 3    | 2  | 1 | 0 |
|   |   |    | Ad | dres | s 0x | 3F            |    |    |    |    | Ad | dres | s 0x | 3E |    |    |     |     | Ad | dres | s Ox | 3D |   |   |   |   | Ad | dres | s 0x | 3C |   |   |

# Figure 7-32. Manufacturing ID

### Bit Name Description

31:30 Address[31:30] These bits are read back as zeroes.

29:0 Address[29:0] These bits are the Manufacturing ID (MID) for each IC. The contents of these bits cannot be read unless the MID Read Enable bit (bit 5) is set in the Analog Control register (Reg 0x20). Enabling the Manufacturing ID register (Reg 0x3C-0x3F) consumes power. The MID Read Enable bit in the Analog Control register (Reg 0x20, bit 5) should only be set when reading the contents of the Manufacturing ID register (Reg 0x3C-0x3F). This register is read-only.



# 8.0 Pin Descriptions

# Table 8-1. Pin Description Table

| Pin QFN                                                                                            | Name         | Туре           | Default    | Description                                                                                                       |
|----------------------------------------------------------------------------------------------------|--------------|----------------|------------|-------------------------------------------------------------------------------------------------------------------|
| Analog RF                                                                                          |              | -              |            |                                                                                                                   |
| 46                                                                                                 | RFIN         | Input          | Input      | RF Input. Modulated RF signal received.                                                                           |
| 5                                                                                                  | RFOUT        | Output         | N/A        | RF Output. Modulated RF signal to be transmitted.                                                                 |
| Crystal / P                                                                                        | ower Control |                |            |                                                                                                                   |
| 38                                                                                                 | X13          | Input          | N/A        | Crystal Input. (refer to Section 4.6).                                                                            |
| 35                                                                                                 | X13IN        | Input          | N/A        | Crystal Input. (refer to Section 4.6).                                                                            |
| 26                                                                                                 | X13OUT       | Output/Hi-Z    | Output     | System Clock. Buffered 13-MHz system clock.                                                                       |
| 33                                                                                                 | PD           | Input          | N/A        | <b>Power Down</b> . Asserting this input (low), will put the IC in the Suspend Mode (X13OUT is 0 when PD is Low). |
| 14                                                                                                 | RESET        | Input          | N/A        | Active LOW Reset. Device reset.                                                                                   |
| 34                                                                                                 | PACTL        | I/O            | Input      | PACTL. External Power Amplifier control. Pull-down or make output.                                                |
| SERDES B                                                                                           | ypass Mode C | Communications | /Interrupt |                                                                                                                   |
| 20                                                                                                 | DIO          | I/O            | Input      | Data Input/Output. SERDES Bypass Mode Data Transmit/Receive.                                                      |
| 19                                                                                                 | DIOVAL       | I/O            | Input      | Data I/O Valid. SERDES Bypass Mode Data Transmit/Receive Valid.                                                   |
| 21                                                                                                 | IRQ          | Output /Hi-Z   | Output     | IRQ. Interrupt and SERDES Bypass Mode DIOCLK.                                                                     |
| SPI Comm                                                                                           | unications   | -              |            |                                                                                                                   |
| 23                                                                                                 | MOSI         | Input          | N/A        | Master-Output-Slave-Input Data. SPI data input pin.                                                               |
| 24                                                                                                 | MISO         | Output/Hi-Z    | Hi-Z       | Master-Input-Slave-Output Data. SPI data output pin.                                                              |
| 25                                                                                                 | SCK          | Input          | N/A        | SPI Input Clock. SPI clock.                                                                                       |
| 22                                                                                                 | SS           | Input          | N/A        | Slave Select Enable. SPI enable.                                                                                  |
| Power and                                                                                          | Ground       |                |            |                                                                                                                   |
| 6, 9, 16,<br>28, 29, 32,<br>41, 42, 44,<br>45                                                      | VCC          | VCC            | Н          | $V_{CC} = 2.7V$ to 3.6V.                                                                                          |
| 13                                                                                                 | GND          | GND            | L          | Ground = 0V.                                                                                                      |
| 1, 2, 3, 4, 7,<br>8, 10, 11,<br>12, 15, 17,<br>18, 27, 30,<br>31, 36, 37,<br>39, 40, 43,<br>47, 48 | NC           | N/A            | N/A        | Must be tied to Ground.                                                                                           |
| Exposed paddle                                                                                     | GND          | GND            | L          | Must be tied to Ground.                                                                                           |



# CYWUSB6935 Top View\*



\* E-PAD BOTTOM SIDE





### **Absolute Maximum Ratings** 9.0

| Storage Temperature65°C to +150°C                                          |
|----------------------------------------------------------------------------|
| Ambient Temperature with Power Applied55°C to +125°C                       |
| Supply Voltage on V <sub>CC</sub> relative to VSS –0.3V to +3.9V           |
| DC Voltage to Logic Inputs <sup>[7]</sup> 0.3V to V <sub>CC</sub> +0.3V    |
| DC Voltage applied to Outputs in High-Z State0.3V to V <sub>CC</sub> +0.3V |
| Static Discharge Voltage (Digital) <sup>[8]</sup> >2000V                   |
| Static Discharge Voltage (RF) <sup>[8]</sup> 500V                          |
| Latch-up Current                                                           |
|                                                                            |

### **Operating Conditions** 10.0

| V <sub>CC</sub> (Supply Voltage)                | 2.7V to 3.6V                 |
|-------------------------------------------------|------------------------------|
| T <sub>A</sub> (Ambient Temperature Under Bias) | 40°C to +85°C <sup>[9]</sup> |
| T <sub>A</sub> (Ambient Temperature Under Bias) | 0°C to +70°C <sup>[10]</sup> |
| Ground Voltage                                  | 0V                           |
| FOSC (Oscillator or Crystal Frequency)          | 13 MHz                       |

### 11.0 DC Characteristics (over the operating range)

| Parameter                       | Description                                                     | Conditions                     | Min.                 | <b>Typ.</b> <sup>[12]</sup> | Max.                            | Unit |
|---------------------------------|-----------------------------------------------------------------|--------------------------------|----------------------|-----------------------------|---------------------------------|------|
| V <sub>CC</sub>                 | Supply Voltage                                                  |                                | 2.7                  | 3.0                         | 3.6                             | V    |
| V <sub>OH1</sub>                | Output High Voltage condition 1                                 | At I <sub>OH</sub> = -100.0 μA | V <sub>CC</sub> -0.1 | V <sub>CC</sub>             |                                 | V    |
| V <sub>OH2</sub>                | Output High Voltage condition 2                                 | At $I_{OH} = -2.0 \text{ mA}$  | 2.4                  | 3.0                         |                                 | V    |
| V <sub>OL</sub>                 | Output Low Voltage                                              | At I <sub>OL</sub> = 2.0 mA    |                      | 0.0                         | 0.4                             | V    |
| V <sub>IH</sub>                 | Input High Voltage                                              |                                | 2.0                  |                             | V <sub>CC</sub> <sup>[11]</sup> | V    |
| V <sub>IL</sub>                 | Input Low Voltage                                               |                                | -0.3                 |                             | 0.8                             | V    |
| IIL                             | Input Leakage Current                                           | $0 < V_{IN} < V_{CC}$          | -1                   | 0.26                        | +1                              | μA   |
| C <sub>IN</sub>                 | Pin Input Capacitance (except X13, X13IN, RFIN)                 |                                |                      | 3.5                         | 10                              | pF   |
| I <sub>Sleep</sub>              | Current consumption during power-down mode                      | PD = LOW                       |                      | 0.24                        | 15                              | μA   |
| IDLE I <sub>CC</sub>            | Current consumption without synthesizer                         | PD = HIGH                      |                      | 3                           |                                 | mA   |
| STARTUP I <sub>CC</sub>         | ICC from $\overline{PD}$ high to oscillator stable.             |                                |                      | 1.8                         |                                 | mA   |
| TX AVG I <sub>CC</sub>          | Average transmitter current consumption <sup>[13]</sup>         |                                |                      | 1.4                         |                                 | μΑ   |
| RX I <sub>CC (PEAK)</sub>       | Current consumption during receive                              |                                |                      | 57.7                        |                                 | mA   |
| TX I <sub>CC (PEAK)</sub>       | Current consumption during transmit                             |                                |                      | 69.1                        |                                 | mA   |
| SYNTH SETTLE<br>I <sub>CC</sub> | Current consumption with Synthesizer on, No Transmit or Receive |                                |                      | 28.7                        |                                 | mA   |

Notes:

Notes:
7. It is permissible to connect voltages above Vcc to inputs through a series resistor limiting input current to 1 mA. This can't be done during power down mode. AC timing not guaranteed.
8. Human Body Model (HBM).
9. Industrial temperature operating range.
10. Commercial temperature operating range.
11. It is permissible to connect voltages above Vcc to inputs through a series resistor limiting input current to 1 mA.
12. Typ. values measured with Vcc = 3.0V @ 25°C
13. Average Icc when transmitting a 10-byte packet every 15 minutes using the WirelessUSB N:1 protocol.



### 12.0 AC Characteristics [14]

# Table 12-1. SPI Interface<sup>[16]</sup>

| Parameter                                        | Description                                                                    | Min.               | Тур. | Max.                | Unit |
|--------------------------------------------------|--------------------------------------------------------------------------------|--------------------|------|---------------------|------|
| t <sub>SCK_CYC</sub>                             | SPI Clock Period                                                               | 476                |      |                     | ns   |
| t <sub>SCK_HI</sub> (BURST READ) <sup>[15]</sup> | SPI Clock High Time                                                            | 238                |      |                     | ns   |
| t <sub>SCK_HI</sub>                              | SPI Clock High Time                                                            | 158                |      |                     | ns   |
| t <sub>SCK_LO</sub>                              | SPI Clock Low Time                                                             | 158                |      |                     | ns   |
| t <sub>DAT_SU</sub>                              | SPI Input Data Set-up Time                                                     | 10                 |      |                     | ns   |
| t <sub>DAT_HLD</sub>                             | SPI Input Data Hold Time                                                       | 97 <sup>[16]</sup> |      |                     | ns   |
| t <sub>DAT_VAL</sub>                             | SPI Output Data Valid Time                                                     | 77 <sup>[16]</sup> |      | 174 <sup>[16]</sup> | ns   |
| t <sub>SS_SU</sub>                               | SPI Slave Select Set-up Time before first positive edge of SCK <sup>[17]</sup> | 250                |      |                     | ns   |
| t <sub>SS_HLD</sub>                              | SPI Slave Select Hold Time after last negative edge of SCK                     | 80                 |      |                     | ns   |



Figure 12-1. SPI Timing Diagram



# Figure 12-2. SPI Burst Read Every 9th SCK HI Stretch Timing Diagram

# Notes:

- AC values are not guaranteed if voltages on any pin exceed Vcc.
   This stretch only applies to every 9th SCK HI pulse for SPI Burst Reads only.
   For F<sub>OSC</sub> = 13 MHz, 3.3v @ 25°C.
   SCK must start low, otherwise the success of SPI transactions are not guaranteed.



# Table 12-2. DIO Interface

| Parameter                  | Description                              | Min.  | Тур. | Max. | Unit |
|----------------------------|------------------------------------------|-------|------|------|------|
| Transmit                   |                                          |       |      |      |      |
| t <sub>TX_DIOVAL_SU</sub>  | DIOVAL Set-up Time                       | 2.1   |      |      | μs   |
| t <sub>TX_DIO_SU</sub>     | DIO Set-up Time                          | 2.1   |      |      | μs   |
| t <sub>TX_DIOVAL_HLD</sub> | DIOVAL Hold Time                         | 0     |      |      | μs   |
| t <sub>TX_DIO_HLD</sub>    | DIO Hold Time                            | 0     |      |      | μs   |
| t <sub>TX_IRQ_HI</sub>     | Minimum IRQ High Time – 32 chips/bit DDR |       | 8    |      | μs   |
|                            | Minimum IRQ High Time – 32 chips/bit     |       | 16   |      | μs   |
|                            | Minimum IRQ High Time – 64 chips/bit     |       | 32   |      | μs   |
| t <sub>TX_IRQ_LO</sub>     | Minimum IRQ Low Time – 32 chips/bit DDR  |       | 8    |      | μs   |
|                            | Minimum IRQ Low Time – 32 chips/bit      |       | 16   |      | μs   |
|                            | Minimum IRQ Low Time – 64 chips/bit      |       | 32   |      | μs   |
| Receive                    |                                          |       |      |      |      |
| t <sub>RX_DIOVAL_VLD</sub> | DIOVAL Valid Time – 32 chips/bit DDR     | -0.01 |      | 6.1  | μs   |
|                            | DIOVAL Valid Time – 32 chips/bit         | -0.01 |      | 8.2  | μs   |
|                            | DIOVAL Valid Time – 64 chips/bit         | -0.01 |      | 16.1 | μs   |
| t <sub>RX_DIO_VLD</sub>    | DIO Valid Time – 32 chips/bit DDR        | -0.01 |      | 6.1  | μs   |
|                            | DIO Valid Time – 32 chips/bit            | -0.01 |      | 8.2  | μs   |
|                            | DIO Valid Time – 64 chips/bit            | -0.01 |      | 16.1 | μs   |
| t <sub>RX_IRQ_HI</sub>     | Minimum IRQ High Time – 32 chips/bit DDR |       | 1    |      | μs   |
|                            | Minimum IRQ High Time – 32 chips/bit     |       | 1    |      | μs   |
|                            | Minimum IRQ High Time – 64 chips/bit     |       | 1    |      | μs   |
| t <sub>RX_IRQ_LO</sub>     | Minimum IRQ Low Time – 32 chips/bit DDR  |       | 8    |      | μs   |
|                            | Minimum IRQ Low Time – 32 chips/bit      |       | 16   |      | μs   |
|                            | Minimum IRQ Low Time – 64 chips/bit      |       | 32   |      | μs   |



# Figure 12-3. DIO Receive Timing Diagram



Figure 12-4. DIO Transmit Timing Diagram



### 12.1 **Radio Parameters**

# Table 12-3. Radio Parameters

| Parameter Description                                                                           | Conditions                                    | Min.       | Тур.       | Max.               | Unit                             |
|-------------------------------------------------------------------------------------------------|-----------------------------------------------|------------|------------|--------------------|----------------------------------|
| RF Frequency Range                                                                              | [19]                                          | 2.400      |            | 2.483              | GHz                              |
| Radio Receiver (T = $25^{\circ}$ C, V <sub>CC</sub> = $3.3$ V, fosc = $13.000$ MHz $\pm 2$ ppm, | X13OUT off, 64 chips/bit, Threshold Lo        | ow = 8, Th | reshold Hi | gh = 56, BE        | R <u>&lt;</u> 10 <sup>−3</sup> ) |
| Sensitivity                                                                                     |                                               | -86        | -95        |                    | dBm                              |
| Maximum Received Signal                                                                         |                                               | -20        | -7         |                    | dBm                              |
| RSSI value for PWR <sub>in</sub> > -40 dBm                                                      |                                               |            | 28 - 31    |                    |                                  |
| RSSI value for PWR <sub>in</sub> < -95 dBm                                                      |                                               |            | 0 -10      |                    |                                  |
| Interference Performance                                                                        |                                               |            | 1 1        |                    |                                  |
| Co-channel Interference rejection Carrier-to-Interference (C                                    | /I) C = -60 dBm                               |            | 6          |                    | dB                               |
| Adjacent (1 MHz) channel selectivity C/I 1 MHz                                                  | C = –60 dBm                                   |            | -5         |                    | dB                               |
| Adjacent (2 MHz) channel selectivity C/I 2 MHz                                                  | C = -60 dBm                                   |            | -33        |                    | dB                               |
| Adjacent ( $\geq$ 3 MHz) channel selectivity C/I $\geq$ 3 MHz                                   | C = -67 dBm                                   |            | -45        |                    | dB                               |
| Image <sup>[21]</sup> Frequency Interference, C/I Image                                         | C = –67 dBm                                   |            | -35        |                    | dB                               |
| Adjacent (1 MHz) interference to in-band image frequency, C image ±1 MHz                        | C/I C = -67  dBm                              |            | -41        |                    | dB                               |
| Out-of-Band Blocking Interference Signal Frequency                                              |                                               |            |            |                    |                                  |
| 30 MHz – 2399 MHz except (FO/N & FO/N±1 MHz) <sup>[18]</sup>                                    | C = –67 dBm                                   |            | -22        |                    | dBm                              |
| 2498 MHz – 12.75 GHz, except (FO*N & FO*N±1 MHz) [18]                                           | C = -67 dBm                                   |            | -21        |                    | dBm                              |
| Intermodulation                                                                                 | C = -64  dBm<br>$\Delta f = 5,10 \text{ MHz}$ |            | -32        |                    | dBm                              |
| Spurious Emission                                                                               |                                               |            |            |                    |                                  |
| 30 MHz – 1 GHz                                                                                  |                                               |            |            | -57                | dBm                              |
| 1 GHz – 12.75 GHz except (4.8GHz - 5.0GHz)                                                      |                                               |            |            | -54                | dBm                              |
| 4.8 GHz – 5.0 GHz                                                                               |                                               |            |            | -40 <sup>20]</sup> | dBm                              |
| Radio Transmitter (T = $25^{\circ}$ C, V <sub>CC</sub> = 3.3V, fosc = 13.000 MHz ± 2 pp         | om)                                           |            | 1 1        |                    |                                  |
| Maximum RF Transmit Power                                                                       | PA = 7                                        | -5         | -0.4       |                    | dBm                              |
| RF Power Control Range                                                                          |                                               |            | 28.6       |                    | dB                               |
| RF Power Range Control Step Size                                                                | seven steps, monotonic                        |            | 4.1        |                    | dB                               |
| Frequency Deviation                                                                             | PN Code Pattern 10101010                      |            | 270        |                    | kHz                              |
| Frequency Deviation                                                                             | PN Code Pattern 11110000                      |            | 320        |                    | kHz                              |
| Zero Crossing Error                                                                             |                                               |            | ±75        |                    | ns                               |
| Occupied Bandwidth                                                                              | 100-kHz resolution<br>bandwidth, -6 dBc       | 500        | 860        |                    | kHz                              |
| Initial Frequency Offset                                                                        |                                               |            | ±50        |                    | kHz                              |
| In-band Spurious                                                                                |                                               |            |            |                    |                                  |
| Second Channel Power (±2 MHz)                                                                   |                                               |            | -45        | -30                | dBm                              |
| <u>&gt;</u> Third Channel Power ( <u>&gt;</u> 3 MHz)                                            |                                               |            | -52        | -40                | dBm                              |
| Non-Harmonically Related Spurs                                                                  |                                               |            |            |                    |                                  |
| 30 MHz – 12.75 GHz                                                                              |                                               |            |            | -54                | dBm                              |
| Harmonic Spurs                                                                                  |                                               |            |            |                    |                                  |
| Second Harmonic                                                                                 |                                               |            |            | -28                | dBm                              |
| Third Harmonic                                                                                  |                                               |            |            | -25                | dBm                              |
| Fourth and Greater Harmonics                                                                    |                                               |            | + +        | -42                | dBm                              |

# Notes:

FO = Tuned Frequency, N = Integer.
 Subject to regulation.
 Antenna matching network and antenna will attenuate the output signal at these frequencies to meet regulatory requirements.
 Image frequency is +4 MHz from desired channel (2 MHz low IF, high side injection).



### 12.2 **Power Management Timing**

| Table 12-4. Power Management Timin | ] (The values below are dependent upon oscillator network component selection) <sup>[26]</sup> |
|------------------------------------|------------------------------------------------------------------------------------------------|
|                                    |                                                                                                |

| Parameter             | Description                                                                | Conditions             | Min. | Тур  | Max. | Unit |
|-----------------------|----------------------------------------------------------------------------|------------------------|------|------|------|------|
| t <sub>PDN_X13</sub>  | Time from PD deassert to X13OUT                                            |                        |      | 2000 |      | μs   |
| t <sub>SPI_RDY</sub>  | Time from oscillator stable to start of SPI transactions                   |                        | 1    |      |      | μs   |
| t <sub>PWR_RST</sub>  | Power On to RESET deasserted                                               | V <sub>cc</sub> @ 2.7V | 1300 |      |      | μs   |
| t <sub>RST</sub>      | Minimum RESET asserted pulse width                                         |                        | 1    |      |      | μs   |
| t <sub>PWR_PD</sub>   | Power On to PD deasserted <sup>[22]</sup>                                  |                        | 1300 |      |      | μs   |
| t <sub>WAKE</sub>     | PD deassert to clocks running <sup>[23]</sup>                              |                        |      | 2000 |      | μs   |
| t <sub>PD</sub>       | Minimum PD asserted pulse width                                            |                        | 10   |      |      | μs   |
| t <sub>SLEEP</sub>    | PD assert to low power mode                                                |                        |      | 50   |      | ns   |
| t <sub>WAKE_INT</sub> | PD deassert to IRQ <sup>[24]</sup> assert (wake interrupt) <sup>[25]</sup> |                        |      | 2000 |      | μs   |
| t <sub>STABLE</sub>   | PD deassert to clock stable                                                | to within ±10 ppm      |      | 2100 |      | μs   |
| t <sub>STABLE2</sub>  | IRQ assert (wake interrupt) to clock stable                                | to within ±10 ppm      |      | 2100 |      | us   |



Figure 12-5. Power On Reset/Reset Timing



Figure 12-6. Sleep / Wake Timing

### Notes:

- 22. 23.
- The PD pin must be asserted at power up to ensure proper crystal startup. When X13OUT is enabled. Both the polarity and the drive method of the IRQ pin are programmable. See page 10 for more details. *Figure 12-6* illustrates default values for the Configuration 24.
- register (Reg 0x05, bits 1:0). A wakeup event is triggered when the PD pin is deasserted. *Figure 12-6* illustrates a wakeup event configured to trigger an IRQ pin event via the Wake Enable register (Reg 0x1C, bit 0=1). Measured with CTS ATXN6077A crystal. 25.
- 26.



# 12.3 AC Test Loads and Waveforms for Digital Pins



# Figure 12-7. AC Test Loads and Waveforms for Digital Pins

# 13.0 Ordering Information

| Part Number       | Radio       | Package Name | Package Type                            | Operating Range |  |  |
|-------------------|-------------|--------------|-----------------------------------------|-----------------|--|--|
| CYWUSB6935-48LFXI | Transceiver | 48 QFN       | 48 Quad Flat Package No Leads Lead-Free | Industrial      |  |  |
| CYWUSB6935-48LFXC | Transceiver | 48 QFN       | 48 Quad Flat Package No Leads Lead-Free | Commercial      |  |  |



# 14.0 Package Description



Figure 14-1. 48-pin Lead-Free QFN 7 × 7 mm LY48

The recommended dimension of the PCB pad size for the E-PAD underneath the QFN is 209 mils  $\times$  209 mils (width x length).

This document is subject to change, and may be found to contain errors of omission or changes in parameters. For feedback or technical support regarding Cypress WirelessUSB products please contact Cypress at www.cypress.com. WirelessUSB, PSoC, and enCoRe are trademarks of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2004. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its



# Document History Page

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|---------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 207428  | See ECN    | TGE                | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *A   | 275349  | See ECN    | ΖТК                | Updated REG_DATA_RATE (0x04), 111 - Not Valid<br>Changed AVCC annotation to VCC<br>Removed SOIC package option<br>Corrected Figures 3-1, 6-1, and 6-2<br>Updated ordering information section<br>Added Table 4-1 Internal PA Output Power Step Table<br>Corrected Figure 14-1 caption<br>Updated Radio Parameters<br>Added commercial temperature operating range in section 10<br>Updated average transmitter current consumption number |
| *B   | 291015  | See ECN    | ZTK                | Added t <sub>STABLE2</sub> Parameter to <i>Table 12-4</i> and <i>Figure 12-6</i><br>Removed Addr 0x01 and 0x02 - unused                                                                                                                                                                                                                                                                                                                   |