

# Intel<sup>®</sup> Celeron<sup>®</sup> D Processor 300<sup>△</sup> Sequence

#### **Datasheet**

- On 65 nm Process in the 775-Land Package

March 2007

Document Number: 311826-005



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. INTEL PRODUCTS ARE NOT INTENDED FOR USE IN MEDICAL, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel® Celeron® D processor 300 sequence on 65 nm process may contain design defects or errors known as errata which may cause the product to deviate from published specifications.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

AIntel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. Over time processor numbers will increment based on changes in clock speed, cache, FSB, or other features, and increments are not intended to represent proportional or quantitative increases in any particular feature. Current roadmap processor number progression is not necessarily representative of future roadmaps. See http://www.intel.com/products/processor\_number for details.

Intel® 64 requires a computer system with a processor, chipset, BIOS, operating system, device drivers, and applications enabled for Intel 64. Processor will not operate (including 32-bit operation) without an Intel 64-enabled BIOS. Performance will vary depending on your hardware and software configurations. See http://www.intel.com/technology/intel64/index.htm for more information including details on which processors support Intel 64, or consult with your system vendor for more information.

Enabling Execute Disable Bit functionality requires a PC with a processor with Execute Disable Bit capability and a supporting operating system. Check with your PC manufacturer on whether your system delivers Execute Disable Bit functionality.

Intel, Pentium, Celeron, and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2006–2007 Intel Corporation.



## Contents

| 1 | Intro      | ductionduction                                                | 9   |
|---|------------|---------------------------------------------------------------|-----|
|   | 1.1        | Terminology                                                   | 9   |
|   |            | 1.1.1 Processor Packaging Terminology                         | 10  |
|   | 1.2        | References                                                    | 11  |
| 2 | Electr     | rical Specifications                                          | 13  |
|   | 2.1        | Power and Ground Lands                                        |     |
|   | 2.2        | Decoupling Guidelines                                         |     |
|   |            | 2.2.1 VCC Decoupling                                          |     |
|   |            | 2.2.2 VTT Decoupling                                          |     |
|   |            | 2.2.3 FSB Decoupling                                          |     |
|   | 2.3        | Voltage Identification                                        |     |
|   | 2.4        | Reserved, Unused, and TESTHI Signals                          | 16  |
|   | 2.5        | Voltage and Current Specification                             | 17  |
|   |            | 2.5.1 Absolute Maximum and Minimum Ratings                    |     |
|   |            | 2.5.2 DC Voltage and Current Specification                    |     |
|   |            | 2.5.3 VCC Overshoot                                           |     |
|   |            | 2.5.4 Die Voltage Validation                                  |     |
|   | 2.6        | Signaling Specifications                                      |     |
|   |            | 2.6.1 FSB Signal Groups                                       |     |
|   |            | 2.6.2 GTL+ Asynchronous Signals                               |     |
|   |            | 2.6.3 Processor DC Specifications                             |     |
|   | 2.7        | 2.6.3.1 GTL+ Front Side Bus Specifications                    |     |
|   | 2.7        | Clock Specifications                                          |     |
|   |            | 2.7.1 Front Side Bus Clock (BCER[1.0]) and Processor Clocking |     |
|   |            | 2.7.3 Phase Lock Loop (PLL) and Filter                        |     |
|   |            | 2.7.4 BCLK[1:0] Specifications                                |     |
| • | Б          |                                                               |     |
| 3 |            | age Mechanical Specifications                                 |     |
|   | 3.1        | Package Mechanical Drawing                                    |     |
|   | 3.2        | Processor Component Keep-Out Zones                            |     |
|   | 3.3        | Package Loading Specifications                                |     |
|   | 3.4<br>3.5 | Package Handling Guidelines                                   |     |
|   | 3.6        | Processor Mass Specification                                  |     |
|   | 3.7        | Processor Materials                                           |     |
|   | 3.8        | Processor Markings                                            |     |
|   | 3.9        | Processor Land Coordinates                                    |     |
| 4 | اممما      | Listing and Signal Descriptions                               |     |
| 4 |            |                                                               |     |
|   | 4.1        | Processor Land Assignments                                    |     |
|   | 4.2        | Alphabetical Signals Reference                                |     |
| 5 | Thern      | mal Specifications and Design Considerations                  |     |
|   | 5.1        | Processor Thermal Specifications                              |     |
|   |            | 5.1.1 Thermal Specifications                                  |     |
|   | _          | 5.1.2 Thermal Metrology                                       |     |
|   | 5.2        | Processor Thermal Features                                    |     |
|   |            | 5.2.1 Thermal Monitor                                         |     |
|   |            | 5.2.2 On-Demand Mode                                          |     |
|   |            | 5.2.3 PROCHOT# Signal                                         |     |
|   |            | 5.2.4 THERMTRIP# Signal                                       | O I |



|   |                                          | 5.2.5    | T <sub>CONTROL</sub> and Fan Speed Reduction     | 81 |
|---|------------------------------------------|----------|--------------------------------------------------|----|
|   |                                          | 5.2.6    | Thermal Diode                                    | 81 |
| 6 | Featu                                    | ures     |                                                  | 85 |
|   | 6.1                                      | Power-   | -On Configuration Options                        | 85 |
|   | 6.2                                      | Clock (  | Control and Low Power States                     | 85 |
|   |                                          | 6.2.1    | Normal State                                     | 86 |
|   |                                          | 6.2.2    | HALT and Enhanced HALT Powerdown States          | 86 |
|   |                                          |          | 6.2.2.1 HALT Powerdown State                     | 87 |
|   |                                          |          | 6.2.2.2 Enhanced HALT Powerdown State            |    |
|   | 6.1<br>6.2<br>Boxed<br>7.1<br>7.2<br>7.3 | 6.2.3    | Stop Grant State                                 | 87 |
|   |                                          | 6.2.4    | Enhanced HALT Snoop or HALT Snoop State,         |    |
|   |                                          |          | Stop Grant Snoop State                           |    |
|   |                                          |          | 6.2.4.1 HALT Snoop State, Stop Grant Snoop State |    |
|   |                                          |          | 6.2.4.2 Enhanced HALT Snoop State                | 88 |
| 7 | Boxe                                     | d Proces | ssor Specifications                              | 89 |
|   | 7.1                                      | Mecha    | nical Specifications                             | 89 |
|   |                                          | 7.1.1    | Boxed Processor Cooling Solution Dimensions      | 89 |
|   |                                          | 7.1.2    | Boxed Processor Fan Heatsink Weight              | 91 |
|   |                                          | 7.1.3    | Boxed Processor Retention Mechanism and Heatsink |    |
|   |                                          |          | Attach Clip Assembly                             |    |
|   | 7.2                                      |          | cal Requirements                                 |    |
|   |                                          | 7.2.1    | Fan Heatsink Power Supply                        |    |
|   | 7.3                                      |          | al Specifications                                |    |
|   |                                          | 7.3.1    | Boxed Processor Cooling Requirements             | 93 |
| 8 | Debu                                     | ıg Tools | Specifications                                   | 95 |
|   |                                          |          | Analyzer Interface (LAI)                         |    |
|   |                                          | 8.1.1    | Mechanical Considerations                        |    |
|   |                                          | 8.1.2    | Electrical Considerations                        | 95 |



## **Figures**

| 1  | V <sub>CC</sub> Static and Transient Tolerance for 775_VR_CONFIG_05A and 775_VR_CONFIG_06 Processors | 21   |
|----|------------------------------------------------------------------------------------------------------|------|
| 2  | V <sub>CC</sub> Overshoot Example Waveform                                                           |      |
| 3  | Phase Lock Loop (PLL) Filter Requirements                                                            |      |
| 4  | Processor Package Assembly Sketch                                                                    |      |
| 5  | Processor Package Drawing (Sheet 1 of 3)                                                             |      |
| 6  | Processor Package Drawing (Sheet 2 of 3)                                                             |      |
| 7  | Processor Package Drawing (Sheet 2 of 3)                                                             |      |
| 8  | Processor Top-Side Marking Example                                                                   |      |
| 9  | Processor Land Coordinates and Quadrants (Top View)                                                  |      |
| 10 | land-out Diagram (Top View – Left Side)                                                              |      |
| 11 | land-out Diagram (Top View – Right Side)                                                             |      |
| 12 | Thermal Profile for 775_VR_CONFIG_05A Processors                                                     |      |
| 13 | Thermal Profile for 775_VR_CONFIG_06 Processors                                                      |      |
| 14 | Case Temperature (TC) Measurement Location                                                           |      |
| 15 | Processor Low Power State Machine                                                                    |      |
| 16 | Mechanical Representation of the Boxed Processor                                                     | 89   |
| 17 | Space Requirements for the Boxed Processor (Side View: applies to all four side views)               | . 90 |
| 18 | Space Requirements for the Boxed Processor (Top View)                                                | 90   |
| 19 | Space Requirements for the Boxed Processor (Overall View)                                            | 91   |
| 20 | Boxed Processor Fan Heatsink Power Cable Connector Description                                       | . 92 |
| 21 | Baseboard Power Header Placement Relative to Processor Socket                                        | 93   |
| 22 | Boxed Processor Fan Heatsink Airspace Keep-out Requirements                                          |      |
|    | (Side 1 View)                                                                                        | 94   |
| 23 | Boxed Processor Fan Heatsink Airspace Keep-out Requirements                                          |      |
|    | (Side 2 View)                                                                                        | 94   |



## **Tables**

| 1  | References                                                                    |    |
|----|-------------------------------------------------------------------------------|----|
| 2  | Voltage Identification Definition                                             | 15 |
| 3  | Absolute Maximum and Minimum Ratings                                          | 17 |
| 4  | Voltage and Current Specifications                                            | 18 |
| 5  | VCC Static and Transient Tolerance for 775_VR_CONFIG_05A and 775_VR_CONFIG_06 |    |
|    | Processors20                                                                  |    |
| 6  | Vcc Overshoot Specifications                                                  |    |
| 7  | FSB Signal Groups                                                             | 23 |
| 8  | Signal Characteristics                                                        | 24 |
| 9  | Signal Reference Voltages                                                     |    |
| 10 | GTL+ Signal Group DC Specifications                                           |    |
| 11 | GTL+ Asynchronous Signal Group DC Specifications                              |    |
| 12 | PWRGOOD and TAP Signal Group DC Specifications                                |    |
| 13 | VTTPWRGD DC Specifications                                                    |    |
| 14 | BSEL[2:0] and VID[5:0] DC Specifications                                      |    |
| 15 | BOOTSELECT DC Specifications                                                  |    |
| 16 | GTL+ Bus Voltage Definitions                                                  |    |
| 17 | Core Frequency to FSB Multiplier Configuration                                |    |
| 18 | BSEL[2:0] Frequency Table for BCLK[1:0]                                       |    |
| 19 | Front Side Bus Differential BCLK Specifications                               |    |
| 20 | Processor Loading Specifications                                              |    |
| 21 | Package Handling Guidelines                                                   | 37 |
| 22 | Processor Materials                                                           |    |
| 23 | Alphabetical Land Assignments                                                 |    |
| 24 | Numerical Land Assignment                                                     |    |
| 25 | Signal Description (Sheet 1 of 9)                                             |    |
| 26 | Processor Thermal Specifications for 775_VR_CONFIG_05A Processors             |    |
| 27 | Processor Thermal Specifications for 775_VR_CONFIG_06 Processors              |    |
| 28 | Thermal Profile for 775_VR_CONFIG_05A Processors                              |    |
| 29 | Thermal Profile for 775_VR_CONFIG_06 Processors                               |    |
| 30 | Thermal "Diode" Parameters using Diode Model                                  |    |
| 31 | Thermal "Diode" Parameters using Transistor Model                             |    |
| 32 | Thermal "Diode" n <sub>trim</sub> and Diode_Correction_Offset                 |    |
| 33 | Thermal Diode Interface                                                       |    |
| 34 | Power-On Configuration Option Signals                                         |    |
| 35 | Fan Heatsink Power and Signal Specifications                                  | 92 |



## **Revision History**

| Rev No. | Description                                                                                                                                                                         | Date           |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| -001    | Initial release                                                                                                                                                                     | May 2006       |
| -002    | <ul><li>Added 775_VR_CONFIG_06 Specifications</li><li>Added Celeron D processor 360 specifications</li></ul>                                                                        | September 2006 |
| -003    | <ul> <li>Added Celeron D processor 347 specifications</li> <li>Updated Table 16, "GLT+ Bus Voltage Definitions".</li> <li>Updated VTT_SEL signal descrition in Table 25.</li> </ul> | October 2006   |
| -004    | Added Celeron D processor 365 specifications                                                                                                                                        | January 2007   |
| -005    | <ul> <li>Added 775_VR_CONFIG_06 Specifications for Celeron D processor<br/>347, 352, 356.</li> </ul>                                                                                | March 2007     |



# Intel<sup>®</sup> Celeron<sup>®</sup> D Processor 300 Sequence Features

- Available at 3.66 GHz, 3.46 GHz, 3.33 GHz, 3.2 GHz, and 3.06 GHz
- Supports Intel<sup>®</sup> 64 architecture
- Supports Execute Disable Bit capability
- Binary compatible with applications running on previous members of the Intel microprocessor line
- Intel NetBurst® microarchitecture
- · FSB frequency at 533 MHz
- · Hyper-Pipelined Technology
- · Advance Dynamic Execution
- · Very deep out-of-order execution
- · Enhanced branch prediction
- Optimized for 32-bit applications running on advanced 32-bit operating systems
- 144 Streaming SIMD Extensions 2 (SSE2) instructions

- 13 Streaming SIMD Extensions 3 (SSE3) instructions
- Two 16-KB Level 1 data caches
- 256-KB Advanced Transfer Cache (on-die, full-speed Level 2 (L2) cache) with 8-way associativity and Error Correcting Code (ECC)
- 8-way cache associativity provides improved cache hit rate on load/store operations
- Enhanced floating point and multimedia unit for enhanced video, audio, encryption, and 3D performance
- · Power Management capabilities
- · System Management mode
- Multiple low-power states
- · 775-land Package

The Intel<sup>®</sup> Celeron<sup>®</sup> D processor family expands Intel's processor family into the value-priced PC market segment. Celeron D processors provide the value that offers the customer the capability to affordably get onto the Internet, and use educational programs, home-office software, and productivity applications. All of the Celeron D processors include an integrated L2 cache, and are built on Intel's advanced CMOS process technology. The Celeron D processor is backed by over 30 years of Intel experience in manufacturing high-quality, reliable microprocessors.

Intel<sup>®</sup> 64 architecture enables Celeron D processors to execute operating systems and applications written to take advantage of the Intel 64 architecture.

The Celeron D processor also includes the Execute Disable Bit capability. This feature, combined with a supported operating system, allows memory to be marked as executable or non-executable.

88

Note:



## 1 Introduction

The Intel<sup>®</sup> Celeron<sup>®</sup> D processors 365, 360, 356, 352, and 347 are single-core desktop processors on the 65 nm process. The processor uses Flip-Chip Land Grid Array (FC-LGA6) package technology, and plugs into the LGA775 socket.

**Note:** In this document the Intel<sup>®</sup> Celeron<sup>®</sup> D processor 300 sequence on the 65 nm process is referred to as the "Celeron D processor" or simply "the processor."

transfer speed at 533 MB/s and Level 2 cache size of 512 KB.

sequence refers to Intel Celeron D processors 365, 360, 356, 352, and 347.

The Celeron D processor supports Intel<sup>®</sup> 64 architecture as an enhancement to Intel's IA-32 architecture. This enhancement enables the processor to execute operating systems and applications written to take advantage of Intel 64 architecture. Further

In this document, unless otherwise specified, the Intel<sup>®</sup> Celeron<sup>®</sup> D processor 300

details on the 64-bit extension architecture and programming model can be found in the *Intel*<sup>®</sup> *Extended Memory 64 Technology Software Developer Guide* at http://developer.intel.com/technology/64bitextensions/.

The Celeron D processor is based on the Intel 32-bit microarchitecture and maintains the tradition of compatibility with IA-32 software. It has the Front Side Bus (FSB) data

The Celeron D processor also includes the Execute Disable Bit capability. This feature, combined with a supported operating system, allows memory to be marked as executable or non-executable. If code attempts to run in non-executable memory, the processor raises an error to the operating system. This feature can prevent some classes of viruses or worms that exploit buffer over run vulnerabilities and can, thus, help improve the overall security of the system. See the *Intel® Architecture Software Developer's Manual* for more detailed information.

Intel will enable support components for the Celeron D processor including heatsink, heatsink retention mechanism, and socket. Manufacturability is a high priority; hence, mechanical assembly may be completed from the top of the baseboard and should not require any special tooling.

The processor includes an address bus power down capability that removes power from the address and data signals when the FSB is not in use. This feature is always enabled on the processor.

## 1.1 Terminology

A '#' symbol after a signal name refers to an active low signal, indicating a signal is in the active state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a nonmaskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as address or data), the '#' symbol implies that the signal is inverted. For example, D[3:0] = 'HLHL' refers to a hex 'A', and D[3:0]# = 'LHLH' also refers to a hex 'A' (H= High logic level, L= Low logic level).

"Front Side Bus" refers to the interface between the processor and system core logic (a.k.a. the chipset components). The FSB is a multiprocessing interface to processors, memory, and I/O.

Datasheet Section 2015



## 1.1.1 Processor Packaging Terminology

Commonly used terms are explained here for clarification:

- Intel<sup>®</sup> Celeron<sup>®</sup> D Processor 300 sequence on 65 nm process in the 775-land Package— Processor in the FC-LGA6 package with a 512 KB L2 cache.
- Processor For this document, the term processor is the generic form of the Celeron D processor.
- Keep-out zone The area on or near the processor that system design can not use.
- Intel<sup>®</sup> 945G/945GZ/945P/945PL Express chipset family Chipset that supports DDR and DDR2 memory technology for the Celeron D processor on 65 nm process.
- Processor core Processor core die with integrated L2 cache.
- LGA775 socket The Celeron D processor on 65 nm process mates with the system board through a surface mount, 775-land, LGA socket.
- Integrated heat spreader (IHS) —A component of the processor package used to enhance the thermal performance of the package. Component thermal solutions interface with the processor at the IHS surface.
- Retention mechanism (RM) Since the LGA775 socket does not include any
  mechanical features for heatsink attach, a retention mechanism is required.
  Component thermal solutions should attach to the processor via a retention
  mechanism that is independent of the socket.
- FSB (Front Side Bus) The electrical interface that connects the processor to the chipset; also referred to as the processor system bus or the system bus. All memory and I/O transactions as well as interrupt messages pass between the processor and chipset over the FSB.
- Storage conditions Refers to a non-operational state. The processor may be installed in a platform, in a tray, or loose. Processors may be sealed in packaging or exposed to free air. Under these conditions, processor lands should not be connected to any supply voltages, have any I/Os biased, or receive any clocks. Upon exposure to "free air" (i.e., unsealed packaging or a device removed from packaging material) the processor must be handled in accordance with moisture sensitivity labeling (MSL) as indicated on the packaging material.
- Functional operation Refers to normal operating conditions in which all processor specifications, including DC, AC, system bus, signal quality, mechanical and thermal are satisfied.



## 1.2 References

Material and concepts available in the following documents may be beneficial when reading this document.

#### Table 1. References

| Document                                                                                                                                                                                                                                                                                                                                 | Location                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Intel <sup>®</sup> Celeron <sup>®</sup> D Processor 300 Sequence Specification Update                                                                                                                                                                                                                                                    |                                                               |
| Intel <sup>®</sup> Pentium <sup>®</sup> D Processor, Intel <sup>®</sup> Pentium <sup>®</sup> Processor Extreme Edition, Intel <sup>®</sup> Pentium <sup>®</sup> 4 Processor and Intel <sup>®</sup> Core <sup>™</sup> 2 Duo Extreme Processor Thermal and Mechanical Design Guidelines  NOTE: Refer to this document for 86 W processors. | http://intel.com/design/<br>pentiumXE/designex/<br>306830.htm |
| Intel <sup>®</sup> Core <sup>™</sup> 2 Duo Desktop Processor E6000 Sequence and Intel <sup>®</sup> Pentium <sup>®</sup> 4 Processor 6x1 Sequence Thermal and Mechanical Design Guidelines                                                                                                                                                | www.intel.com/design/<br>processor/designex/<br>313685.htm    |
| <b>NOTE:</b> Refer To this document for 65 W processors.                                                                                                                                                                                                                                                                                 |                                                               |
| Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and<br>Transportable LGA775 Socket                                                                                                                                                                                                                                            | http://intel.com/design/<br>Pentium4/guides/<br>302356.htm    |
| LGA775 Socket Mechanical Design Guide                                                                                                                                                                                                                                                                                                    | http://intel.com/design/<br>Pentium4/guides/<br>302666.htm    |
| Inte <sup>®</sup> 64 and IA-32 Intel Architecture Software Developer's Manual                                                                                                                                                                                                                                                            |                                                               |
| Volume 1: Basic Architecture                                                                                                                                                                                                                                                                                                             |                                                               |
| Volume 2A: Instruction Set Reference, A-M                                                                                                                                                                                                                                                                                                | http://www.intel.com/                                         |
| Volume 2B: Instruction Set Reference, N-Z                                                                                                                                                                                                                                                                                                | products/processor/                                           |
| Volume 3A: System Programming Guide                                                                                                                                                                                                                                                                                                      | manuals/                                                      |
| Volume 3B: System Programming Guide                                                                                                                                                                                                                                                                                                      |                                                               |

§ §





## 2 Electrical Specifications

This chapter describes the electrical characteristics of the processor interfaces and signals. DC electrical characteristics are provided.

#### 2.1 Power and Ground Lands

The Celeron D processor has 226 VCC (power), 24 VTT and 273 VSS (ground) inputs for on-chip power distribution. All power lands must be connected to  $V_{\rm CC}$ , while all VSS lands must be connected to a system ground plane. The processor VCC lands must be supplied with the voltage determined by the **V**oltage **ID**entification (VID) lands.

Twenty-four (24) signals are denoted as  $V_{TT}$  that provide termination for the front side bus and power to the I/O buffers. A separate supply must be implemented for these lands that meets the  $V_{TT}$  specifications outlined in Table 4.

## 2.2 Decoupling Guidelines

Due to its large number of transistors and high internal clock speeds, the processor is capable of generating large current swings. This may cause voltages on power planes to sag below their minimum specified values if bulk decoupling is not adequate. Larger bulk storage ( $C_{BULK}$ ), such as electrolytic or aluminum-polymer capacitors, supply current during longer lasting changes in current demand by the component, such as coming out of an idle condition. Similarly, they act as a storage well for current when entering an idle condition from a running condition. The motherboard must be designed to ensure that the voltage provided to the processor remains within the specifications listed in Table 4. Failure to do so can result in timing violations or reduced lifetime of the component.

## 2.2.1 V<sub>CC</sub> Decoupling

V<sub>CC</sub> regulator solutions need to provide sufficient decoupling capacitance to satisfy the processor voltage specifications. This includes bulk capacitance with low effective series resistance (ESR) to keep the voltage rail within specifications during large swings in load current. In addition, ceramic decoupling capacitors are required to filter high frequency content generated by the front side bus and processor activity. Consult the *Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable LGA775 Socket* for further information.



## 2.2.2 V<sub>TT</sub> Decoupling

Decoupling must be provided on the motherboard. Decoupling solutions must be sized to meet the expected load. To insure compliance with the specifications, various factors associated with the power delivery solution must be considered including regulator type, power plane and trace sizing, and component placement. A conservative decoupling solution would consist of a combination of low ESR bulk capacitors and high frequency ceramic capacitors.

#### 2.2.3 FSB Decoupling

The processor integrates signal termination on the die. In addition, some of the high frequency capacitance required for the FSB is included on the processor package. However, additional high frequency capacitance must be added to the motherboard to properly decouple the return currents from the front side bus. Bulk decoupling must also be provided by the motherboard for proper [A]GTL+ bus operation.

## 2.3 Voltage Identification

The Voltage Identification (VID) specification for the processor is defined by the *Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable LGA775 Socket.* The voltage set by the VID signals is the reference VR output voltage to be delivered to the processor VCC lands (see Section 2.5.3 for  $V_{CC}$  overshoot specifications). Refer to Table 14 for the DC specifications for these signals. A minimum voltage for each processor frequency is provided in Table 4.

Individual processor VID values may be calibrated during manufacturing such that two devices at the same core speed may have different default VID settings. This is reflected by the VID Range values provided in Table 4. Refer to the *Intel® Celeron® D Processor 300 Sequence Specification Update* for further details on specific valid core frequency and VID values of the processor.

The processor uses 6 voltage identification signals, VID[5:0], to support automatic selection of power supply voltages. Table 2 specifies the voltage level corresponding to the state of VID[5:0]. A '1' in this table refers to a high voltage level and a '0' refers to a low voltage level. If the processor socket is empty (VID[5:0] = x11111), or the voltage regulation circuit cannot supply the voltage that is requested, it must disable itself. Refer to the *Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable LGA775 Socket* for further details.

The processor provides the ability to operate while transitioning to an adjacent VID and its associated processor core voltage ( $V_{CC}$ ). This will represent a DC shift in the load line. Note that a low-to-high or high-to-low voltage state change may result in as many VID transitions as necessary to reach the target core voltage. Transitions above the specified VID are not permitted. Table 4 includes VID step sizes and DC shift ranges. Minimum and maximum voltages must be maintained as shown in Table 5 and Figure 1 as measured across the VCC\_SENSE and VSS\_SENSE lands.

The VRM or VRD used must be capable of regulating its output to the value defined by the new VID. DC specifications for dynamic VID transitions are included in Table 4, and Table 5. Refer to the *Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable LGA775 Socket* for further details.



 Table 2.
 Voltage Identification Definition

| VID5 | VID4 | VID3 | VID2 | VID1 | VIDO | VID           |
|------|------|------|------|------|------|---------------|
| 0    | 0    | 1    | 0    | 1    | 0    | 0.8375        |
| 1    | 0    | 1    | 0    | 0    | 1    | 0.8500        |
| 0    | 0    | 1    | 0    | 0    | 1    | 0.8625        |
| 1    | 0    | 1    | 0    | 0    | 0    | 0.8750        |
| 0    | 0    | 1    | 0    | 0    | 0    | 0.8875        |
| 1    | 0    | 0    | 1    | 1    | 1    | 0.9000        |
| 0    | 0    | 0    | 1    | 1    | 1    | 0.9125        |
| 1    | 0    | 0    | 1    | 1    | 0    | 0.9250        |
| 0    | 0    | 0    | 1    | 1    | 0    | 0.9375        |
| 1    | 0    | 0    | 1    | 0    | 1    | 0.9500        |
| 0    | 0    | 0    | 1    | 0    | 1    | 0.9625        |
| 1    | 0    | 0    | 1    | 0    | 0    | 0.9750        |
| 0    | 0    | 0    | 1    | 0    | 0    | 0.9875        |
| 1    | 0    | 0    | 0    | 1    | 1    | 1.0000        |
| 0    | 0    | 0    | 0    | 1    | 1    | 1.0125        |
| 1    | 0    | 0    | 0    | 1    | 0    | 1.0250        |
| 0    | 0    | 0    | 0    | 1    | 0    | 1.0375        |
| 1    | 0    | 0    | 0    | 0    | 1    | 1.0500        |
| 0    | 0    | 0    | 0    | 0    | 1    | 1.0625        |
| 1    | 0    | 0    | 0    | 0    | 0    | 1.0750        |
| 0    | 0    | 0    | 0    | 0    | 0    | 1.0875        |
| 1    | 1    | 1    | 1    | 1    | 1    | VR output off |
| 0    | 1    | 1    | 1    | 1    | 1    | VR output off |
| 1    | 1    | 1    | 1    | 1    | 0    | 1.1000        |
| 0    | 1    | 1    | 1    | 1    | 0    | 1.1125        |
| 1    | 1    | 1    | 1    | 0    | 1    | 1.1250        |
| 0    | 1    | 1    | 1    | 0    | 1    | 1.1375        |
| 1    | 1    | 1    | 1    | 0    | 0    | 1.1500        |
| 0    | 1    | 1    | 1    | 0    | 0    | 1.1625        |
| 1    | 1    | 1    | 0    | 1    | 1    | 1.1750        |
| 0    | 1    | 1    | 0    | 1    | 1    | 1.1875        |
| 1    | 1    | 1    | 0    | 1    | 0    | 1.2000        |

| VID5 | VID4 | VID3 | VID2 | VID1 | VIDO | VID    |  |  |
|------|------|------|------|------|------|--------|--|--|
| 0    | 1    | 1    | 0    | 1    | 0    | 1.2125 |  |  |
| 1    | 1    | 1    | 0    | 0    | 1    | 1.2250 |  |  |
| 0    | 1    | 1    | 0    | 0    | 1    | 1.2375 |  |  |
| 1    | 1    | 1    | 0    | 0    | 0    | 1.2500 |  |  |
| 0    | 1    | 1    | 0    | 0    | 0    | 1.2625 |  |  |
| 1    | 1    | 0    | 1    | 1    | 1    | 1.2750 |  |  |
| 0    | 1    | 0    | 1    | 1    | 1    | 1.2875 |  |  |
| 1    | 1    | 0    | 1    | 1    | 0    | 1.3000 |  |  |
| 0    | 1    | 0    | 1    | 1    | 0    | 1.3125 |  |  |
| 1    | 1    | 0    | 1    | 0    | 1    | 1.3250 |  |  |
| 0    | 1    | 0    | 1    | 0    | 1    | 1.3375 |  |  |
| 1    | 1    | 0    | 1    | 0    | 0    | 1.3500 |  |  |
| 0    | 1    | 0    | 1    | 0    | 0    | 1.3625 |  |  |
| 1    | 1    | 0    | 0    | 1    | 1    | 1.3750 |  |  |
| 0    | 1    | 0    | 0    | 1    | 1    | 1.3875 |  |  |
| 1    | 1    | 0    | 0    | 1    | 0    | 1.4000 |  |  |
| 0    | 1    | 0    | 0    | 1    | 0    | 1.4125 |  |  |
| 1    | 1    | 0    | 0    | 0    | 1    | 1.4250 |  |  |
| 0    | 1    | 0    | 0    | 0    | 1    | 1.4375 |  |  |
| 1    | 1    | 0    | 0    | 0    | 0    | 1.4500 |  |  |
| 0    | 1    | 0    | 0    | 0    | 0    | 1.4625 |  |  |
| 1    | 0    | 1    | 1    | 1    | 1    | 1.4750 |  |  |
| 0    | 0    | 1    | 1    | 1    | 1    | 1.4875 |  |  |
| 1    | 0    | 1    | 1    | 1    | 0    | 1.5000 |  |  |
| 0    | 0    | 1    | 1    | 1    | 0    | 1.5125 |  |  |
| 1    | 0    | 1    | 1    | 0    | 1    | 1.5250 |  |  |
| 0    | 0    | 1    | 1    | 0    | 1    | 1.5375 |  |  |
| 1    | 0    | 1    | 1    | 0    | 0    | 1.5500 |  |  |
| 0    | 0    | 1    | 1    | 0    | 0    | 1.5625 |  |  |
| 1    | 0    | 1    | 0    | 1    | 1    | 1.5750 |  |  |
| 0    | 0    | 1    | 0    | 1    | 1    | 1.5875 |  |  |
| 1    | 0    | 1    | 0    | 1    | 0    | 1.6000 |  |  |
|      |      |      |      |      |      |        |  |  |



## 2.4 Reserved, Unused, and TESTHI Signals

All RESERVED lands must remain unconnected. Connection of these lands to  $V_{CC}$ ,  $V_{SS}$ ,  $V_{TT}$ , or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. See Chapter 4 for a land listing of the processor and the location of all RESERVED lands.

In a system level design, on-die termination has been included by the processor to allow signals to be terminated within the processor silicon. Most unused GTL+ inputs should be left as no connects as GTL+ termination is provided on the processor silicon. However, see Table 7 for details on GTL+ signals that do not include on-die termination.

Unused active high inputs, should be connected through a resistor to ground ( $V_{SS}$ ). Unused outputs can be left unconnected, however this may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. A resistor must be used when tying bidirectional signals to power or ground. When tying any signal to power or ground, a resistor will also allow for system testability. Resistor values should be within  $\pm$  20% of the impedance of the motherboard trace for front side bus signals. For unused GTL+ input or I/O signals, use pull-up resistors of the same value as the on-die termination resistors ( $R_{TT}$ ). For details see Table 16.

TAP, GTL+ Asynchronous inputs, and GTL+ Asynchronous outputs do not include on-die termination. Inputs and utilized outputs must be terminated on the motherboard. Unused outputs may be terminated on the motherboard or left unconnected. Note that leaving unused outputs unterminated may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing.

All TESTHI[13:0] lands should be individually connected to  $V_{TT}$  via a pull-up resistor that matches the nominal trace impedance.

The TESTHI signals may use individual pull-up resistors or be grouped together as detailed below. A matched resistor must be used for each group:

- TESTHI[1:0]
- TESTHI[7:2]
- TESTHI8 cannot be grouped with other TESTHI signals
- TESTH19 cannot be grouped with other TESTHI signals
- TESTHI10 cannot be grouped with other TESTHI signals
- TESTHI11 cannot be grouped with other TESTHI signals
- TESTHI12 cannot be grouped with other TESTHI signals
- TESTHI13 cannot be grouped with other TESTHI signals

However, use of boundary scan test will not be functional if these lands are connected together. For optimum noise margin, all pull-up resistor values used for TESTHI[13:0] lands should have a resistance value within  $\pm$  20% of the impedance of the board transmission line traces. For example, if the nominal trace impedance is 50  $\Omega$ , then a value between 40  $\Omega$  and 60  $\Omega$  should be used.



## 2.5 Voltage and Current Specification

#### 2.5.1 Absolute Maximum and Minimum Ratings

Table 3 specifies absolute maximum and minimum ratings. Within functional operation limits, functionality and long-term reliability can be expected.

At conditions outside functional operation condition limits, but within absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. If a device is returned to conditions within functional operation limits after having been subjected to conditions outside these limits, but within the absolute maximum and minimum ratings, the device may be functional, but with its lifetime degraded depending on exposure to conditions exceeding the functional operation condition limits.

At conditions exceeding absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. Moreover, if a device is subjected to these conditions for any length of time then, when returned to conditions within the functional operating condition limits, it will either not function, or its reliability will be severely degraded.

Although the processor contains protective circuitry to resist damage from static electric discharge, precautions should always be taken to avoid high static voltages or electric fields.

#### Table 3. Absolute Maximum and Minimum Ratings

| Symbol               | Parameter                                               | Min           | Max           | Unit | Notes <sup>1, 2</sup> |
|----------------------|---------------------------------------------------------|---------------|---------------|------|-----------------------|
| V <sub>CC</sub>      | Core voltage with respect to V <sub>SS</sub>            | -0.3          | 1.55          | V    | -                     |
| V <sub>TT</sub>      | FSB termination voltage with respect to V <sub>SS</sub> | -0.3          | 1.55          | V    | -                     |
| T <sub>C</sub>       | Processor case temperature                              | See Chapter 5 | See Chapter 5 | °C   | -                     |
| T <sub>STORAGE</sub> | Processor storage temperature                           | -40           | 85            | °C   | 3, 4, 5               |

#### NOTES:

- 1. For functional operation, all processor electrical, signal quality, mechanical and thermal specifications must be satisfied.
- 2. Excessive overshoot or undershoot on any signal will likely result in permanent damage to the processor.
- 3. Storage temperature is applicable to storage conditions only. In this scenario, the processor must not receive a clock, and no lands can be connected to a voltage bias. Storage within these limits will not affect the long-term reliability of the device. For functional operation, please refer to the processor case temperature specifications.
- 4. This rating applies to the processor and does not include any tray or packaging.
- 5. Failure to adhere to this specification can affect the long term reliability of the processor.



## 2.5.2 DC Voltage and Current Specification

 Table 4.
 Voltage and Current Specifications

| Symbol                                                  | Parameter                                              |                                                                                                               | Min  | Тур                    | Max                        | Unit | Notes <sup>1,2</sup> |
|---------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|------------------------|----------------------------|------|----------------------|
| VID Range                                               | VID                                                    |                                                                                                               | 1.25 | _                      | 1.325                      | V    | 3                    |
| V <sub>CC</sub>                                         | Processor<br>Number<br>356<br>352<br>347               | V <sub>CC</sub> for<br>775_VR_CONFIG_05A<br>3.33 GHz<br>3.2 GHz<br>3.06 GHz                                   | Refe | r to Table<br>Figure 1 |                            | V    | 4, 5, 6              |
|                                                         | Processor<br>Number<br>356<br>352<br>347               | I <sub>CC</sub> for 775_VR_CONFIG_05A  3.33 GHz  3.2 GHz  3.06_GHz                                            | _    | _                      | 100<br>100<br>100          |      |                      |
| I <sub>CC</sub>                                         | Processor<br>Number<br>365<br>360<br>356<br>352<br>347 | I <sub>CC</sub> for 775_VR_CONFIG_06  3.66 GHz 3.46 GHz 3.33 GHz 3.2 GHz 3.06_GHz                             | _    | _                      | 65<br>65<br>65<br>65       | A    | 7                    |
|                                                         | Processor<br>Number<br>356<br>352<br>347               | I <sub>CC</sub> Stop-Grant for<br>775_VR_CONFIG_05A<br>3.33 GHz<br>3.2 GHz<br>3.06_GHz                        | _    | _                      | 50<br>50<br>50             |      |                      |
| I <sub>SGNT</sub>                                       | Processor<br>Number<br>365<br>360<br>356<br>352<br>347 | I <sub>CC</sub> Stop-Grant for<br>775_VR_CONFIG_06<br>3.66 GHz<br>3.46 GHz<br>3.33 GHz<br>3.2 GHz<br>3.06_GHz | _    | _                      | 40<br>40<br>40<br>40<br>40 | A    | 8,9                  |
| I <sub>TCC</sub>                                        | I <sub>CC</sub> TCC active                             |                                                                                                               | _    | _                      | I <sub>CC</sub>            | Α    | 10                   |
| V <sub>TT</sub>                                         | FSB termination<br>(DC + AC specification)             | _                                                                                                             | 1.14 | 1.20                   | 1.26                       | V    | 11, 12               |
| VTT_OUT_LEFT<br>and<br>VTT_OUT_RIGHT<br>I <sub>CC</sub> |                                                        | may be drawn from<br>and VTT_OUT_RIGHT per land                                                               | _    | _                      | 580                        | mA   |                      |
| I <sub>TT</sub>                                         | Steady state FSB termination current                   |                                                                                                               | _    | _                      | 3.5                        | Α    | 13, 14               |
| I <sub>TT_Power-UP</sub>                                | Power-up FSB termination current                       |                                                                                                               |      |                        | 4.5                        | Α    | 13, 15               |
| I <sub>CC_VCCA</sub>                                    | I <sub>CC</sub> for PLL lands                          |                                                                                                               | _    | _                      | 35                         | mA   |                      |
| I <sub>CC_VCCIOPLL</sub>                                | I <sub>CC</sub> for I/O PLL lan                        | d                                                                                                             | _    | _                      | 26                         | mA   |                      |
| I <sub>CC_GTLREF</sub>                                  | I <sub>CC</sub> for GTLREF                             |                                                                                                               | _    | _                      | 200                        | μА   |                      |



- 1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date.
- 2. Adherence to the voltage specifications for the processor are required to ensure reliable processor operation.
- 3. Each processor is programmed with a maximum valid voltage identification value (VID) that is set at manufacturing and can not be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range.
- 4. These voltages are targets only. A variable voltage source should exist on systems in the event that a different voltage is required. See Section 2.3 and Table 2 for more information.
- 5. The voltage specification requirements are measured across VCC\_SENSE and VSS\_SENSE lands at the socket with a 100 MHz bandwidth oscilloscope, 1.5 pF maximum probe capacitance, and 1 MΩ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscilloscope probe.
- 6. Refer to Table 5 and Figure 1 for the minimum, typical, and maximum  $V_{CC}$  allowed for a given current. The processor should not be subjected to any  $V_{CC}$  and  $I_{CC}$  combination wherein  $V_{CC}$  exceeds  $V_{CC\_MAX}$  for a given current.
- 7.  $I_{CC\ MAX}$  is specified at  $V_{CC\_MAX}$
- 8. The current specified is also for AutoHALT State.
- 9. I<sub>CC</sub> Stop-Grant is specified at V<sub>CC MAX</sub>.
- 10. The maximum instantaneous current the processor will draw while the thermal control circuit is active (as indicated by the assertion of PROCHOT#) is the same as the maximum  $I_{CC}$  for the processor.
- 11. $V_{TT}$  must be provided via a separate voltage source and not be connected to  $V_{CC}$ . This specification is measured at the land.
- 12. Baseboard bandwidth is limited to 20 MHz.
- 13. This is maximum total current drawn from  $V_{TT}$  plane by only the processor. This specification does not include the current coming from  $R_{TT}$  (through the signal line). Refer to the *Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable LGA775 Socket* to determine the total  $I_{TT}$  drawn by the system.
- 14. This is a steady-state  $I_{TT}$  current specification that is applicable when both  $V_{TT}$  and  $V_{CC}$  are high.
- 15. This is a power-up peak current specification that is applicable when  $V_{TT}$  is high and  $V_{CC}$  is low.



 $V_{CC}$  Static and Transient Tolerance for 775\_VR\_CONFIG\_05A and 775\_VR\_CONFIG\_06 Processors Table 5.

|                     | Voltage Devi              | ation from VID Setting          | g (V) <sup>1, 2, 3, 4</sup> |
|---------------------|---------------------------|---------------------------------|-----------------------------|
| I <sub>CC</sub> (A) | Maximum Voltage<br>1.7 mΩ | Typical Voltage 1.75 m $\Omega$ | Minimum Voltage<br>1.8 mΩ   |
| 0                   | 0.000                     | -0.019                          | -0.038                      |
| 5                   | -0.008                    | -0.027                          | -0.046                      |
| 10                  | -0.016                    | -0.035                          | -0.055                      |
| 15                  | -0.023                    | -0.043                          | -0.063                      |
| 20                  | -0.031                    | -0.051                          | -0.071                      |
| 25                  | -0.039                    | -0.059                          | -0.079                      |
| 30                  | -0.047                    | -0.067                          | -0.088                      |
| 35                  | -0.054                    | -0.075                          | -0.096                      |
| 40                  | -0.062                    | -0.083                          | -0.104                      |
| 45                  | -0.070                    | -0.091                          | -0.112                      |
| 50                  | -0.078                    | -0.099                          | -0.121                      |
| 55                  | -0.085                    | -0.107                          | -0.129                      |
| 60                  | -0.093                    | -0.115                          | -0.137                      |
| 65                  | -0.101                    | -0.123                          | -0.145                      |
| 70                  | -0.109                    | -0.131                          | -0.154                      |
| 75                  | -0.116                    | -0.139                          | -0.162                      |
| 80                  | -0.121                    | -0.144                          | -0.167                      |
| 85                  | -0.132                    | -0.155                          | -0.178                      |
| 90                  | -0.140                    | -0.163                          | -0.187                      |
| 95                  | -0.147                    | -0.171                          | -0.195                      |
| 100                 | -0.155                    | -0.179                          | -0.203                      |

- 1. The loadline specification includes both static and transient limits except for overshoot allowed as shown in Section 2.5.3.

  This table is intended to aid in reading discrete points on Figure 1.

  The loadlines specify voltage limits at the die measured at the VCC\_SENSE and
- VSS\_SENSE lands. Voltage regulation feedback for voltage regulator circuits must be taken from processor VCC and VSS lands. Refer to the Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable LGA775 Socket for socket loadline guidelines and VR implementation details.
- 4. Adherence to this loadline specification for the Celeron D processor is required to ensure reliable processor operation.



Figure 1. V<sub>CC</sub> Static and Transient Tolerance for 775\_VR\_CONFIG\_05A and 775\_VR\_CONFIG\_06 Processors



- The loadline specification includes both static and transient limits except for overshoot allowed as shown in Section 2.5.3.
- 2. This loadline specification shows the deviation from the VID set point.
- 3. The loadlines specify voltage limits at the die measured at the VCC\_SENSE and VSS\_SENSE lands. Voltage regulation feedback for voltage regulator circuits must be taken from processor VCC and VSS lands. Refer to the Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable LGA775 Socket for socket loadline guidelines and VR implementation details.

## 2.5.3 V<sub>CC</sub> Overshoot

The Celeron D processor can tolerate short transient overshoot events where  $V_{CC}$  exceeds the VID voltage when transitioning from a high to low current load condition. This overshoot cannot exceed VID +  $V_{OS\_MAX}$  ( $V_{OS\_MAX}$  is the maximum allowable overshoot voltage). The time duration of the overshoot event must not exceed  $T_{OS\_MAX}$  ( $T_{OS\_MAX}$  is the maximum allowable time duration above VID). These specifications apply to the processor die voltage as measured across the VCC\_SENSE and VSS\_SENSE lands.

#### Table 6. Vcc Overshoot Specifications

| Symbol              | Parameter                                            | Min | Max   | Unit | Figure | Notes |
|---------------------|------------------------------------------------------|-----|-------|------|--------|-------|
| V <sub>OS_MAX</sub> | Magnitude of $V_{CC}$ overshoot above VID            | _   | 0.050 | V    | 2      | 1     |
| T <sub>OS_MAX</sub> | Time duration of V <sub>CC</sub> overshoot above VID | _   | 25    | μS   | 2      | 1     |
|                     | •                                                    |     |       |      |        |       |

#### NOTES:

 Adherence to these specifications for the Celeron D processor is required to ensure reliable processor operation.



Figure 2. V<sub>CC</sub> Overshoot Example Waveform



- V<sub>OS</sub> is measured overshoot voltage.
- 2. T<sub>OS</sub> is measured time duration above VID.

#### 2.5.4 Die Voltage Validation

Overshoot events on processor must meet the specifications in Table 6 when measured across the VCC\_SENSE and VSS\_SENSE lands. Overshoot events that are < 10 ns in duration may be ignored. These measurements of processor die level overshoot must be taken with a bandwidth limited oscilloscope set to a greater than or equal to 100 MHz bandwidth limit.

## 2.6 Signaling Specifications

Most processor Front Side Bus signals use Gunning Transceiver Logic (GTL+) signaling technology. This technology provides improved noise margins and reduced ringing through low voltage swings and controlled edge rates. Platforms implement a termination voltage level for GTL+ signals defined as  $V_{TT}$ . Because platforms implement separate power planes for each processor (and chipset), separate  $V_{CC}$  and  $V_{TT}$  supplies are necessary. This configuration allows for improved noise tolerance as processor frequency increases. Speed enhancements to data and address busses have caused signal integrity considerations and platform design methods to become even more critical than with previous processor families.

The GTL+ inputs require a reference voltage (GTLREF) that is used by the receivers to determine if a signal is a logical 0 or a logical 1. GTLREF must be generated on the motherboard (see Table 16 for GTLREF specifications). Termination resistors ( $R_{TT}$ ) for GTL+ signals are provided on the processor silicon and are terminated to  $V_{TT}$ . Intel chipsets will also provide on-die termination, thus eliminating the need to terminate the bus on the motherboard for most GTL+ signals.



## 2.6.1 FSB Signal Groups

The front side bus signals have been combined into groups by buffer type. GTL+ input signals have differential input buffers that use GTLREF[1:0] as a reference level. In this document, the term "GTL+ Input" refers to the GTL+ input group as well as the GTL+ I/O group when receiving. Similarly, "GTL+ Output" refers to the GTL+ output group as well as the GTL+ I/O group when driving.

With the implementation of a source synchronous data bus comes the need to specify two sets of timing parameters. One set is for common clock signals that are dependent upon the rising edge of BCLKO (ADS#, HIT#, HITM#, etc.) and the second set is for the source synchronous signals that are relative to their respective strobe lines (data and address) as well as the rising edge of BCLKO. Asychronous signals are still present (A20M#, IGNNE#, etc.) and can become active at any time during the clock cycle. Table 7 identifies which signals are common clock, source synchronous, and asynchronous.

#### Table 7. FSB Signal Groups (Sheet 1 of 2)

| Signal Group                         | Туре                     | Signals <sup>1</sup>                                              |                   |  |
|--------------------------------------|--------------------------|-------------------------------------------------------------------|-------------------|--|
| GTL+ Common<br>Clock Input           | Synchronous to BCLK[1:0] | BPRI#, DEFER#, RS[2:0]#, R                                        | SP#, TRDY#        |  |
| GTL+ Common<br>Clock I/O             | Synchronous to BCLK[1:0] | AP[1:0]#, ADS#, BINIT#, BN<br>DBSY#, DP[3:0]#, DRDY#, H<br>MCERR# |                   |  |
|                                      |                          | Signals                                                           | Associated Strobe |  |
|                                      |                          | REQ[4:0]#, A[16:3]# <sup>2</sup>                                  | ADSTB0#           |  |
| GTL+ Source                          | Synchronous to           | A[35:17]# <sup>2</sup>                                            | ADSTB1#           |  |
| Synchronous I/O                      | assoc. strobe            | D[15:0]#, DBI0#                                                   | DSTBPO#, DSTBNO#  |  |
|                                      |                          | D[31:16]#, DBI1#                                                  | DSTBP1#, DSTBN1#  |  |
|                                      |                          | D[47:32]#, DBI2#                                                  | DSTBP2#, DSTBN2#  |  |
|                                      |                          | D[63:48]#, DBI3#                                                  | DSTBP3#, DSTBN3#  |  |
| GTL+ Strobes                         | Synchronous to BCLK[1:0] | ADSTB[1:0]#, DSTBP[3:0]#,                                         | DSTBN[3:0]#       |  |
| GTL+<br>Asynchronous<br>Input        |                          | A20M#, IGNNE#, INIT#, LINT<br>STPCLK#, PWRGOOD, RESET             |                   |  |
| GTL+<br>Asynchronous<br>Output       |                          | FERR#/PBE#, IERR#, THERMTRIP#                                     |                   |  |
| GTL+<br>Asynchronous<br>Input/Output |                          | PROCHOT#                                                          |                   |  |
| TAP Input                            | Synchronous to TCK       | TCK, TDI, TMS, TRST#                                              |                   |  |



#### Table 7. FSB Signal Groups (Sheet 2 of 2)

| Signal Group | Туре               | Signals <sup>1</sup>                                                                                                                                                                                                                                                                                                    |
|--------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TAP Output   | Synchronous to TCK | TDO                                                                                                                                                                                                                                                                                                                     |
| FSB Clock    | Clock              | BCLK[1:0], ITP_CLK[1:0] <sup>3</sup>                                                                                                                                                                                                                                                                                    |
| Power/Other  |                    | VCC, VTT, VCCA, VCCIOPLL, VID[5:0], VSS, VSSA, GTLREF[1:0], COMP[5:4,1:0], RESERVED, TESTHI[13:0], THERMDA, THERMDC, VCC_SENSE, VCC_MB_REGULATION, VSS_SENSE, VSS_MB_REGULATION, BSEL[2:0], SKTOCC#, DBR# <sup>3</sup> , VTTPWRGD, BOOTSELECT, VTT_OUT_LEFT, VTT_OUT_RIGHT, VTT_SEL, LL_ID[1:0], MSID[1:0], FCx, IMPSEL |

#### NOTES:

- Refer to Section 4.2 for signal descriptions. 1.
- The value of these signals during the active-to-inactive edge of RESET# defines the 2. processor configuration options. See Section 6.1 for details.
- 3. In processor systems where no debug port is implemented on the system board, these signals are used to support a debug port interposer. In systems with the debug port implemented on the system board, these signals are no connects.

#### Table 8. **Signal Characteristics**

| Signals with R <sub>TT</sub>                                                                                                                                                                                                                                                              | Signals with No R <sub>TT</sub>                                                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[35:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BINIT#, BNR#, BOOTSELECT <sup>1</sup> , BPRI#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#, DP[3:0]#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#, HIT#, HITM#, LOCK#, MCERR#, MSID[1:0] <sup>1</sup> , PROCHOT#, REQ[4:0]#, RS[2:0]#, RSP#, TRDY#, IMPSEL <sup>2</sup> | A20M#, BCLK[1:0], BPM[5:0]#, BSEL[2:0], COMP[5:4,1:0], FERR#/PBE#, IERR#, IGNNE#, INIT#, ITP_CLK[1:0], LINTO/INTR, LINT1/NMI, PWRGOOD, RESET#, SKTOCC#, SMI#, STPCLK#, TDO, TESTHI[13:0], THERMDA, THERMDC, THERMTRIP#, VID[5:0], VTTPWRGD, GTLREF[1:0], TCK, TDI, TMS, TRST#, VTT_SEL |
| Open Drain Signals <sup>2</sup>                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                        |
| THERMTRIP#, FERR#/PBE#, IERR#, BPM[5:0]#, BRO#, TDO, LL_ID[1:0], FCx                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                        |

#### NOTES:

- 1. These signals have a 500–5000  $\Omega$  pull-up to  $V_{TT}$  rather than on-die termination. 2. Signals that do not have  $R_{TT}$ , nor are actively driven to their high-voltage level.

#### Table 9. **Signal Reference Voltages**

| GTLREF                                                                                                                                                                                                                                                                           | V <sub>TT</sub> /2                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPM[5:0]#, LINTO/INTR, LINT1/NMI, RESET#,<br>BINIT#, BNR#, HIT#, HITM#, MCERR#, PROCHOT#,<br>BRO#, A[35:0]#, ADS#, ADSTB[1:0]#, AP[1:0]#,<br>BPRI#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#,<br>DP[3:0]#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#,<br>LOCK#, REQ[4:0]#, RS[2:0]#, RSP#, TRDY# | BOOTSELECT, VTTPWRGD, A20M#, IGNNE#, INIT#, MSID[1:0], PWRGOOD <sup>1</sup> , SMI#, STPCLK#, TCK <sup>1</sup> , TDI <sup>1</sup> , TMS <sup>1</sup> , TRST# <sup>1</sup> |

#### NOTES:

These signals also have hysteresis added to the reference voltage. See Table 12 for more information.



## 2.6.2 GTL+ Asynchronous Signals

Legacy input signals such as A20M#, IGNNE#, INIT#, SMI#, and STPCLK# use CMOS input buffers. All of these signals follow the same DC requirements as GTL+ signals; however, the outputs are not actively driven high (during a logical 0 to 1 transition) by the processor. These signals do not have setup or hold time specifications in relation to BCLK[1:0].

All of the GTL+ Asynchronous signals are required to be asserted/de-asserted for at least six BCLKs in order for the processor to recognize the proper signal state. See Section 2.6.3 for the DC specifications for the GTL+ Asynchronous signal groups. See Section 6.2 for additional timing requirements for entering and leaving the low power states.

## 2.6.3 Processor DC Specifications

The processor DC specifications in this section are defined at the processor core (pads) unless otherwise stated. All specifications apply to all frequencies and cache sizes unless otherwise stated.

Table 10. GTL+ Signal Group DC Specifications

| Symbol          | Parameter                 | Min                                | Max                                                 | Unit | Notes <sup>1</sup> |
|-----------------|---------------------------|------------------------------------|-----------------------------------------------------|------|--------------------|
| V <sub>IL</sub> | Input Low Voltage         | 0.0                                | GTLREF – (0.10 * V <sub>TT</sub> )                  | V    | 2, 3               |
| V <sub>IH</sub> | Input High Voltage        | GTLREF + (0.10 * V <sub>TT</sub> ) | V <sub>TT</sub>                                     | V    | 4, 5, 3            |
| V <sub>OH</sub> | Output High Voltage       | 0.90*V <sub>TT</sub>               | V <sub>TT</sub>                                     | V    | 3, 5               |
| I <sub>OL</sub> | Output Low Current        | N/A                                | $V_{TT\_MAX}/$ $[(0.50*R_{TT\_MIN})+(R_{ON\_MIN})]$ | А    | -                  |
| I <sub>LI</sub> | Input Leakage<br>Current  | N/A                                | ± 200                                               | μΑ   | 6                  |
| I <sub>LO</sub> | Output Leakage<br>Current | N/A                                | ± 200                                               | μΑ   | 7                  |
| R <sub>ON</sub> | Buffer On Resistance      | 6                                  | 12                                                  | Ω    |                    |

#### NOTES:

- 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
- 2. V<sub>II</sub> is defined as the voltage range at a receiving agent that will be interpreted as a logical low value.
- 3. The  $V_{TT}$  referred to in these specifications is the instantaneous  $V_{TT}$ .
- 4.  $V_{IH}$  is defined as the voltage range at a receiving agent that will be interpreted as a logical high value.
- 5. V<sub>IH</sub> and V<sub>OH</sub> may experience excursions above V<sub>TT</sub>. However, input signal drivers must comply with the signal quality specifications.
- 6. Leakage to  $\rm V_{SS}$  with land held at  $\rm V_{TT}$
- 7. Leakage to  $V_{TT}$  with land held at 300 mV.



Table 11. GTL+ Asynchronous Signal Group DC Specifications

| Symbol          | Parameter              | Min                          | Max                                                                       | Unit | Notes <sup>1</sup> |
|-----------------|------------------------|------------------------------|---------------------------------------------------------------------------|------|--------------------|
| V <sub>IL</sub> | Input Low Voltage      | 0.0                          | V <sub>TT</sub> /2 - (0.10 * V <sub>TT</sub> )                            | V    | 2, 3               |
| V <sub>IH</sub> | Input High Voltage     | $V_{TT}/2 + (0.10 * V_{TT})$ | V <sub>TT</sub>                                                           | V    | 4, 5, 6, 3         |
| V <sub>OH</sub> | Output High Voltage    | 0.90*V <sub>TT</sub>         | V <sub>TT</sub>                                                           | V    | 7, 5, 6            |
| I <sub>OL</sub> | Output Low Current     | _                            | V <sub>TT</sub> /<br>[(0.50*R <sub>TT_MIN</sub> )+(R <sub>ON_MIN</sub> )] | Α    | 8                  |
| I <sub>LI</sub> | Input Leakage Current  | N/A                          | ± 200                                                                     | μΑ   | 9                  |
| I <sub>LO</sub> | Output Leakage Current | N/A                          | ± 200                                                                     | μΑ   | 10                 |
| R <sub>ON</sub> | Buffer On Resistance   | 6                            | 12                                                                        | Ω    |                    |

- 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
- 2. V<sub>IL</sub> is defined as the voltage range at a receiving agent that will be interpreted as a logical low value.
- 3. LINTO/INTR and LINT1/NMI use GTLREF as a reference voltage. For these two signals  $V_{IH} = GTLREF + (0.10 * V_{TT})$  and  $V_{IL} = GTLREF (0.10 * V_{TT})$ .
- 4. V<sub>IH</sub> is defined as the voltage range at a receiving agent that will be interpreted as a logical high value.
- 5.  $V_{IH}$  and  $V_{OH}$  may experience excursions above  $V_{TT}$ . However, input signal drivers must comply with the signal quality specifications.
- 6. The  $V_{TT}$  referred to in these specifications refers to instantaneous  $V_{TT}$ .
- 7. All outputs are open drain.
- 8. The maximum output current is based on maximum current handling capability of the buffer and is not specified into the test load.
- 9. Leakage to  $V_{SS}$  with land held at  $V_{TT}$ .
- 10.Leakage to V<sub>TT</sub> with land held at 300 mV.

Table 12. PWRGOOD and TAP Signal Group DC Specifications

| Symbol           | Parameter                                          | Min                                                   | Max                                                   | Unit | Notes <sup>1,2</sup> |
|------------------|----------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|------|----------------------|
| V <sub>HYS</sub> | Input Hysteresis                                   | 120                                                   | 20 396                                                |      | 3                    |
| V <sub>T+</sub>  | PWRGOOD Input low-<br>to-high threshold<br>voltage | 0.5 * (V <sub>TT +</sub> V <sub>HYS_MIN</sub> + 0.24) | 0.5 * (V <sub>TT +</sub> V <sub>HYS_MAX</sub> + 0.24) | V    | 4, 5                 |
|                  | TAP Input low-to-high threshold voltage            | 0.5 * (V <sub>TT +</sub> V <sub>HYS_MIN</sub> )       | 0.5 * (V <sub>TT +</sub> V <sub>HYS_MAX</sub> )       | V    | 4                    |
| V <sub>T-</sub>  | PWRGOOD Input high-<br>to-low threshold<br>voltage | 0.4 * V <sub>TT</sub>                                 | 0.6 * V <sub>TT</sub>                                 | V    | 4                    |
|                  | TAP Input high-to-low threshold voltage            | 0.5 * (V <sub>TT</sub> – V <sub>HYS_MAX</sub> )       | 0.5 * (V <sub>TT</sub> – V <sub>HYS_MIN</sub> )       | V    | 4                    |
| V <sub>OH</sub>  | Output High Voltage                                | N/A                                                   | V <sub>TT</sub>                                       | V    | 6, 4                 |
| I <sub>OL</sub>  | Output Low Current                                 | _                                                     | 22.2                                                  | mA   | 7                    |
| I <sub>LI</sub>  | Input Leakage Current                              | _                                                     | ± 200                                                 | μΑ   | 8                    |
| I <sub>LO</sub>  | Output Leakage<br>Current                          | _                                                     | ± 200                                                 | μΑ   | 9                    |
| R <sub>ON</sub>  | Buffer On Resistance                               | 6                                                     | 12                                                    | Ω    |                      |

#### NOTES:

- 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
- 2. All outputs are open drain.
- 3. V<sub>HYS</sub> represents the amount of hysteresis, nominally centered about 0.5 \* V<sub>TT</sub>, for all TAP inputs.
- 4. The  $V_{TT}$  referred to in these specifications refers to instantaneous  $V_{TT}$ .



- 5. 0.24 V is defined at 20% of nominal  $V_{TT}$  of 1.2 V.
- 6. The TAP signal group must meet the signal quality specifications.
- 7. The maximum output current is based on maximum current handling capability of the buffer and is not specified into the test load.
- 8. Leakage to  $\rm V_{SS}$  with land held at  $\rm V_{TT}$
- 9. Leakage to V<sub>TT</sub> with land held at 300 mV.

#### Table 13. VTTPWRGD DC Specifications

| Symbol          | Parameter          | Min | Тур | Max | Unit |
|-----------------|--------------------|-----|-----|-----|------|
| V <sub>IL</sub> | Input Low Voltage  | _   | _   | 0.3 | V    |
| $V_{IH}$        | Input High Voltage | 0.9 | _   |     | V    |

#### Table 14. BSEL[2:0] and VID[5:0] DC Specifications

| Symbol                 | Parameter              | Max                   | Unit | Notes <sup>1, 2</sup> |
|------------------------|------------------------|-----------------------|------|-----------------------|
| R <sub>ON</sub> (BSEL) | Buffer On Resistance   | 120                   | Ω    | -                     |
| R <sub>ON</sub> (VID)  | Buffer On Resistance   | 120                   | Ω    | -                     |
| I <sub>OL</sub>        | Max Land Current       | 2.4                   | mA   | -                     |
| I <sub>LO</sub>        | Output Leakage Current | 200                   | μΑ   | 3                     |
| V <sub>TOL</sub>       | Voltage Tolerance      | V <sub>TT</sub> (max) | V    | -                     |

#### NOTES:

- 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
- 2. These parameters are not tested and are based on design simulations.
- 3. Leakage to  $\ensuremath{V_{SS}}$  with land held at 1.2  $\ensuremath{\text{V}}.$

#### Table 15. BOOTSELECT DC Specifications

| Symbol          | Parameter          | Min  | Тур | Max  | Unit | Notes |
|-----------------|--------------------|------|-----|------|------|-------|
| V <sub>IL</sub> | Input Low Voltage  | _    | _   | 0.24 | V    | 1     |
| V <sub>IH</sub> | Input High Voltage | 0.96 | _   | _    | V    | 1     |

#### NOTES:

1. These parameters are not tested and are based on design simulations.



#### 2.6.3.1 GTL+ Front Side Bus Specifications

In most cases, termination resistors are not required as these are integrated into the processor silicon. See Table 8 for details on which GTL+ signals do not include on-die termination.

Valid high and low levels are determined by the input buffers by comparing with a reference voltage called GTLREF. Table 16 lists the GTLREF specifications. The GTL+ Reference voltage (GTLREF) should be generated on the system board using high precision voltage divider circuits.

#### Table 16. GTL+ Bus Voltage Definitions

| Symbol              | Parameter                                        | Min         | Тур  | Max         | Units | Notes <sup>1</sup> |
|---------------------|--------------------------------------------------|-------------|------|-------------|-------|--------------------|
| GTLREF_PU           | GTLREF pull up resistor                          | 124 * 0.99  | 124  | 124 * 1.01  | Ω     | 2,3                |
| GTLREF_PD           | GTLREF pull down resistor                        | 210 * 0.99  | 210  | 210 * 1.01  | Ω     | 2,3                |
| R <sub>PULLUP</sub> | On die pull-up for BOOTSELECT signal             | 500         | _    | 5000        | Ω     | 4                  |
| D                   | 60 Ω Platform Termination<br>Resistance          | 51          | 60   | 66          | Ω     | 5                  |
| R <sub>TT</sub>     | 50 $\Omega$ Platform Termination Resistance      | 39          | 50   | 55          | Ω     | 5                  |
| COMP[1:0]           | 60 Ω Platform Termination COMP Resistance        | 59.8        | 60.4 | 61          | Ω     | 6                  |
| COMP [1.0]          | 50 $\Omega$ Platform Termination COMP Resistance | 49.9 * 0.99 | 49.9 | 49.9 * 1.01 | Ω     | 6                  |
| COMP[5:4]           | 60 Ω Platform Termination COMP Resistance        | 59.8        | 60.4 | 61          | Ω     | 6                  |
| COIVIF[5.4]         | 50 $\Omega$ Platform Termination COMP Resistance | 49.9 * 0.99 | 49.9 | 49.9 * 1.01 | Ω     | 6                  |

#### NOTES

- 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
- 2. GTLREF is to be generated from V<sub>TT</sub> by a voltage divider of 1% resistors (one divider for each GTLREF land).
- 3. For Intel 865 Express chipset LGA775 boards only, the GTLREF\_PU should be 49.9  $\Omega$  1%, and the GTLREF\_PD should be 100  $\Omega$  1%.
- 4. These pull-ups are to V<sub>TT</sub>.
- 5.  $R_{TT}$  is the on-die termination resistance measured at  $V_{TT}/2$  of the GTL+ output driver. The IMPSEL land is used to select a 50  $\Omega$  or 60  $\Omega$  buffer and  $R_{TT}$  value.
- 6. COMP resistance must be provided on the system board with 1% resistors. COMP[1:0] resistors are to  $V_{SS}$ . COMP[5:4] resistors are to  $V_{TT}$ .



## 2.7 Clock Specifications

## 2.7.1 Front Side Bus Clock (BCLK[1:0]) and Processor Clocking

BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor. As in previous generation processors, the Celeron D processor core frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier will be set at its default ratio during manufacturing. Refer to Table 17 for the Celeron D processor supported ratios.

The Celeron D processor uses a differential clocking implementation. For more information on the Celeron D processor clocking, contact your Intel field representative.

#### Table 17. Core Frequency to FSB Multiplier Configuration

| Multiplication of System<br>Core Frequency to FSB<br>Frequency | Core Frequency<br>(133 MHz BCLK/<br>533 MHz FSB) | Notes <sup>1, 2</sup> |
|----------------------------------------------------------------|--------------------------------------------------|-----------------------|
| 1/12                                                           | 1.6 GHz                                          | -                     |
| 1/13                                                           | 1.8 GHz                                          | -                     |
| 1/14                                                           | 1.9 GHz                                          | -                     |
| 1/15                                                           | 2 GHz                                            | -                     |
| 1/16                                                           | 2.1 GHz                                          | -                     |
| 1/17                                                           | 2.3 GHz                                          | -                     |
| 1/18                                                           | 2.4 GHz                                          | -                     |
| 1/19                                                           | 2.5 GHz                                          | -                     |
| 1/20                                                           | 2.7 GHz                                          | -                     |
| 1/21                                                           | 2.8 GHz                                          | -                     |
| 1/22                                                           | 2.9 GHz                                          | -                     |
| 1/23                                                           | 3 GHz                                            | -                     |
| 1/24                                                           | 3.2 GHz                                          | -                     |
| 1/25                                                           | 3.3 GHz                                          | -                     |

#### NOTES:

- 1. Individual processors operate only at or below the rated frequency.
- 2. Listed frequencies are not necessarily committed production frequencies.



#### 2.7.2 FSB Frequency Select Signals (BSEL[2:0])

The BSEL[2:0] signals are used to select the frequency of the processor input clock (BCLK[1:0]). Table 18 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset, and clock synthesizer. All agents must operate at the same frequency.

The Celeron D processor will operate at an 533 MHz FSB frequency (selected by a 133 MHz BCLK[1:0] frequency).

For more information about these signals, refer to Section 4.2.

#### Table 18. BSEL[2:0] Frequency Table for BCLK[1:0]

| BSEL2 | BSEL1 | BSEL0 | LO FSB Frequency |  |
|-------|-------|-------|------------------|--|
| L     | L     | L     | RESERVED         |  |
| L     | L     | Н     | 133 MHz          |  |
| L     | Н     | Н     | RESERVED         |  |
| L     | Н     | L     | RESERVED         |  |
| Н     | Н     | L     | RESERVED         |  |
| Н     | Н     | Н     | RESERVED         |  |
| Н     | L     | Н     | RESERVED         |  |
| Н     | L     | L     | RESERVED         |  |

## 2.7.3 Phase Lock Loop (PLL) and Filter

 $V_{CCA}$  and  $V_{CCIOPLL}$  are power sources required by the PLL clock generators for the Celeron D processor silicon. Since these PLLs are analog in nature, they require low noise power supplies for minimum jitter. Jitter is detrimental to the system: it degrades external I/O timings as well as internal core timings (i.e., maximum frequency). To prevent this degradation, these supplies must be low pass filtered from  $V_{TT}$ .

The AC low-pass requirements, with input at  $V_{TT}$  are as follows:

- < 0.2 dB gain in pass band
- < 0.5 dB attenuation in pass band < 1 Hz</li>
- > 34 dB attenuation from 1 MHz to 66 MHz
- > 28 dB attenuation from 66 MHz to core frequency

The filter requirements are illustrated in Figure 3.



Figure 3. Phase Lock Loop (PLL) Filter Requirements



- Diagram not to scale. 1.
- 2. No specification for frequencies beyond fcore (core frequency).
- 3.
- $f_{peak}$ , if existent, should be less than 0.05 MHz.  $f_{core}$  represents the maximum core frequency supported by the platform. 4.



## 2.7.4 BCLK[1:0] Specifications

#### **Table 19.** Front Side Bus Differential BCLK Specifications

| Symbol                  | Parameter                   | Min                                       | Тур   | Max                                       | Unit | Notes <sup>1</sup> |
|-------------------------|-----------------------------|-------------------------------------------|-------|-------------------------------------------|------|--------------------|
| V <sub>L</sub>          | Input Low Voltage           | -0.150                                    | 0.000 | N/A                                       | V    | -                  |
| V <sub>H</sub>          | Input High Voltage          | 0.660                                     | 0.700 | 0.850                                     | V    | -                  |
| V <sub>CROSS(abs)</sub> | Absolute Crossing<br>Point  | 0.250                                     | N/A   | 0.550                                     | V    | 2, 3               |
| V <sub>CROSS(rel)</sub> | Relative Crossing<br>Point  | 0.250 +<br>0.5(V <sub>HAVG</sub> - 0.700) | N/A   | 0.550 +<br>0.5(V <sub>HAVG</sub> - 0.700) | V    | 4, 3, 5            |
| ΔV <sub>CROSS</sub>     | Range of Crossing<br>Points | N/A                                       | N/A   | 0.140                                     | V    | -                  |
| V <sub>OS</sub>         | Overshoot                   | N/A                                       | N/A   | V <sub>H</sub> + 0.3                      | V    | 6                  |
| V <sub>US</sub>         | Undershoot                  | -0.300                                    | N/A   | N/A                                       | V    | 7                  |
| V <sub>RBM</sub>        | Ringback Margin             | 0.200                                     | N/A   | N/A                                       | V    | 8                  |
| V <sub>TM</sub>         | Threshold Region            | V <sub>CROSS</sub> – 0.100                | N/A   | V <sub>CROSS</sub> + 0.100                | V    | 9                  |

#### NOTES:

- 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
- 2. Crossing voltage is defined as the instantaneous voltage value when the rising edge of BCLK0 equals the falling edge of BCLK1.
- 3. The crossing point must meet the absolute and relative crossing point specifications simultaneously.
- 4.  $V_{\text{Havg}}$  is the statistical average of the  $V_{\text{H}}$  measured by the oscilloscope.
- V<sub>Havg</sub> can be measured directly using "Vtop" on Agilent\* oscilloscopes and "High" on Tektronix\* oscilloscopes.
- 6. Overshoot is defined as the absolute value of the maximum voltage.
- 7. Undershoot is defined as the absolute value of the minimum voltage.
- 8. Ringback Margin is defined as the absolute voltage difference between the maximum Rising Edge Ringback and the maximum Falling Edge Ringback.
- 9. Threshold Region is defined as a region entered around the crossing point voltage in which the differential receiver switches. It includes input threshold hysteresis.

§ §



# 3 Package Mechanical Specifications

The Celeron D processor is packaged in a Flip-Chip Land Grid Array (FC-LGA4) package that interfaces with the motherboard via an LGA775 socket. The package consists of a processor core mounted on a substrate land-carrier. An integrated heat spreader (IHS) is attached to the package substrate and core and serves as the mating surface for processor component thermal solutions, such as a heatsink. Figure 4 shows a sketch of the processor package components and how they are assembled together. Refer to the LGA775 Socket Mechanical Design Guide for complete details on the LGA775 socket.

The package components shown in Figure 4 include the following:

- Integrated Heat Spreader (IHS)
- · Thermal Interface Material (TIM)
- · Processor core (die)
- Package substrate
- · Capacitors

Figure 4. Processor Package Assembly Sketch



#### NOTE:

1. Socket and motherboard are included for reference and are not part of processor package.

## 3.1 Package Mechanical Drawing

The package mechanical drawings are shown in Figure 5 and Figure 6. The drawings include dimensions necessary to design a thermal solution for the processor. These dimensions include:

- Package reference with tolerances (total height, length, width, etc.)
- · IHS parallelism and tilt
- · Land dimensions
- Top-side and back-side component keep-out dimensions
- · Reference datums
- All drawing dimensions are in mm [in].
- Guidelines on potential IHS flatness variation with socket load plate actuation and installation of the cooling solution is available in the processor Thermal and Mechanical Design Guidelines.

⋖



Ŧ















### 3.2 Processor Component Keep-Out Zones

The processor may contain components on the substrate that define component keepout zone requirements. A thermal and mechanical solution design must not intrude into the required keep-out zones. Decoupling capacitors are typically mounted to either the topside or land-side of the package substrate. See Figure 5 and Figure 6 for keep-out zones. The location and quantity of package capacitors may change due to manufacturing efficiencies but will remain within the component keep-in.

## 3.3 Package Loading Specifications

Table 20 provides dynamic and static load specifications for the processor package. These mechanical maximum load limits should not be exceeded during heatsink assembly, shipping conditions, or standard use condition. Also, any mechanical system or component testing should not exceed the maximum limits. The processor package substrate should not be used as a mechanical reference or load-bearing surface for thermal and mechanical solution. The minimum loading specification must be maintained by any thermal and mechanical solutions.

#### Table 20. Processor Loading Specifications

| Parameter | Minimum       | Maximum         | Notes   |
|-----------|---------------|-----------------|---------|
| Static    | 80 N [17 lbf] | 311 N [70 lbf]  | 1, 2, 3 |
| Dynamic   | _             | 756 N [170 lbf] | 1, 3, 4 |

#### NOTES:

- 1. These specifications apply to uniform compressive loading in a direction normal to the processor IHS.
- 2. This is the maximum force that can be applied by a heatsink retention clip. The clip must also provide the minimum specified load on the processor package.
- 3. These specifications are based on limited testing for design characterization. Loading limits are for the package only and do not include the limits of the processor socket.
- 4. Dynamic loading is defined as an 11 ms duration average load superimposed on the static load requirement.

## 3.4 Package Handling Guidelines

Table 21 includes a list of guidelines on package handling in terms of recommended maximum loading on the processor IHS relative to a fixed substrate. These package handling loads may be experienced during heatsink removal.

#### Table 21. Package Handling Guidelines

| Parameter | Maximum Recommended  | Notes |
|-----------|----------------------|-------|
| Shear     | 311 N [70 lbf]       | 1, 2  |
| Tensile   | 111 N [25 lbf]       | 2, 3  |
| Torque    | 3.95 N-m [35 lbf-in] | 2, 4  |

#### NOTES:

- 1. A shear load is defined as a load applied to the IHS in a direction parallel to the IHS top surface.
- 2. These guidelines are based on limited testing for design characterization.
- A tensile load is defined as a pulling load applied to the IHS in a direction normal to the IHS surface.
- 4. A torque load is defined as a twisting load applied to the IHS in an axis of rotation normal to the IHS top surface.



# 3.5 Package Insertion Specifications

The Celeron D processor can be inserted into and removed from a LGA775 socket 15 times. The socket should meet the LGA775 requirements detailed in the *LGA775 Socket Mechanical Design Guide*.

## 3.6 Processor Mass Specification

The typical mass of the Celeron D processor is 21.5 g [0.76 oz]. This mass [weight] includes all the components that are included in the package.

### 3.7 Processor Materials

Table 22 lists some of the package components and associated materials.

#### Table 22. Processor Materials

| Component                      | Material               |  |  |
|--------------------------------|------------------------|--|--|
| Integrated Heat Spreader (IHS) | Nickel Plated Copper   |  |  |
| Substrate                      | Fiber Reinforced Resin |  |  |
| Substrate Lands                | Gold Plated Copper     |  |  |

# 3.8 Processor Markings

Figure 8 shows the topside markings on the processor. This diagram is to aid in the identification of the Celeron D processor.

#### Figure 8. Processor Top-Side Marking Example





### 3.9 Processor Land Coordinates

Figure 9 shows the top view of the processor land coordinates. The coordinates are referred to throughout the document to identify processor lands.

Figure 9. Processor Land Coordinates and Quadrants (Top View)



§ §





# 4 Land Listing and Signal Descriptions

This chapter provides the processor land assignment and signal descriptions.

## 4.1 Processor Land Assignments

This section contains the land listings for the processor. The land-out footprint is shown in Figure 10 and Figure 11. These figures represent the land-out arranged by land number and they show the physical location of each signal on the package land array (top view). Table 23 is a listing of all processor lands ordered alphabetically by land (signal) name. Table 24 is also a listing of all processor lands; the ordering is by land number.



### Figure 10.land-out Diagram (Top View – Left Side)

|    | 30    | 29    | 28    | 27      | 26      | 25      | 24      | 23           | 22   | 21   | 20      | 19      | 18   | 17      | 16      | 15   |
|----|-------|-------|-------|---------|---------|---------|---------|--------------|------|------|---------|---------|------|---------|---------|------|
| AN | VCC   | VCC   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AM | VCC   | VCC   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AL | VCC   | VCC   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AK | VSS   | VSS   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AJ | VSS   | VSS   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| АН | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AG | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AF | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AE | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VCC          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AD | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| AC | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| AB | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| AA | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| Υ  | VCC   | VCC   | VCC   | vcc     | vcc     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| W  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| V  | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| U  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| Т  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| R  | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| Р  | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| N  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| М  | vcc   | VCC   | vcc   | vcc     | vcc     | VCC     | VCC     | vcc          |      |      |         |         |      |         |         |      |
| L  | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| K  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| J  | vcc   | VCC   | vcc   | vcc     | vcc     | vcc     | vcc     | vcc          | vcc  | vcc  | vcc     | vcc     | VCC  | DP3#    | DP0#    | vcc  |
| Н  | BSEL1 | FC15  | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          | VSS  | VSS  | VSS     | VSS     | VSS  | VSS     | DP2#    | DP1# |
| G  | BSEL2 | BSEL0 | BCLK1 | TESTHI4 | TESTHI5 | TESTHI3 | TESTHI6 | RESET#       | D47# | D44# | DSTBN2# | DSTBP2# | D35# | D36#    | D32#    | D31# |
| F  |       | RSVD  | BCLK0 | VTT_SEL | TESTHI0 | TESTHI2 | TESTHI7 | RSVD         | VSS  | D43# | D41#    | VSS     | D38# | D37#    | VSS     | D30# |
| Е  |       | VSS   | VSS   | VSS     | VSS     | VSS     | FC17    | RSVD         | D45# | D42# | VSS     | D40#    | D39# | VSS     | D34#    | D33# |
| D  | VTT   | VTT   | VTT   | VTT     | VTT     | VTT     | VSS     | RSVD         | D46# | VSS  | D48#    | DBI2#   | VSS  | D49#    | RSVD    | VSS  |
| С  | VTT   | VTT   | VTT   | VTT     | VTT     | VTT     | VSS     | VCCIO<br>PLL | VSS  | D58# | DBI3#   | VSS     | D54# | DSTBP3# | VSS     | D51# |
| В  | VTT   | VTT   | VTT   | VTT     | VTT     | VTT     | VSS     | VSSA         | D63# | D59# | VSS     | D60#    | D57# | VSS     | D55#    | D53# |
| Α  | VTT   | VTT   | VTT   | VTT     | VTT     | VTT     | VSS     | VCCA         | D62# | VSS  | RSVD    | D61#    | VSS  | D56#    | DSTBN3# | VSS  |
|    | 30    | 29    | 28    | 27      | 26      | 25      | 24      | 23           | 22   | 21   | 20      | 19      | 18   | 17      | 16      | 15   |



Figure 11.land-out Diagram (Top View – Right Side)

| 14   | 13    | 12      | 11    | 10   | 9       | 8       | 7      | 6                     | 5                     | 4             | 3              | 2              | 1                 | _  |
|------|-------|---------|-------|------|---------|---------|--------|-----------------------|-----------------------|---------------|----------------|----------------|-------------------|----|
| VCC  | VSS   | VCC     | VCC   | VSS  | VCC     | VCC     | FC16   | VSS_MB_<br>REGULATION | VCC_MB_<br>REGULATION | VSS_<br>SENSE | VCC_<br>SENSE  | VSS            | VSS               | AN |
| VCC  | VSS   | VCC     | VCC   | VSS  | VCC     | VCC     | FC12   | VTTPWRGD              | FC11                  | VSS           | VID2           | VID0           | VSS               | AM |
| VCC  | VSS   | VCC     | VCC   | VSS  | VCC     | VCC     | VSS    | VID3                  | VID1                  | VID5          | VSS            | PROCHOT#       | THERMDA           | AL |
| VCC  | VSS   | VCC     | VCC   | VSS  | VCC     | VCC     | VSS    | FC8                   | VSS                   | VID4          | ITP_CLK0       | VSS            | THERMDC           | AK |
| VCC  | VSS   | VCC     | VCC   | VSS  | VCC     | VCC     | VSS    | A35#                  | A34#                  | VSS           | ITP_CLK1       | BPM0#          | BPM1#             | AJ |
| VCC  | VSS   | VCC     | VCC   | VSS  | VCC     | VCC     | VSS    | VSS                   | A33#                  | A32#          | VSS            | RSVD           | VSS               | АН |
| VCC  | VSS   | VCC     | VCC   | VSS  | VCC     | VCC     | VSS    | A29#                  | A31#                  | A30#          | BPM5#          | BPM3#          | TRST#             | AG |
| VCC  | VSS   | VCC     | VCC   | VSS  | VCC     | VCC     | VSS    | VSS                   | A27#                  | A28#          | VSS            | BPM4#          | TDO               | AF |
| VCC  | VSS   | VCC     | VCC   | VSS  | VCC     | SKTOCC# | VSS    | RSVD                  | VSS                   | RSVD          | RSVD           | VSS            | TCK               | AE |
|      |       |         |       |      |         | VCC     | VSS    | A22#                  | ADSTB1#               | VSS           | BINIT#         | BPM2#          | TDI               | AD |
|      |       |         |       |      |         | VCC     | VSS    | VSS                   | A25#                  | RSVD          | VSS            | DBR#           | TMS               | AC |
|      |       |         |       |      |         | VCC     | VSS    | A17#                  | A24#                  | A26#          | MCERR#         | IERR#          | VSS               | AB |
|      |       |         |       |      |         | VCC     | VSS    | VSS                   | A23#                  | A21#          | VSS            | LL_ID1         | VTT_OUT_<br>RIGHT | AA |
|      |       |         |       |      |         | VCC     | VSS    | A19#                  | VSS                   | A20#          | RSVD           | VSS            | BOOT<br>SELECT    | Y  |
|      |       |         |       |      |         | VCC     | VSS    | A18#                  | A16#                  | VSS           | TESTHI1        | TESTHI12       | MSID0             | W  |
|      |       |         |       |      |         | VCC     | VSS    | VSS                   | A14#                  | A15#          | VSS            | LL_ID0         | MSID1             | ٧  |
|      |       |         |       |      |         | VCC     | VSS    | A10#                  | A12#                  | A13#          | AP1#           | AP0#           | VSS               | U  |
|      |       |         |       |      |         | VCC     | VSS    | VSS                   | A9#                   | A11#          | VSS            | COMP5          | COMP1             | Т  |
|      |       |         |       |      |         | VCC     | VSS    | ADSTB0#               | VSS                   | A8#           | FERR#/<br>PBE# | VSS            | FC2               | R  |
|      |       |         |       |      |         | VCC     | VSS    | A4#                   | RSVD                  | VSS           | INIT#          | SMI#           | TESTHI11          | Р  |
|      |       |         |       |      |         | VCC     | VSS    | VSS                   | RSVD                  | RSVD          | VSS            | IGNNE#         | PWRGOOD           | N  |
|      |       |         |       |      |         | VCC     | VSS    | REQ2#                 | A5#                   | A7#           | STPCLK#        | THERMTRI<br>P# | VSS               | М  |
|      |       |         |       |      |         | VCC     | VSS    | VSS                   | A3#                   | A6#           | VSS            | TESTHI13       | LINT1             | L  |
|      |       |         |       |      |         | VCC     | VSS    | REQ3#                 | VSS                   | REQ0#         | A20M#          | VSS            | LINT0             | K  |
| vcc  | VCC   | VCC     | vcc   | VCC  | vcc     | vcc     | VSS    | REQ4#                 | REQ1#                 | VSS           | RSVD           | COMP4          | VTT_OUT_<br>LEFT  | J  |
| VSS  | VSS   | VSS     | VSS   | VSS  | VSS     | VSS     | VSS    | VSS                   | TESTHI10              | RSP#          | VSS            | GTLREF1        | GTLREF0           | Н  |
| D29# | D27#  | DSTBN1# | DBI1# | RSVD | D16#    | BPRI#   | DEFER# | RSVD                  | FC7                   | TESTHI9       | TESTHI8        | FC1            | VSS               | G  |
| D28# | VSS   | D24#    | D23#  | VSS  | D18#    | D17#    | VSS    | IMPSEL                | RS1#                  | VSS           | BR0#           | FC5            |                   | F  |
| VSS  | D26#  | DSTBP1# | VSS   | D21# | D19#    | VSS     | RSVD   | RSVD                  | RSVD                  | HITM#         | TRDY#          | VSS            |                   | Е  |
| RSVD | D25#  | VSS     | D15#  | D22# | VSS     | D12#    | D20#   | VSS                   | VSS                   | HIT#          | VSS            | ADS#           | RSVD              | D  |
| D52# | VSS   | D14#    | D11#  | VSS  | RSVD    | DSTBN0# | VSS    | D3#                   | D1#                   | VSS           | LOCK#          | BNR#           | DRDY#             | С  |
| VSS  | RSVD  | D13#    | VSS   | D10# | DSTBP0# | VSS     | D6#    | D5#                   | VSS                   | D0#           | RS0#           | DBSY#          | VSS               | В  |
| D50# | COMP0 | VSS     | D9#   | D8#  | VSS     | DBI0#   | D7#    | VSS                   | D4#                   | D2#           | RS2#           | VSS            |                   | Α  |
| 14   | 13    | 12      | 11    | 10   | 9       | 8       | 7      | 6                     | 5                     | 4             | 3              | 2              | 1                 |    |



Table 23.Alphabetical Land Assignments

Signal Buffer Land **Land Name Direction Type** A3# L5 Source Synch Input/Output A4# P6 Input/Output Source Synch Input/Output A5# M5 Source Synch A6# L4 Source Synch Input/Output A7# M4 Input/Output Source Synch R4 Input/Output A8# Source Synch A9# T5 Source Synch Input/Output A10# U6 Input/Output Source Synch A11# T4 Input/Output Source Synch A12# U5 Source Synch Input/Output A13# U4 Source Synch Input/Output Input/Output A14# V5 Source Synch A15# Input/Output V4 Source Synch A16# W5 Source Synch Input/Output AB6 A17# Input/Output Source Synch A18# W6 Source Synch Input/Output A19# Υ6 Source Synch Input/Output A20# Υ4 Source Synch Input/Output A20M# К3 Asynch GTL+ Input A21# AA4 Source Synch Input/Output A22# AD6 Source Synch Input/Output A23# AA5 Input/Output Source Synch Input/Output A24# AB5 Source Synch A25# AC5 Input/Output Source Synch A26# AB4 Source Synch Input/Output A27# AF5 Input/Output Source Synch A28# AF4 Source Synch Input/Output A29# AG6 Source Synch Input/Output Input/Output A30# AG4 Source Synch A31# AG5 Source Synch Input/Output A32# AH4 Source Synch Input/Output Input/Output A33# AH5 Source Synch A34# AJ5 Input/Output Source Synch A35# AJ6 Source Synch Input/Output ADS# D2 Common Clock Input/Output ADSTB0# R6 Source Synch Input/Output ADSTB1# AD5 Source Synch Input/Output APO# U2 Common Clock Input/Output AP1# U3 Common Clock Input/Output

Table 23.Alphabetical Land Assignments

| Land Name  | Land<br>#  | Signal Buffer<br>Type | Direction    |
|------------|------------|-----------------------|--------------|
| BCLK0      | F28        | Clock                 | Input        |
| BCLK1      | G28        | Clock                 | Input        |
| BINIT#     | AD3        | Common Clock          | Input/Output |
| BNR#       | C2         | Common Clock          | Input/Output |
| BOOTSELECT | Y1         | Power/Other           | Input        |
| BPM0#      | AJ2        | Common Clock          | Input/Output |
| BPM1#      | AJ1        | Common Clock          | Input/Output |
| BPM2#      | AD2        | Common Clock          | Input/Output |
| BPM3#      | AG2        | Common Clock          | Input/Output |
| BPM4#      | AF2        | Common Clock          | Input/Output |
| BPM5#      | AG3        | Common Clock          | Input/Output |
| BPRI#      | G8         | Common Clock          | Input        |
| BR0#       | F3         | Common Clock          | Input/Output |
| BSEL0      | G29        | Power/Other           | Output       |
| BSEL1      | H30        | Power/Other           | Output       |
| BSEL2      | G30        | Power/Other           | Output       |
| COMPO      | A13        | Power/Other           | Input        |
| COMP1      | T1         | Power/Other           | Input        |
| COMP4      | J2         | Power/Other           | Input        |
| COMP5      | T2         | Power/Other           | Input        |
| D0#        | В4         | Source Synch          | Input/Output |
| D1#        | C5         | Source Synch          | Input/Output |
| D2#        | A4         | Source Synch          | Input/Output |
| D3#        | C6         | Source Synch          | Input/Output |
| D4#        | <b>A</b> 5 | Source Synch          | Input/Output |
| D5#        | В6         | Source Synch          | Input/Output |
| D6#        | В7         | Source Synch          | Input/Output |
| D7#        | Α7         | Source Synch          | Input/Output |
| D8#        | A10        | Source Synch          | Input/Output |
| D9#        | A11        | Source Synch          | Input/Output |
| D10#       | B10        | Source Synch          | Input/Output |
| D11#       | C11        | Source Synch          | Input/Output |
| D12#       | D8         | Source Synch          | Input/Output |
| D13#       | B12        | Source Synch          | Input/Output |
| D14#       | C12        | Source Synch          | Input/Output |
| D15#       | D11        | Source Synch          | Input/Output |
| D16#       | G9         | Source Synch          | Input/Output |
| D17#       | F8         | Source Synch          | Input/Output |
| D18#       | F9         | Source Synch          | Input/Output |



Table 23.Alphabetical Land Assignments

Land Signal Buffer **Land Name Direction** D19# E9 Source Synch Input/Output D20# D7 Source Synch Input/Output D21# E10 Input/Output Source Synch D10 D22# Input/Output Source Synch D23# F11 Source Synch Input/Output D24# Input/Output F12 Source Synch D13 D25# Input/Output Source Synch D26# E13 Source Synch Input/Output D27# G13 Input/Output Source Synch D28# F14 Input/Output Source Synch D29# G14 Source Synch Input/Output D30# F15 Source Synch Input/Output D31# G15 Input/Output Source Synch G16 D32# Input/Output Source Synch D33# E15 Source Synch Input/Output D34# E16 Source Synch Input/Output D35# Input/Output G18 Source Synch D36# G17 Source Synch Input/Output D37# F17 Source Synch Input/Output D38# F18 Input/Output Source Synch Input/Output D39# E18 Source Synch D40# E19 Input/Output Source Synch Input/Output D41# F20 Source Synch D42# Input/Output E21 Source Synch D43# F21 Input/Output Source Synch D44# G21 Input/Output Source Synch D45# E22 Source Synch Input/Output D46# D22 Source Synch Input/Output D47# G22 Input/Output Source Synch D48# Input/Output D20 Source Synch D49# D17 Input/Output Source Synch D50# A14 Input/Output Source Synch D51# C15 Input/Output Source Synch D52# C14 Source Synch Input/Output D53# B15 Input/Output Source Synch D54# C18 Input/Output Source Synch D55# B16 Input/Output Source Synch D56# A17 Source Synch Input/Output D57# B18 Source Synch Input/Output

Table 23.Alphabetical Land Assignments

| Land Name  | Land<br># | Signal Buffer<br>Type | Direction    |
|------------|-----------|-----------------------|--------------|
| D58#       | C21       | Source Synch          | Input/Output |
| D59#       | B21       | Source Synch          | Input/Output |
| D60#       | B19       | Source Synch          | Input/Output |
| D61#       | A19       | Source Synch          | Input/Output |
| D62#       | A22       | Source Synch          | Input/Output |
| D63#       | B22       | Source Synch          | Input/Output |
| DBI0#      | A8        | Source Synch          | Input/Output |
| DBI1#      | G11       | Source Synch          | Input/Output |
| DBI2#      | D19       | Source Synch          | Input/Output |
| DBI3#      | C20       | Source Synch          | Input/Output |
| DBR#       | AC2       | Power/Other           | Output       |
| DBSY#      | B2        | Common Clock          | Input/Output |
| DEFER#     | G7        | Common Clock          | Input        |
| DP0#       | J16       | Common Clock          | Input/Output |
| DP1#       | H15       | Common Clock          | Input/Output |
| DP2#       | H16       | Common Clock          | Input/Output |
| DP3#       | J17       | Common Clock          | Input/Output |
| DRDY#      | C1        | Common Clock          | Input/Output |
| DSTBN0#    | C8        | Source Synch          | Input/Output |
| DSTBN1#    | G12       | Source Synch          | Input/Output |
| DSTBN2#    | G20       | Source Synch          | Input/Output |
| DSTBN3#    | A16       | Source Synch          | Input/Output |
| DSTBP0#    | В9        | Source Synch          | Input/Output |
| DSTBP1#    | E12       | Source Synch          | Input/Output |
| DSTBP2#    | G19       | Source Synch          | Input/Output |
| DSTBP3#    | C17       | Source Synch          | Input/Output |
| FC1        | G2        | Power/Other           | Input        |
| FC2        | R1        | Power/Other           | Input        |
| FC5        | F2        | Common Clock          | Input        |
| FC7        | G5        | Source Synch          | Output       |
| FC8        | AK6       |                       |              |
| FC11       | AM5       | Power/Other           | Output       |
| FC12       | AM7       | Power/Other           | Output       |
| FC15       | H29       | Power/Other           | Output       |
| FC16       | AN7       | Power/Other           | Output       |
| FC17       | E24       | Power/Other           | Output       |
| FERR#/PBE# | R3        | Asynch GTL+           | Output       |
| GTLREF0    | H1        | Power/Other           | Input        |
| GTLREF1    | H2        | Power/Other           | Input        |



Table 23.Alphabetical Land Assignments

Signal Buffer Land **Land Name** Direction Type HIT# Common Clock Input/Output HITM# E4 Common Clock Input/Output IERR# AB2 Asynch GTL+ Output IGNNE# N2 Asynch GTL+ Input **IMPSEL** F6 Power/Other Input INIT# Р3 Asynch GTL+ Input ITP\_CLK0 TAP AK3 Input ITP\_CLK1 AJ3 TAP Input LINTO Κ1 Asynch GTL+ Input LINT1 L1 Asynch GTL+ Input LL\_ID0 V2 Power/Other Output LL\_ID1 AA2 Power/Other Output LOCK# C3 Common Clock Input/Output Common Clock Input/Output MCERR# AB3 MSID0 W1 Power/Other Output MSID1 V1 Power/Other Output PROCHOT# AL2 Asynch GTL+ Input/Output **PWRGOOD** N1 Power/Other Input Source Synch Input/Output REQ0# Κ4 REQ1# J5 Source Synch Input/Output REQ2# М6 Source Synch Input/Output REQ3# Κ6 Source Synch Input/Output REQ4# J6 Source Synch Input/Output **RESERVED** B13 RESERVED A20 RESERVED AC4 **RESERVED** AE3 RESERVED AE4 RESERVED AE6 RESERVED AH2 **RESERVED** C9 RESERVED D1 RESERVED D14 **RESERVED** D16 RESERVED D23 RESERVED E23 RESERVED E5 **RESERVED** E6 RESERVED E7

Table 23.Alphabetical Land Assignments

| Land Name  | Land<br># | Signal Buffer<br>Type | Direction |
|------------|-----------|-----------------------|-----------|
| RESERVED   | F23       |                       |           |
| RESERVED   | F29       |                       |           |
| RESERVED   | G10       |                       |           |
| RESERVED   | G6        |                       |           |
| RESERVED   | J3        |                       |           |
| RESERVED   | N4        |                       |           |
| RESERVED   | N5        |                       |           |
| RESERVED   | P5        |                       |           |
| RESERVED   | Y3        |                       |           |
| RESET#     | G23       | Common Clock          | Input     |
| RS0#       | В3        | Common Clock          | Input     |
| RS1#       | F5        | Common Clock          | Input     |
| RS2#       | А3        | Common Clock          | Input     |
| RSP#       | H4        | Common Clock          | Input     |
| SKTOCC#    | AE8       | Power/Other           | Output    |
| SMI#       | P2        | Asynch GTL+           | Input     |
| STPCLK#    | М3        | Asynch GTL+           | Input     |
| TCK        | AE1       | TAP                   | Input     |
| TDI        | AD1       | TAP                   | Input     |
| TDO        | AF1       | TAP                   | Output    |
| TESTHI0    | F26       | Power/Other           | Input     |
| TESTHI1    | W3        | Power/Other           | Input     |
| TESTHI2    | F25       | Power/Other           | Input     |
| TESTHI3    | G25       | Power/Other           | Input     |
| TESTHI4    | G27       | Power/Other           | Input     |
| TESTHI5    | G26       | Power/Other           | Input     |
| TESTHI6    | G24       | Power/Other           | Input     |
| TESTHI7    | F24       | Power/Other           | Input     |
| TESTH18    | G3        | Power/Other           | Input     |
| TESTHI9    | G4        | Power/Other           | Input     |
| TESTHI10   | H5        | Power/Other           | Input     |
| TESTHI11   | P1        | Power/Other           | Input     |
| TESTHI12   | W2        | Power/Other           | Input     |
| TESTHI13   | L2        | Asynch GTL+           | Input     |
| THERMDA    | AL1       | Power/Other           |           |
| THERMDC    | AK1       | Power/Other           |           |
| THERMTRIP# | M2        | Asynch GTL+           | Output    |
| TMS        | AC1       | TAP                   | Input     |
| TRDY#      | E3        | Common Clock          | Input     |



Table 23.Alphabetical Land Assignments

Land Signal Buffer **Land Name** Direction Type TAP TRST# AG1 Input VCC AA8 Power/Other VCC AB8 Power/Other VCC AC23 Power/Other VCC AC24 Power/Other VCC AC25 Power/Other VCC AC26 Power/Other VCC AC27 Power/Other VCC AC28 Power/Other Power/Other VCC AC29 VCC AC30 Power/Other VCC AC8 Power/Other VCC AD23 Power/Other VCC AD24 Power/Other VCC AD25 Power/Other VCC AD26 Power/Other VCC AD27 Power/Other VCC AD28 Power/Other VCC AD29 Power/Other VCC AD30 Power/Other VCC AD8 Power/Other VCC AE11 Power/Other VCC AE12 Power/Other VCC AE14 Power/Other VCC AE15 Power/Other VCC AE18 Power/Other VCC AE19 Power/Other VCC AE21 Power/Other VCC AE22 Power/Other VCC AE23 Power/Other VCC AE9 Power/Other VCC AF11 Power/Other VCC AF12 Power/Other VCC AF14 Power/Other VCC AF15 Power/Other VCC AF18 Power/Other VCC AF19 Power/Other VCC AF21 Power/Other VCC AF22 Power/Other

Table 23.Alphabetical Land Assignments

| Land Name | Land<br>#    | Signal Buffer<br>Type   | Direction |
|-----------|--------------|-------------------------|-----------|
| VCC       | AF8          | Power/Other             |           |
| VCC       | AF9          | Power/Other             |           |
| VCC       | AG11         | Power/Other             |           |
| VCC       | AG11         | Power/Other             |           |
| VCC       |              |                         |           |
| VCC       | AG14<br>AG15 | Power/Other Power/Other |           |
| VCC       | AG18         | Power/Other             |           |
| VCC       | AG19         | Power/Other             |           |
| VCC       | AG19         | Power/Other             |           |
|           |              |                         |           |
| VCC       | AG22         | Power/Other             |           |
| VCC       | AG25         | Power/Other             |           |
| VCC       | AG26         | Power/Other             |           |
| VCC       | AG27         | Power/Other             |           |
| VCC       | AG28         | Power/Other             |           |
| VCC       | AG29         | Power/Other             |           |
| VCC       | AG30         | Power/Other             |           |
| VCC       | AG8          | Power/Other             |           |
| VCC       | AG9          | Power/Other             |           |
| VCC       | AH11         | Power/Other             |           |
| VCC       | AH12         | Power/Other             |           |
| VCC       | AH14         | Power/Other             |           |
| VCC       | AH15         | Power/Other             |           |
| VCC       | AH18         | Power/Other             |           |
| VCC       | AH19         | Power/Other             |           |
| VCC       | AH21         | Power/Other             |           |
| VCC       | AH22         | Power/Other             |           |
| VCC       | AH25         | Power/Other             |           |
| VCC       | AH26         | Power/Other             |           |
| VCC       | AH27         | Power/Other             |           |
| VCC       | AH28         | Power/Other             |           |
| VCC       | AH29         | Power/Other             |           |
| VCC       | AH30         | Power/Other             |           |
| VCC       | AH8          | Power/Other             |           |
| VCC       | AH9          | Power/Other             |           |
| VCC       | AJ11         | Power/Other             |           |
| VCC       | AJ12         | Power/Other             |           |
| VCC       | AJ14         | Power/Other             |           |
| VCC       | AJ15         | Power/Other             |           |
| VCC       | AJ18         | Power/Other             |           |



Table 23.Alphabetical Land Assignments

Signal Buffer Land **Land Name Direction** Type VCC AJ19 Power/Other VCC AJ21 Power/Other VCC AJ22 Power/Other VCC AJ25 Power/Other VCC AJ26 Power/Other VCC AJ8 Power/Other VCC AJ9 Power/Other VCC AK11 Power/Other VCC AK12 Power/Other VCC AK14 Power/Other VCC AK15 Power/Other VCC AK18 Power/Other VCC AK19 Power/Other VCC AK21 Power/Other VCC AK22 Power/Other VCC AK25 Power/Other VCC Power/Other AK26 VCC AK8 Power/Other VCC AK9 Power/Other VCC AL11 Power/Other VCC AL12 Power/Other VCC AL14 Power/Other VCC AL15 Power/Other VCC AL18 Power/Other VCC AL19 Power/Other VCC AL21 Power/Other VCC AL22 Power/Other VCC AL25 Power/Other VCC AL26 Power/Other VCC AL29 Power/Other VCC AL30 Power/Other VCC AL8 Power/Other VCC AL9 Power/Other VCC AM11 Power/Other VCC AM12 Power/Other VCC AM14 Power/Other VCC AM15 Power/Other VCC AM18 Power/Other VCC AM19 Power/Other

Table 23.Alphabetical Land Assignments

| Land Name | Land<br># | Signal Buffer<br>Type | Direction |
|-----------|-----------|-----------------------|-----------|
| VCC       | AM21      | Power/Other           |           |
| VCC       | AM22      | Power/Other           |           |
| VCC       | AM25      | Power/Other           |           |
| VCC       | AM26      | Power/Other           |           |
| VCC       | AM29      | Power/Other           |           |
| VCC       | AM30      | Power/Other           |           |
| VCC       | AM8       | Power/Other           |           |
| VCC       | AM9       | Power/Other           |           |
| VCC       | AN11      | Power/Other           |           |
| VCC       | AN12      | Power/Other           |           |
| VCC       | AN14      | Power/Other           |           |
| VCC       | AN15      | Power/Other           |           |
| VCC       | AN18      | Power/Other           |           |
| VCC       | AN19      | Power/Other           |           |
| VCC       | AN21      | Power/Other           |           |
| VCC       | AN22      | Power/Other           |           |
| VCC       | AN25      | Power/Other           |           |
| VCC       | AN26      | Power/Other           |           |
| VCC       | AN29      | Power/Other           |           |
| VCC       | AN30      | Power/Other           |           |
| VCC       | AN8       | Power/Other           |           |
| VCC       | AN9       | Power/Other           |           |
| VCC       | J10       | Power/Other           |           |
| VCC       | J11       | Power/Other           |           |
| VCC       | J12       | Power/Other           |           |
| VCC       | J13       | Power/Other           |           |
| VCC       | J14       | Power/Other           |           |
| VCC       | J15       | Power/Other           |           |
| VCC       | J18       | Power/Other           |           |
| VCC       | J19       | Power/Other           |           |
| VCC       | J20       | Power/Other           |           |
| VCC       | J21       | Power/Other           |           |
| VCC       | J22       | Power/Other           |           |
| VCC       | J23       | Power/Other           |           |
| VCC       | J24       | Power/Other           |           |
| VCC       | J25       | Power/Other           |           |
| VCC       | J26       | Power/Other           |           |
| VCC       | J27       | Power/Other           |           |
| VCC       | J28       | Power/Other           |           |



Table 23.Alphabetical Land Assignments

Land Signal Buffer **Land Name** Direction Type VCC J29 Power/Other VCC J30 Power/Other VCC J8 Power/Other VCC J9 Power/Other VCC K23 Power/Other VCC K24 Power/Other VCC K25 Power/Other VCC K26 Power/Other VCC K27 Power/Other Power/Other VCC K28 VCC K29 Power/Other VCC K30 Power/Other VCC К8 Power/Other VCC L8 Power/Other VCC M23 Power/Other VCC M24 Power/Other VCC M25 Power/Other VCC M26 Power/Other VCC M27 Power/Other VCC M28 Power/Other VCC M29 Power/Other VCC M30 Power/Other VCC M8 Power/Other VCC N23 Power/Other VCC N24 Power/Other VCC N25 Power/Other VCC N26 Power/Other VCC N27 Power/Other VCC N28 Power/Other VCC N29 Power/Other VCC N30 Power/Other VCC Ν8 Power/Other VCC Р8 Power/Other VCC R8 Power/Other VCC T23 Power/Other VCC T24 Power/Other VCC T25 Power/Other VCC T26 Power/Other VCC T27 Power/Other

Table 23.Alphabetical Land Assignments

| Land Name             | Land<br># | Signal Buffer<br>Type | Direction |
|-----------------------|-----------|-----------------------|-----------|
| VCC                   | T28       | Power/Other           |           |
| VCC                   | T29       | Power/Other           |           |
| VCC                   | T30       | Power/Other           |           |
| VCC                   | Т8        | Power/Other           |           |
| VCC                   | U23       | Power/Other           |           |
| VCC                   | U24       | Power/Other           |           |
| VCC                   | U25       | Power/Other           |           |
| VCC                   | U26       | Power/Other           |           |
| VCC                   | U27       | Power/Other           |           |
| VCC                   | U28       | Power/Other           |           |
| VCC                   | U29       | Power/Other           |           |
| VCC                   | U30       | Power/Other           |           |
| VCC                   | U8        | Power/Other           |           |
| VCC                   | V8        | Power/Other           |           |
| VCC                   | W23       | Power/Other           |           |
| VCC                   | W24       | Power/Other           |           |
| VCC                   | W25       | Power/Other           |           |
| VCC                   | W26       | Power/Other           |           |
| VCC                   | W27       | Power/Other           |           |
| VCC                   | W28       | Power/Other           |           |
| VCC                   | W29       | Power/Other           |           |
| VCC                   | W30       | Power/Other           |           |
| VCC                   | W8        | Power/Other           |           |
| VCC                   | Y23       | Power/Other           |           |
| VCC                   | Y24       | Power/Other           |           |
| VCC                   | Y25       | Power/Other           |           |
| VCC                   | Y26       | Power/Other           |           |
| VCC                   | Y27       | Power/Other           |           |
| VCC                   | Y28       | Power/Other           |           |
| VCC                   | Y29       | Power/Other           |           |
| VCC                   | Y30       | Power/Other           |           |
| VCC                   | Y8        | Power/Other           |           |
| VCC_MB_<br>REGULATION | AN5       | Power/Other           | Output    |
| VCC_SENSE             | AN3       | Power/Other           | Output    |
| VCCA                  | A23       | Power/Other           |           |
| VCCIOPLL              | C23       | Power/Other           |           |
| VIDO                  | AM2       | Power/Other           | Output    |
| VID1                  | AL5       | Power/Other           | Output    |
| VID2                  | AM3       | Power/Other           | Output    |



Table 23.Alphabetical Land Assignments

Signal Buffer Land **Land Name Direction Type** VID3 AL6 Power/Other Output VID4 AK4 Power/Other Output VID5 AL4 Power/Other Output VSS В1 Power/Other VSS B11 Power/Other VSS B14 Power/Other VSS B17 Power/Other VSS B20 Power/Other VSS B24 Power/Other VSS В5 Power/Other VSS В8 Power/Other VSS A12 Power/Other VSS A15 Power/Other VSS A18 Power/Other VSS Α2 Power/Other VSS A21 Power/Other VSS Power/Other A24 VSS Α6 Power/Other VSS Power/Other Α9 VSS AA23 Power/Other VSS AA24 Power/Other VSS AA25 Power/Other AA26 VSS Power/Other VSS AA27 Power/Other VSS AA28 Power/Other VSS AA29 Power/Other VSS AA3 Power/Other VSS AA30 Power/Other VSS AA6 Power/Other VSS AA7 Power/Other VSS AB1 Power/Other VSS AB23 Power/Other VSS AB24 Power/Other VSS AB25 Power/Other VSS AB26 Power/Other VSS AB27 Power/Other VSS AB28 Power/Other VSS AB29 Power/Other VSS AB30 Power/Other

Table 23.Alphabetical Land Assignments

| Land Name | Land<br># | Signal Buffer<br>Type | Direction |
|-----------|-----------|-----------------------|-----------|
| VSS       | AB7       | Power/Other           |           |
| VSS       | AC3       | Power/Other           |           |
| VSS       | AC6       | Power/Other           |           |
| VSS       | AC7       | Power/Other           |           |
| VSS       | AD4       | Power/Other           |           |
| VSS       | AD7       | Power/Other           |           |
| VSS       | AE10      | Power/Other           |           |
| VSS       | AE13      | Power/Other           |           |
| VSS       | AE16      | Power/Other           |           |
| VSS       | AE17      | Power/Other           |           |
| VSS       | AE2       | Power/Other           |           |
| VSS       | AE20      | Power/Other           |           |
| VSS       | AE24      | Power/Other           |           |
| VSS       | AE25      | Power/Other           |           |
| VSS       | AE26      | Power/Other           |           |
| VSS       | AE27      | Power/Other           |           |
| VSS       | AE28      | Power/Other           |           |
| VSS       | AE29      | Power/Other           |           |
| VSS       | AE30      | Power/Other           |           |
| VSS       | AE5       | Power/Other           |           |
| VSS       | AE7       | Power/Other           |           |
| VSS       | AF10      | Power/Other           |           |
| VSS       | AF13      | Power/Other           |           |
| VSS       | AF16      | Power/Other           |           |
| VSS       | AF17      | Power/Other           |           |
| VSS       | AF20      | Power/Other           |           |
| VSS       | AF23      | Power/Other           |           |
| VSS       | AF24      | Power/Other           |           |
| VSS       | AF25      | Power/Other           |           |
| VSS       | AF26      | Power/Other           |           |
| VSS       | AF27      | Power/Other           |           |
| VSS       | AF28      | Power/Other           |           |
| VSS       | AF29      | Power/Other           |           |
| VSS       | AF3       | Power/Other           |           |
| VSS       | AF30      | Power/Other           |           |
| VSS       | AF6       | Power/Other           |           |
| VSS       | AF7       | Power/Other           |           |
| VSS       | AG10      | Power/Other           |           |
| VSS       | AG13      | Power/Other           |           |



Table 23.Alphabetical Land Assignments

Land Signal Buffer **Land Name** Direction Type VSS AG16 Power/Other VSS AG17 Power/Other VSS AG20 Power/Other VSS AG23 Power/Other VSS AG24 Power/Other VSS Power/Other AG7 VSS AH1 Power/Other VSS AH10 Power/Other VSS AH13 Power/Other Power/Other VSS AH16 VSS AH17 Power/Other VSS AH20 Power/Other VSS AH23 Power/Other VSS AH24 Power/Other VSS AH3 Power/Other VSS AH6 Power/Other VSS AH7 Power/Other VSS AJ10 Power/Other VSS AJ13 Power/Other VSS AJ16 Power/Other VSS AJ17 Power/Other VSS AJ20 Power/Other VSS AJ23 Power/Other VSS AJ24 Power/Other VSS AJ27 Power/Other VSS AJ28 Power/Other VSS AJ29 Power/Other VSS AJ30 Power/Other VSS AJ4 Power/Other VSS AJ7 Power/Other VSS AK10 Power/Other VSS AK13 Power/Other VSS AK16 Power/Other VSS AK17 Power/Other VSS AK2 Power/Other VSS AK20 Power/Other VSS AK23 Power/Other VSS AK24 Power/Other VSS AK27 Power/Other

Table 23.Alphabetical Land Assignments

| Assignments |           |                       |           |
|-------------|-----------|-----------------------|-----------|
| Land Name   | Land<br># | Signal Buffer<br>Type | Direction |
| VSS         | AK28      | Power/Other           |           |
| VSS         | AK29      | Power/Other           |           |
| VSS         | AK30      | Power/Other           |           |
| VSS         | AK5       | Power/Other           |           |
| VSS         | AK7       | Power/Other           |           |
| VSS         | AL10      | Power/Other           |           |
| VSS         | AL13      | Power/Other           |           |
| VSS         | AL16      | Power/Other           |           |
| VSS         | AL17      | Power/Other           |           |
| VSS         | AL20      | Power/Other           |           |
| VSS         | AL23      | Power/Other           |           |
| VSS         | AL24      | Power/Other           |           |
| VSS         | AL27      | Power/Other           |           |
| VSS         | AL28      | Power/Other           |           |
| VSS         | AL3       | Power/Other           |           |
| VSS         | AL7       | Power/Other           |           |
| VSS         | AM1       | Power/Other           |           |
| VSS         | AM10      | Power/Other           |           |
| VSS         | AM13      | Power/Other           |           |
| VSS         | AM16      | Power/Other           |           |
| VSS         | AM17      | Power/Other           |           |
| VSS         | AM20      | Power/Other           |           |
| VSS         | AM23      | Power/Other           |           |
| VSS         | AM24      | Power/Other           |           |
| VSS         | AM27      | Power/Other           |           |
| VSS         | AM28      | Power/Other           |           |
| VSS         | AM4       | Power/Other           |           |
| VSS         | AN1       | Power/Other           |           |
| VSS         | AN10      | Power/Other           |           |
| VSS         | AN13      | Power/Other           |           |
| VSS         | AN16      | Power/Other           |           |
| VSS         | AN17      | Power/Other           |           |
| VSS         | AN2       | Power/Other           |           |
| VSS         | AN20      | Power/Other           |           |
| VSS         | AN23      | Power/Other           |           |
| VSS         | AN24      | Power/Other           |           |
| VSS         | AN27      | Power/Other           |           |
| VSS         | AN28      | Power/Other           |           |
| VSS         | C10       | Power/Other           |           |



Table 23.Alphabetical Land Assignments

Signal Buffer Land **Land Name Direction Type** VSS C13 Power/Other VSS C16 Power/Other VSS C19 Power/Other VSS C22 Power/Other VSS C24 Power/Other VSS C4 Power/Other VSS C7 Power/Other VSS D12 Power/Other VSS D15 Power/Other VSS D18 Power/Other VSS D21 Power/Other VSS D24 Power/Other VSS D3 Power/Other VSS D5 Power/Other VSS D6 Power/Other VSS D9 Power/Other VSS Power/Other E11 VSS E14 Power/Other VSS E17 Power/Other VSS E2 Power/Other VSS E20 Power/Other VSS E25 Power/Other E26 VSS Power/Other VSS E27 Power/Other VSS E28 Power/Other VSS E29 Power/Other VSS E8 Power/Other VSS F10 Power/Other VSS F13 Power/Other VSS F16 Power/Other VSS F19 Power/Other VSS F22 Power/Other VSS F4 Power/Other VSS F7 Power/Other VSS G1 Power/Other VSS H10 Power/Other VSS H11 Power/Other VSS H12 Power/Other VSS H13 Power/Other

Table 23.Alphabetical Land Assignments

| Land Name | Land<br># | Signal Buffer<br>Type | Direction |
|-----------|-----------|-----------------------|-----------|
| VSS       | H14       | Power/Other           |           |
| VSS       | H17       | Power/Other           |           |
| VSS       | H18       | Power/Other           |           |
| VSS       | H19       | Power/Other           |           |
| VSS       | H20       | Power/Other           |           |
| VSS       | H21       | Power/Other           |           |
| VSS       | H22       | Power/Other           |           |
| VSS       | H23       | Power/Other           |           |
| VSS       | H24       | Power/Other           |           |
| VSS       | H25       | Power/Other           |           |
| VSS       | H26       | Power/Other           |           |
| VSS       | H27       | Power/Other           |           |
| VSS       | H28       | Power/Other           |           |
| VSS       | НЗ        | Power/Other           |           |
| VSS       | Н6        | Power/Other           |           |
| VSS       | H7        | Power/Other           |           |
| VSS       | Н8        | Power/Other           |           |
| VSS       | Н9        | Power/Other           |           |
| VSS       | J4        | Power/Other           |           |
| VSS       | J7        | Power/Other           |           |
| VSS       | K2        | Power/Other           |           |
| VSS       | K5        | Power/Other           |           |
| VSS       | K7        | Power/Other           |           |
| VSS       | L23       | Power/Other           |           |
| VSS       | L24       | Power/Other           |           |
| VSS       | L25       | Power/Other           |           |
| VSS       | L26       | Power/Other           |           |
| VSS       | L27       | Power/Other           |           |
| VSS       | L28       | Power/Other           |           |
| VSS       | L29       | Power/Other           |           |
| VSS       | L3        | Power/Other           |           |
| VSS       | L30       | Power/Other           |           |
| VSS       | L6        | Power/Other           |           |
| VSS       | L7        | Power/Other           |           |
| VSS       | M1        | Power/Other           |           |
| VSS       | M7        | Power/Other           |           |
| VSS       | N3        | Power/Other           |           |
| VSS       | N6        | Power/Other           |           |
| VSS       | N7        | Power/Other           |           |



Table 23.Alphabetical Land Assignments

Land Signal Buffer **Land Name** Direction Type P23 VSS Power/Other VSS P24 Power/Other VSS P25 Power/Other P26 VSS Power/Other VSS P27 Power/Other VSS P28 Power/Other VSS P29 Power/Other VSS P30 Power/Other VSS P4 Power/Other Power/Other VSS Р7 VSS R2 Power/Other VSS R23 Power/Other VSS R24 Power/Other VSS R25 Power/Other VSS R26 Power/Other VSS R27 Power/Other VSS Power/Other R28 VSS R29 Power/Other VSS R30 Power/Other VSS R5 Power/Other VSS R7 Power/Other VSS Т3 Power/Other VSS Т6 Power/Other VSS T7 Power/Other VSS U1 Power/Other VSS U7 Power/Other VSS V23 Power/Other VSS V24 Power/Other VSS V25 Power/Other VSS V26 Power/Other VSS V27 Power/Other VSS V28 Power/Other VSS V29 Power/Other VSS ٧3 Power/Other VSS V30 Power/Other VSS ۷6 Power/Other VSS V7 Power/Other VSS W4 Power/Other VSS W7 Power/Other

Table 23.Alphabetical Land Assignments

| Land Name             | Land<br># | Signal Buffer<br>Type | Direction |
|-----------------------|-----------|-----------------------|-----------|
| VSS                   | Y2        | Power/Other           |           |
| VSS                   | Y5        | Power/Other           |           |
| VSS                   | Y7        | Power/Other           |           |
| VSS_MB_<br>REGULATION | AN6       | Power/Other           | Output    |
| VSS_SENSE             | AN4       | Power/Other           | Output    |
| VSSA                  | B23       | Power/Other           |           |
| VTT                   | B25       | Power/Other           |           |
| VTT                   | B26       | Power/Other           |           |
| VTT                   | B27       | Power/Other           |           |
| VTT                   | B28       | Power/Other           |           |
| VTT                   | B29       | Power/Other           |           |
| VTT                   | B30       | Power/Other           |           |
| VTT                   | A25       | Power/Other           |           |
| VTT                   | A26       | Power/Other           |           |
| VTT                   | A27       | Power/Other           |           |
| VTT                   | A28       | Power/Other           |           |
| VTT                   | A29       | Power/Other           |           |
| VTT                   | A30       | Power/Other           |           |
| VTT                   | C25       | Power/Other           |           |
| VTT                   | C26       | Power/Other           |           |
| VTT                   | C27       | Power/Other           |           |
| VTT                   | C28       | Power/Other           |           |
| VTT                   | C29       | Power/Other           |           |
| VTT                   | C30       | Power/Other           |           |
| VTT                   | D25       | Power/Other           |           |
| VTT                   | D26       | Power/Other           |           |
| VTT                   | D27       | Power/Other           |           |
| VTT                   | D28       | Power/Other           |           |
| VTT                   | D29       | Power/Other           |           |
| VTT                   | D30       | Power/Other           |           |
| VTT_OUT_LEFT          | J1        | Power/Other           | Output    |
| VTT_OUT_<br>RIGHT     | AA1       | Power/Other           | Output    |
| VTT_SEL               | F27       | Power/Other           | Output    |
| VTTPWRGD              | AM6       | Power/Other           | Input     |
|                       |           |                       |           |



**Table 24. Numerical Land Assignment** 

**Table 24. Numerical Land Assignment** 

| Land Name         Signal Buffer Type         Direction           A2         VSS         Power/Other           A3         RS2#         Common Clock         Input           A4         D2#         Source Synch         Input/Output           A5         D4#         Source Synch         Input/Output           A6         VSS         Power/Other         Input/Output           A8         DBIO#         Source Synch         Input/Output           A9         VSS         Power/Other         Input/Output           A10         D8#         Source Synch         Input/Output           A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input/Output           A13         COMPO         Power/Other         Input/Output           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other           A16         DSTBN3#         Source Synch         Input/Output           A17         D56#         Source Synch         Input/Output           A20         RESERVED         Input/Output           A21         VSS         Power/Other                                                                         |            |           | 1                     | _            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-----------------------|--------------|
| A3         RS2#         Common Clock         Input           A4         D2#         Source Synch         Input/Output           A5         D4#         Source Synch         Input/Output           A6         VSS         Power/Other         Input/Output           A7         D7#         Source Synch         Input/Output           A8         DB10#         Source Synch         Input/Output           A9         VSS         Power/Other         Input/Output           A10         D8#         Source Synch         Input/Output           A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input/Output           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other         Input/Output           A16         DSTBN3#         Source Synch         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other           A21         VSS         Power/Other           A22         D62#                                                                                 | Land<br>#  | Land Name | Signal Buffer<br>Type | Direction    |
| A4         D2#         Source Synch         Input/Output           A5         D4#         Source Synch         Input/Output           A6         VSS         Power/Other           A7         D7#         Source Synch         Input/Output           A8         DBI0#         Source Synch         Input/Output           A9         VSS         Power/Other         Input/Output           A10         D8#         Source Synch         Input/Output           A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input/Output           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other         Input/Output           A16         DSTBN3#         Source Synch         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Other           A21         VSS         Power/Other                                                                      | A2         | VSS       | Power/Other           |              |
| A5         D4#         Source Synch         Input/Output           A6         VSS         Power/Other         Input/Output           A7         D7#         Source Synch         Input/Output           A8         DBI0#         Source Synch         Input/Output           A9         VSS         Power/Other         Input/Output           A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input/Output           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other           A16         DSTBN3#         Source Synch         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Other           A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other <t< td=""><td>А3</td><td>RS2#</td><td>Common Clock</td><td>Input</td></t<>              | А3         | RS2#      | Common Clock          | Input        |
| A6         VSS         Power/Other           A7         D7#         Source Synch         Input/Output           A8         DBI0#         Source Synch         Input/Output           A9         VSS         Power/Other         Input/Output           A10         D8#         Source Synch         Input/Output           A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input/Output           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other         Input/Output           A15         VSS         Power/Other         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other         Input/Output           A20         RESERVED         Input/Output           A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25                                                                                | A4         | D2#       | Source Synch          | Input/Output |
| A7         D7#         Source Synch         Input/Output           A8         DBIO#         Source Synch         Input/Output           A9         VSS         Power/Other         Input/Output           A10         D8#         Source Synch         Input/Output           A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input/Output           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other         Input/Output           A16         DSTBN3#         Source Synch         Input/Output           A18         VSS         Power/Other         Input/Output           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Other           A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other <t< td=""><td><b>A</b>5</td><td>D4#</td><td>Source Synch</td><td>Input/Output</td></t<> | <b>A</b> 5 | D4#       | Source Synch          | Input/Output |
| A8         DBIO#         Source Synch         Input/Output           A9         VSS         Power/Other           A10         D8#         Source Synch         Input/Output           A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other         Input/Output           A15         VSS         Power/Other         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other         Input/Output           A20         RESERVED         Input/Output           A21         VSS         Power/Other         Input/Output           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other         Input/Output           A24         VSS         Power/Other         Input/Output           A25         VTT         Power/Other         Input/Output           A26         VTT         <                                                                    | A6         | VSS       | Power/Other           |              |
| A9         VSS         Power/Other           A10         D8#         Source Synch         Input/Output           A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other           A16         DSTBN3#         Source Synch         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Output           A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A30         VTT                                                                                                           | Α7         | D7#       | Source Synch          | Input/Output |
| A10         D8#         Source Synch         Input/Output           A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other         Input/Output           A16         DSTBN3#         Source Synch         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Output           A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A30         VTT         Power/Other           B1<                                                                                                 | A8         | DBI0#     | Source Synch          | Input/Output |
| A11         D9#         Source Synch         Input/Output           A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other           A16         DSTBN3#         Source Synch         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Output           A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock                                                                                                           | Α9         | VSS       | Power/Other           |              |
| A12         VSS         Power/Other         Input           A13         COMPO         Power/Other         Input           A14         D50#         Source Synch         Input/Output           A15         VSS         Power/Other         Input/Output           A16         DSTBN3#         Source Synch         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Output           A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           A30         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock                                                                                                            | A10        | D8#       | Source Synch          | Input/Output |
| A13 COMPO Power/Other Input A14 D50# Source Synch Input/Output A15 VSS Power/Other A16 DSTBN3# Source Synch Input/Output A17 D56# Source Synch Input/Output A18 VSS Power/Other A19 D61# Source Synch Input/Output A20 RESERVED A21 VSS Power/Other A22 D62# Source Synch Input/Output A23 VCCA Power/Other A24 VSS Power/Other A25 VTT Power/Other A26 VTT Power/Other A27 VTT Power/Other A28 VTT Power/Other A30 VTT Power/Other A30 VTT Power/Other B1 VSS Power/Other B2 DBSY# Common Clock Input B3 RSO# Common Clock Input B4 D0# Source Synch Input/Output B5 VSS Power/Other B6 D5# Source Synch Input/Output B7 D6# Source Synch Input/Output B8 VSS Power/Other B9 DSTBPO# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                  | A11        | D9#       | Source Synch          | Input/Output |
| A14 D50# Source Synch Input/Output A15 VSS Power/Other A16 DSTBN3# Source Synch Input/Output A17 D56# Source Synch Input/Output A18 VSS Power/Other A19 D61# Source Synch Input/Output A20 RESERVED A21 VSS Power/Other A22 D62# Source Synch Input/Output A23 VCCA Power/Other A24 VSS Power/Other A25 VTT Power/Other A26 VTT Power/Other A27 VTT Power/Other A28 VTT Power/Other A29 VTT Power/Other A30 VTT Power/Other B1 VSS Power/Other B2 DBSY# Common Clock Input B3 RSO# Common Clock Input B4 D0# Source Synch Input/Output B5 VSS Power/Other B6 D5# Source Synch Input/Output B7 D6# Source Synch Input/Output B8 VSS Power/Other B9 DSTBPO# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                         | A12        | VSS       | Power/Other           |              |
| A15 VSS Power/Other A16 DSTBN3# Source Synch Input/Output A17 D56# Source Synch Input/Output A18 VSS Power/Other A19 D61# Source Synch Input/Output A20 RESERVED A21 VSS Power/Other A22 D62# Source Synch Input/Output A23 VCCA Power/Other A24 VSS Power/Other A25 VTT Power/Other A26 VTT Power/Other A27 VTT Power/Other A28 VTT Power/Other A29 VTT Power/Other A30 VTT Power/Other B1 VSS Power/Other B2 DBSY# Common Clock Input/Output B3 RSO# Common Clock Input B4 D0# Source Synch Input/Output B5 VSS Power/Other B6 D5# Source Synch Input/Output B7 D6# Source Synch Input/Output B8 VSS Power/Other B9 DSTBPO# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                | A13        | COMPO     | Power/Other           | Input        |
| A16         DSTBN3#         Source Synch         Input/Output           A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other         Input/Output           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Output         Input/Output           A21         VSS         Power/Other         Input/Output           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other         Input/Output           A24         VSS         Power/Other         Input/Output           A25         VTT         Power/Other         Input/Output           A26         VTT         Power/Other         Input/Output           A28         VTT         Power/Other         Input/Output           A29         VTT         Power/Other         Input/Output           B1         VSS         Power/Other         Input/Output           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input/Output           B5         VSS         Power/Other                                                                    | A14        | D50#      | Source Synch          | Input/Output |
| A17         D56#         Source Synch         Input/Output           A18         VSS         Power/Other           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Output           A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           A30         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input           B4         D0#         Source Synch         Input/Output           B5         VSS         Power/Other           B6         D5#         Source Synch         Input/Output           B7         D6#         Source Synch         Input/Output <td>A15</td> <td>VSS</td> <td>Power/Other</td> <td></td>                                                     | A15        | VSS       | Power/Other           |              |
| A18         VSS         Power/Other           A19         D61#         Source Synch         Input/Output           A20         RESERVED         Input/Output           A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           A30         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input           B4         D0#         Source Synch         Input/Output           B5         VSS         Power/Other           B6         D5#         Source Synch         Input/Output           B7         D6#         Source Synch         Input/Output           B8         VSS         Power/Other                                                                                                                                      | A16        | DSTBN3#   | Source Synch          | Input/Output |
| A19         D61#         Source Synch         Input/Output           A20         RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A17        | D56#      | Source Synch          | Input/Output |
| A20         RESERVED         Power/Other           A21         VSS         Power/Other           A22         D62#         Source Synch Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           A29         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input           B4         D0#         Source Synch         Input/Output           B5         VSS         Power/Other           B6         D5#         Source Synch         Input/Output           B7         D6#         Source Synch         Input/Output           B8         VSS         Power/Other           B9         DSTBPO#         Source Synch         Input/Output           B10         D10#         Source Synch         Input/Output                                                                                                                      | A18        | VSS       | Power/Other           |              |
| A21         VSS         Power/Other           A22         D62#         Source Synch         Input/Output           A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           A29         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input           B4         D0#         Source Synch         Input/Output           B5         VSS         Power/Other           B6         D5#         Source Synch         Input/Output           B7         D6#         Source Synch         Input/Output           B8         VSS         Power/Other           B9         DSTBPO#         Source Synch         Input/Output           B10         D10#         Source Synch         Input/Output                                                                                                                                                                 | A19        | D61#      | Source Synch          | Input/Output |
| A22 D62# Source Synch Input/Output A23 VCCA Power/Other A24 VSS Power/Other A25 VTT Power/Other A26 VTT Power/Other A27 VTT Power/Other A28 VTT Power/Other A29 VTT Power/Other A30 VTT Power/Other B1 VSS Power/Other B2 DBSY# Common Clock Input/Output B3 RSO# Common Clock Input B4 DO# Source Synch Input/Output B5 VSS Power/Other B6 D5# Source Synch Input/Output B7 D6# Source Synch Input/Output B8 VSS Power/Other B9 DSTBPO# Source Synch Input/Output B7 D6# Source Synch Input/Output B8 VSS Power/Other B9 DSTBPO# Source Synch Input/Output B9 DSTBPO# Source Synch Input/Output B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | A20        | RESERVED  |                       |              |
| A23         VCCA         Power/Other           A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           A29         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input           B4         D0#         Source Synch         Input/Output           B5         VSS         Power/Other           B6         D5#         Source Synch         Input/Output           B7         D6#         Source Synch         Input/Output           B8         VSS         Power/Other           B9         DSTBPO#         Source Synch         Input/Output           B10         D10#         Source Synch         Input/Output                                                                                                                                                                                                                                                                                    | A21        | VSS       | Power/Other           |              |
| A24         VSS         Power/Other           A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           A29         VTT         Power/Other           A30         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input           B4         D0#         Source Synch         Input/Output           B5         VSS         Power/Other           B6         D5#         Source Synch         Input/Output           B7         D6#         Source Synch         Input/Output           B8         VSS         Power/Other           B9         DSTBPO#         Source Synch         Input/Output           B10         D10#         Source Synch         Input/Output                                                                                                                                                                                                                                                                                     | A22        | D62#      | Source Synch          | Input/Output |
| A25         VTT         Power/Other           A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           A29         VTT         Power/Other           A30         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input           B4         DO#         Source Synch         Input/Output           B5         VSS         Power/Other           B6         D5#         Source Synch         Input/Output           B7         D6#         Source Synch         Input/Output           B8         VSS         Power/Other           B9         DSTBPO#         Source Synch         Input/Output           B10         D10#         Source Synch         Input/Output                                                                                                                                                                                                                                                                                                                                   | A23        | VCCA      | Power/Other           |              |
| A26         VTT         Power/Other           A27         VTT         Power/Other           A28         VTT         Power/Other           A29         VTT         Power/Other           A30         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input           B4         D0#         Source Synch         Input/Output           B5         VSS         Power/Other           B6         D5#         Source Synch         Input/Output           B7         D6#         Source Synch         Input/Output           B8         VSS         Power/Other           B9         DSTBPO#         Source Synch         Input/Output           B10         D10#         Source Synch         Input/Output                                                                                                                                                                                                                                                                                                                                                                                 | A24        | VSS       | Power/Other           |              |
| A27         VTT         Power/Other           A28         VTT         Power/Other           A29         VTT         Power/Other           A30         VTT         Power/Other           B1         VSS         Power/Other           B2         DBSY#         Common Clock         Input/Output           B3         RSO#         Common Clock         Input           B4         D0#         Source Synch         Input/Output           B5         VSS         Power/Other           B6         D5#         Source Synch         Input/Output           B7         D6#         Source Synch         Input/Output           B8         VSS         Power/Other           B9         DSTBPO#         Source Synch         Input/Output           B10         D10#         Source Synch         Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                               | A25        | VTT       | Power/Other           |              |
| A28 VTT Power/Other  A29 VTT Power/Other  A30 VTT Power/Other  B1 VSS Power/Other  B2 DBSY# Common Clock Input/Output  B3 RSO# Common Clock Input  B4 DO# Source Synch Input/Output  B5 VSS Power/Other  B6 D5# Source Synch Input/Output  B7 D6# Source Synch Input/Output  B8 VSS Power/Other  B9 DSTBPO# Source Synch Input/Output  B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A26        | VTT       | Power/Other           |              |
| A29 VTT Power/Other  A30 VTT Power/Other  B1 VSS Power/Other  B2 DBSY# Common Clock Input/Output  B3 RSO# Common Clock Input  B4 DO# Source Synch Input/Output  B5 VSS Power/Other  B6 D5# Source Synch Input/Output  B7 D6# Source Synch Input/Output  B8 VSS Power/Other  B9 DSTBPO# Source Synch Input/Output  B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | A27        | VTT       | Power/Other           |              |
| A30 VTT Power/Other  B1 VSS Power/Other  B2 DBSY# Common Clock Input/Output  B3 RSO# Common Clock Input  B4 DO# Source Synch Input/Output  B5 VSS Power/Other  B6 D5# Source Synch Input/Output  B7 D6# Source Synch Input/Output  B8 VSS Power/Other  B9 DSTBPO# Source Synch Input/Output  B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | A28        | VTT       | Power/Other           |              |
| B1 VSS Power/Other  B2 DBSY# Common Clock Input/Output  B3 RSO# Common Clock Input  B4 DO# Source Synch Input/Output  B5 VSS Power/Other  B6 D5# Source Synch Input/Output  B7 D6# Source Synch Input/Output  B8 VSS Power/Other  B9 DSTBPO# Source Synch Input/Output  B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A29        | VTT       | Power/Other           |              |
| B2 DBSY# Common Clock Input/Output B3 RS0# Common Clock Input B4 D0# Source Synch Input/Output B5 VSS Power/Other B6 D5# Source Synch Input/Output B7 D6# Source Synch Input/Output B8 VSS Power/Other B9 DSTBPO# Source Synch Input/Output B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | A30        | VTT       | Power/Other           |              |
| B3 RSO# Common Clock Input  B4 DO# Source Synch Input/Output  B5 VSS Power/Other  B6 D5# Source Synch Input/Output  B7 D6# Source Synch Input/Output  B8 VSS Power/Other  B9 DSTBPO# Source Synch Input/Output  B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B1         | VSS       | Power/Other           |              |
| B4 D0# Source Synch Input/Output B5 VSS Power/Other B6 D5# Source Synch Input/Output B7 D6# Source Synch Input/Output B8 VSS Power/Other B9 DSTBPO# Source Synch Input/Output B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | B2         | DBSY#     | Common Clock          | Input/Output |
| B5 VSS Power/Other  B6 D5# Source Synch Input/Output  B7 D6# Source Synch Input/Output  B8 VSS Power/Other  B9 DSTBPO# Source Synch Input/Output  B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | В3         | RS0#      | Common Clock          | Input        |
| B6 D5# Source Synch Input/Output B7 D6# Source Synch Input/Output B8 VSS Power/Other B9 DSTBP0# Source Synch Input/Output B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | B4         | D0#       | Source Synch          | Input/Output |
| B7 D6# Source Synch Input/Output B8 VSS Power/Other B9 DSTBP0# Source Synch Input/Output B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | B5         | VSS       | Power/Other           |              |
| B8 VSS Power/Other B9 DSTBP0# Source Synch Input/Output B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | В6         | D5#       | Source Synch          | Input/Output |
| B9 DSTBP0# Source Synch Input/Output B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | В7         | D6#       | Source Synch          | Input/Output |
| B10 D10# Source Synch Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B8         | VSS       | Power/Other           |              |
| , , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | В9         | DSTBP0#   | Source Synch          | Input/Output |
| B11 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | B10        | D10#      | Source Synch          | Input/Output |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | B11        | VSS       | Power/Other           |              |

|           |           |                       | 3            |
|-----------|-----------|-----------------------|--------------|
| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
| B12       | D13#      | Source Synch          | Input/Output |
| B13       | RESERVED  |                       |              |
| B14       | VSS       | Power/Other           |              |
| B15       | D53#      | Source Synch          | Input/Output |
| B16       | D55#      | Source Synch          | Input/Output |
| B17       | VSS       | Power/Other           |              |
| B18       | D57#      | Source Synch          | Input/Output |
| B19       | D60#      | Source Synch          | Input/Output |
| B20       | VSS       | Power/Other           |              |
| B21       | D59#      | Source Synch          | Input/Output |
| B22       | D63#      | Source Synch          | Input/Output |
| B23       | VSSA      | Power/Other           |              |
| B24       | VSS       | Power/Other           |              |
| B25       | VTT       | Power/Other           |              |
| B26       | VTT       | Power/Other           |              |
| B27       | VTT       | Power/Other           |              |
| B28       | VTT       | Power/Other           |              |
| B29       | VTT       | Power/Other           |              |
| B30       | VTT       | Power/Other           |              |
| C1        | DRDY#     | Common Clock          | Input/Output |
| C2        | BNR#      | Common Clock          | Input/Output |
| С3        | LOCK#     | Common Clock          | Input/Output |
| C4        | VSS       | Power/Other           |              |
| C5        | D1#       | Source Synch          | Input/Output |
| C6        | D3#       | Source Synch          | Input/Output |
| C7        | VSS       | Power/Other           |              |
| C8        | DSTBN0#   | Source Synch          | Input/Output |
| C9        | RESERVED  |                       |              |
| C10       | VSS       | Power/Other           |              |
| C11       | D11#      | Source Synch          | Input/Output |
| C12       | D14#      | Source Synch          | Input/Output |
| C13       | VSS       | Power/Other           |              |
| C14       | D52#      | Source Synch          | Input/Output |
| C15       | D51#      | Source Synch          | Input/Output |
| C16       | VSS       | Power/Other           |              |
| C17       | DSTBP3#   | Source Synch          | Input/Output |
| C18       | D54#      | Source Synch          | Input/Output |
| C19       | VSS       | Power/Other           |              |
| C20       | DBI3#     | Source Synch          | Input/Output |
| C21       | D58#      | Source Synch          | Input/Output |



**Table 24.Numerical Land Assignment** 

**Table 24. Numerical Land Assignment** 

| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
|-----------|-----------|-----------------------|--------------|
| C22       | VSS       | Power/Other           |              |
| C23       | VCCIOPLL  | Power/Other           |              |
| C24       | VSS       | Power/Other           |              |
| C25       | VTT       | Power/Other           |              |
| C26       | VTT       | Power/Other           |              |
| C27       | VTT       | Power/Other           |              |
| C28       | VTT       | Power/Other           |              |
|           |           |                       |              |
| C29       | VTT       | Power/Other           |              |
| C30       | VTT       | Power/Other           |              |
| D1        | RESERVED  |                       |              |
| D2        | ADS#      | Common Clock          | Input/Output |
| D3        | VSS       | Power/Other           |              |
| D4        | HIT#      | Common Clock          | Input/Output |
| D5        | VSS       | Power/Other           |              |
| D6        | VSS       | Power/Other           |              |
| D7        | D20#      | Source Synch          | Input/Output |
| D8        | D12#      | Source Synch          | Input/Output |
| D9        | VSS       | Power/Other           |              |
| D10       | D22#      | Source Synch          | Input/Output |
| D11       | D15#      | Source Synch          | Input/Output |
| D12       | VSS       | Power/Other           |              |
| D13       | D25#      | Source Synch          | Input/Output |
| D14       | RESERVED  |                       |              |
| D15       | VSS       | Power/Other           |              |
| D16       | RESERVED  |                       |              |
| D17       | D49#      | Source Synch          | Input/Output |
| D18       | VSS       | Power/Other           |              |
| D19       | DBI2#     | Source Synch          | Input/Output |
| D20       | D48#      | Source Synch          | Input/Output |
| D21       | VSS       | Power/Other           |              |
| D22       | D46#      | Source Synch          | Input/Output |
| D23       | RESERVED  | Journey Dyrioll       | pat/ output  |
| D23       | VSS       | Power/Other           |              |
| D24       | VTT       | Power/Other           |              |
|           |           | Power/Other           |              |
| D26       | VTT       |                       |              |
| D27       | VTT       | Power/Other           |              |
| D28       | VTT       | Power/Other           |              |
| D29       | VTT       | Power/Other           |              |
| D30       | VTT       | Power/Other           |              |
| E2        | VSS       | Power/Other           |              |

| Table     | 24.Numer  | ical Land As          | signment     |
|-----------|-----------|-----------------------|--------------|
| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
| E3        | TRDY#     | Common Clock          | Input        |
| E4        | HITM#     | Common Clock          | Input/Output |
| E5        | RESERVED  |                       |              |
| E6        | RESERVED  |                       |              |
| E7        | RESERVED  |                       |              |
| E8        | VSS       | Power/Other           |              |
| E9        | D19#      | Source Synch          | Input/Output |
| E10       | D21#      | Source Synch          | Input/Output |
| E11       | VSS       | Power/Other           |              |
| E12       | DSTBP1#   | Source Synch          | Input/Output |
| E13       | D26#      | Source Synch          | Input/Output |
| E14       | VSS       | Power/Other           |              |
| E15       | D33#      | Source Synch          | Input/Output |
| E16       | D34#      | Source Synch          | Input/Output |
| E17       | VSS       | Power/Other           |              |
| E18       | D39#      | Source Synch          | Input/Output |
| E19       | D40#      | Source Synch          | Input/Output |
| E20       | VSS       | Power/Other           |              |
| E21       | D42#      | Source Synch          | Input/Output |
| E22       | D45#      | Source Synch          | Input/Output |
| E23       | RESERVED  |                       |              |
| E24       | FC17      | Power/Other           | Output       |
| E25       | VSS       | Power/Other           |              |
| E26       | VSS       | Power/Other           |              |
| E27       | VSS       | Power/Other           |              |
| E28       | VSS       | Power/Other           |              |
| E29       | VSS       | Power/Other           |              |
| F2        | FC5       | Common Clock          | Input        |
| F3        | BR0#      | Common Clock          | Input/Output |
| F4        | VSS       | Power/Other           |              |
| F5        | RS1#      | Common Clock          | Input        |
| F6        | IMPSEL    | Power/Other           | Input        |
| F7        | VSS       | Power/Other           |              |
| F8        | D17#      | Source Synch          | Input/Output |
| F9        | D18#      | Source Synch          | Input/Output |
| F10       | VSS       | Power/Other           |              |
| F11       | D23#      | Source Synch          | Input/Output |
| F12       | D24#      | Source Synch          | Input/Output |
| F13       | VSS       | Power/Other           |              |
| F14       | D28#      | Source Synch          | Input/Output |



**Table 24. Numerical Land Assignment** 

**Table 24. Numerical Land Assignment** 

| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
|-----------|-----------|-----------------------|--------------|
| F15       | D30#      | Source Synch          | Input/Output |
| F16       | VSS       | Power/Other           | ' '          |
| F17       | D37#      | Source Synch          | Input/Output |
| F18       | D38#      | Source Synch          | Input/Output |
| F19       | VSS       | Power/Other           | ' '          |
| F20       | D41#      | Source Synch          | Input/Output |
| F21       | D43#      | Source Synch          | Input/Output |
| F22       | VSS       | Power/Other           |              |
| F23       | RESERVED  |                       |              |
| F24       | TESTHI7   | Power/Other           | Input        |
| F25       | TESTHI2   | Power/Other           | Input        |
| F26       | TESTHI0   | Power/Other           | Input        |
| F27       | VTT_SEL   | Power/Other           | Output       |
| F28       | BCLK0     | Clock                 | Input        |
| F29       | RESERVED  |                       |              |
| G1        | VSS       | Power/Other           |              |
| G2        | FC1       | Power/Other           | Input        |
| G3        | TESTHI8   | Power/Other           | Input        |
| G4        | TESTHI9   | Power/Other           | Input        |
| G5        | FC7       | Source Synch          | Output       |
| G6        | RESERVED  | -                     | ·            |
| G7        | DEFER#    | Common Clock          | Input        |
| G8        | BPRI#     | Common Clock          | Input        |
| G9        | D16#      | Source Synch          | Input/Output |
| G10       | RESERVED  |                       |              |
| G11       | DBI1#     | Source Synch          | Input/Output |
| G12       | DSTBN1#   | Source Synch          | Input/Output |
| G13       | D27#      | Source Synch          | Input/Output |
| G14       | D29#      | Source Synch          | Input/Output |
| G15       | D31#      | Source Synch          | Input/Output |
| G16       | D32#      | Source Synch          | Input/Output |
| G17       | D36#      | Source Synch          | Input/Output |
| G18       | D35#      | Source Synch          | Input/Output |
| G19       | DSTBP2#   | Source Synch          | Input/Output |
| G20       | DSTBN2#   | Source Synch          | Input/Output |
| G21       | D44#      | Source Synch          | Input/Output |
| G22       | D47#      | Source Synch          | Input/Output |
| G23       | RESET#    | Common Clock          | Input        |
| G24       | TESTHI6   | Power/Other           | Input        |
| G25       | TESTHI3   | Power/Other           | Input        |

|           | T            |                       |              |
|-----------|--------------|-----------------------|--------------|
| Land<br># | Land Name    | Signal Buffer<br>Type | Direction    |
| G26       | TESTHI5      | Power/Other           | Input        |
| G27       | TESTHI4      | Power/Other           | Input        |
| G28       | BCLK1        | Clock                 | Input        |
| G29       | BSEL0        | Power/Other           | Output       |
| G30       | BSEL2        | Power/Other           | Output       |
| H1        | GTLREF0      | Power/Other           | Input        |
| H2        | GTLREF1      | Power/Other           | Input        |
| Н3        | VSS          | Power/Other           |              |
| H4        | RSP#         | Common Clock          | Input        |
| H5        | TESTHI10     | Power/Other           | Input        |
| Н6        | VSS          | Power/Other           |              |
| H7        | VSS          | Power/Other           |              |
| Н8        | VSS          | Power/Other           |              |
| H9        | VSS          | Power/Other           |              |
| H10       | VSS          | Power/Other           |              |
| H11       | VSS          | Power/Other           |              |
| H12       | VSS          | Power/Other           |              |
| H13       | VSS          | Power/Other           |              |
| H14       | VSS          | Power/Other           |              |
| H15       | DP1#         | Common Clock          | Input/Output |
| H16       | DP2#         | Common Clock          | Input/Output |
| H17       | VSS          | Power/Other           |              |
| H18       | VSS          | Power/Other           |              |
| H19       | VSS          | Power/Other           |              |
| H20       | VSS          | Power/Other           |              |
| H21       | VSS          | Power/Other           |              |
| H22       | VSS          | Power/Other           |              |
| H23       | VSS          | Power/Other           |              |
| H24       | VSS          | Power/Other           |              |
| H25       | VSS          | Power/Other           |              |
| H26       | VSS          | Power/Other           |              |
| H27       | VSS          | Power/Other           |              |
| H28       | VSS          | Power/Other           |              |
| H29       | FC15         | Power/Other           | Output       |
| H30       | BSEL1        | Power/Other           | Output       |
| J1        | VTT_OUT_LEFT | Power/Other           | Output       |
| J2        | COMP4        | Power/Other           | Input        |
| J3        | RESERVED     |                       |              |
| J4        | VSS          | Power/Other           |              |
| J5        | REQ1#        | Source Synch          | Input/Output |



**Table 24. Numerical Land Assignment** 

| rabie     | 24.Numer  | icai Land As          | signment     |
|-----------|-----------|-----------------------|--------------|
| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
| J6        | REQ4#     | Source Synch          | Input/Output |
| J7        | VSS       | Power/Other           |              |
| J8        | VCC       | Power/Other           |              |
| J9        | VCC       | Power/Other           |              |
| J10       | VCC       | Power/Other           |              |
| J11       | VCC       | Power/Other           |              |
| J12       | VCC       | Power/Other           |              |
| J13       | VCC       | Power/Other           |              |
| J14       | VCC       | Power/Other           |              |
| J15       | VCC       | Power/Other           |              |
| J16       | DP0#      | Common Clock          | Input/Output |
| J17       | DP3#      | Common Clock          | Input/Output |
| J18       | VCC       | Power/Other           |              |
| J19       | VCC       | Power/Other           |              |
| J20       | VCC       | Power/Other           |              |
| J21       | VCC       | Power/Other           |              |
| J22       | VCC       | Power/Other           |              |
| J23       | VCC       | Power/Other           |              |
| J24       | VCC       | Power/Other           |              |
| J25       | VCC       | Power/Other           |              |
| J26       | VCC       | Power/Other           |              |
| J27       | VCC       | Power/Other           |              |
| J28       | VCC       | Power/Other           |              |
| J29       | VCC       | Power/Other           |              |
| J30       | VCC       | Power/Other           |              |
| K1        | LINTO     | Asynch GTL+           | Input        |
| K2        | VSS       | Power/Other           |              |
| К3        | A20M#     | Asynch GTL+           | Input        |
| K4        | REQ0#     | Source Synch          | Input/Output |
| K5        | VSS       | Power/Other           |              |
| K6        | REQ3#     | Source Synch          | Input/Output |
| K7        | VSS       | Power/Other           |              |
| K8        | VCC       | Power/Other           |              |
| K23       | VCC       | Power/Other           |              |
| K24       | VCC       | Power/Other           |              |
| K25       | VCC       | Power/Other           |              |
| K26       | VCC       | Power/Other           |              |
| K27       | VCC       | Power/Other           |              |
| K28       | VCC       | Power/Other           |              |
| K29       | VCC       | Power/Other           |              |

**Table 24. Numerical Land Assignment** 

| Tubic     | 24.110111101 | iour Luria 713        | Joiginnent   |
|-----------|--------------|-----------------------|--------------|
| Land<br># | Land Name    | Signal Buffer<br>Type | Direction    |
| K30       | VCC          | Power/Other           |              |
| L1        | LINT1        | Asynch GTL+           | Input        |
| L2        | TESTHI13     | Asynch GTL+           | Input        |
| L3        | VSS          | Power/Other           |              |
| L4        | A6#          | Source Synch          | Input/Output |
| L5        | A3#          | Source Synch          | Input/Output |
| L6        | VSS          | Power/Other           |              |
| L7        | VSS          | Power/Other           |              |
| L8        | VCC          | Power/Other           |              |
| L23       | VSS          | Power/Other           |              |
| L24       | VSS          | Power/Other           |              |
| L25       | VSS          | Power/Other           |              |
| L26       | VSS          | Power/Other           |              |
| L27       | VSS          | Power/Other           |              |
| L28       | VSS          | Power/Other           |              |
| L29       | VSS          | Power/Other           |              |
| L30       | VSS          | Power/Other           |              |
| M1        | VSS          | Power/Other           |              |
| M2        | THERMTRIP#   | Asynch GTL+           | Output       |
| М3        | STPCLK#      | Asynch GTL+           | Input        |
| M4        | A7#          | Source Synch          | Input/Output |
| M5        | A5#          | Source Synch          | Input/Output |
| M6        | REQ2#        | Source Synch          | Input/Output |
| M7        | VSS          | Power/Other           |              |
| M8        | VCC          | Power/Other           |              |
| M23       | VCC          | Power/Other           |              |
| M24       | VCC          | Power/Other           |              |
| M25       | VCC          | Power/Other           |              |
| M26       | VCC          | Power/Other           |              |
| M27       | VCC          | Power/Other           |              |
| M28       | VCC          | Power/Other           |              |
| M29       | VCC          | Power/Other           |              |
| M30       | VCC          | Power/Other           |              |
| N1        | PWRGOOD      | Power/Other           | Input        |
| N2        | IGNNE#       | Asynch GTL+           | Input        |
| N3        | VSS          | Power/Other           |              |
| N4        | RESERVED     |                       |              |
| N5        | RESERVED     |                       |              |
| N6        | VSS          | Power/Other           |              |
| N7        | VSS          | Power/Other           |              |
| 1         | i            | 1                     | i .          |



**Table 24. Numerical Land Assignment** 

**Table 24. Numerical Land Assignment** 

| Land<br># | Land Name  | Signal Buffer<br>Type | Direction    |
|-----------|------------|-----------------------|--------------|
| N8        | VCC        | Power/Other           |              |
| N23       | VCC        | Power/Other           |              |
| N24       | VCC        | Power/Other           |              |
| N25       | VCC        | Power/Other           |              |
| N26       | VCC        | Power/Other           |              |
| N27       | VCC        | Power/Other           |              |
| N28       | VCC        | Power/Other           |              |
| N29       | VCC        | Power/Other           |              |
| N30       | VCC        | Power/Other           |              |
| P1        | TESTHI11   | Power/Other           | Input        |
| P2        | SMI#       | Asynch GTL+           | Input        |
| Р3        | INIT#      | Asynch GTL+           | Input        |
| P4        | VSS        | Power/Other           |              |
| P5        | RESERVED   |                       |              |
| P6        | A4#        | Source Synch          | Input/Output |
| Р7        | VSS        | Power/Other           |              |
| Р8        | VCC        | Power/Other           |              |
| P23       | VSS        | Power/Other           |              |
| P24       | VSS        | Power/Other           |              |
| P25       | VSS        | Power/Other           |              |
| P26       | VSS        | Power/Other           |              |
| P27       | VSS        | Power/Other           |              |
| P28       | VSS        | Power/Other           |              |
| P29       | VSS        | Power/Other           |              |
| P30       | VSS        | Power/Other           |              |
| R1        | FC2        | Power/Other           | Input        |
| R2        | VSS        | Power/Other           |              |
| R3        | FERR#/PBE# | Asynch GTL+           | Output       |
| R4        | A8#        | Source Synch          | Input/Output |
| R5        | VSS        | Power/Other           |              |
| R6        | ADSTB0#    | Source Synch          | Input/Output |
| R7        | VSS        | Power/Other           |              |
| R8        | VCC        | Power/Other           |              |
| R23       | VSS        | Power/Other           |              |
| R24       | VSS        | Power/Other           |              |
| R25       | VSS        | Power/Other           |              |
| R26       | VSS        | Power/Other           |              |
| R27       | VSS        | Power/Other           |              |
| R28       | VSS        | Power/Other           |              |
| R29       | VSS        | Power/Other           |              |

| Table 24. Numerical Land Assignmen |           |                       |              |  |
|------------------------------------|-----------|-----------------------|--------------|--|
| Land<br>#                          | Land Name | Signal Buffer<br>Type | Direction    |  |
| R30                                | VSS       | Power/Other           |              |  |
| T1                                 | COMP1     | Power/Other           | Input        |  |
| T2                                 | COMP5     | Power/Other           | Input        |  |
| T3                                 | VSS       | Power/Other           |              |  |
| T4                                 | A11#      | Source Synch          | Input/Output |  |
| T5                                 | A9#       | Source Synch          | Input/Output |  |
| T6                                 | VSS       | Power/Other           |              |  |
| T7                                 | VSS       | Power/Other           |              |  |
| Т8                                 | VCC       | Power/Other           |              |  |
| T23                                | VCC       | Power/Other           |              |  |
| T24                                | VCC       | Power/Other           |              |  |
| T25                                | VCC       | Power/Other           |              |  |
| T26                                | VCC       | Power/Other           |              |  |
| T27                                | VCC       | Power/Other           |              |  |
| T28                                | VCC       | Power/Other           |              |  |
| T29                                | VCC       | Power/Other           |              |  |
| T30                                | VCC       | Power/Other           |              |  |
| U1                                 | VSS       | Power/Other           |              |  |
| U2                                 | APO#      | Common Clock          | Input/Output |  |
| U3                                 | AP1#      | Common Clock          | Input/Output |  |
| U4                                 | A13#      | Source Synch          | Input/Output |  |
| U5                                 | A12#      | Source Synch          | Input/Output |  |
| U6                                 | A10#      | Source Synch          | Input/Output |  |
| U7                                 | VSS       | Power/Other           |              |  |
| U8                                 | VCC       | Power/Other           |              |  |
| U23                                | VCC       | Power/Other           |              |  |
| U24                                | VCC       | Power/Other           |              |  |
| U25                                | VCC       | Power/Other           |              |  |
| U26                                | VCC       | Power/Other           |              |  |
| U27                                | VCC       | Power/Other           |              |  |
| U28                                | VCC       | Power/Other           |              |  |
| U29                                | VCC       | Power/Other           |              |  |
| U30                                | VCC       | Power/Other           |              |  |
| V1                                 | MSID1     | Power/Other           | Output       |  |
| V2                                 | LL_ID0    | Power/Other           | Output       |  |
| V3                                 | VSS       | Power/Other           |              |  |
| V4                                 | A15#      | Source Synch          | Input/Output |  |
| V5                                 | A14#      | Source Synch          | Input/Output |  |
| V6                                 | VSS       | Power/Other           |              |  |
| V7                                 | VSS       | Power/Other           |              |  |
|                                    |           |                       |              |  |

Y29

VCC

Power/Other



**Table 24. Numerical Land Assignment** 

Land Signal Buffer **Land Name Direction** Type ٧8 VCC Power/Other V23 VSS Power/Other V24 VSS Power/Other V25 **VSS** Power/Other V26 VSS Power/Other V27 VSS Power/Other V28 VSS Power/Other V29 VSS Power/Other V30 VSS Power/Other W1 MSID0 Power/Other Output W2 TESTHI12 Power/Other Input W3 TESTHI1 Power/Other Input W4 VSS Power/Other W5 A16# Source Synch Input/Output W6 A18# Source Synch Input/Output W7 VSS Power/Other W8 VCC Power/Other W23 VCC Power/Other W24 VCC Power/Other W25 VCC Power/Other W26 VCC Power/Other W27 VCC Power/Other VCC W28 Power/Other Power/Other W29 VCC W30 VCC Power/Other BOOTSELECT Power/Other Y1 Input Y2 VSS Power/Other Υ3 **RESERVED** A20# Input/Output Y4 Source Synch Y5 VSS Power/Other Υ6 A19# Source Synch Input/Output Υ7 VSS Power/Other Υ8 VCC Power/Other Y23 VCC Power/Other Y24 VCC Power/Other Y25 VCC Power/Other Y26 VCC Power/Other Y27 VCC Power/Other Y28 VCC Power/Other

**Table 24. Numerical Land Assignment** 

|           | 24.Numer          | cai Lanu As           | Significant  |
|-----------|-------------------|-----------------------|--------------|
| Land<br># | Land Name         | Signal Buffer<br>Type | Direction    |
| Y30       | VCC               | Power/Other           |              |
| AA1       | VTT_OUT_RIG<br>HT | Power/Other           | Output       |
| AA2       | LL_ID1            | Power/Other           | Output       |
| AA3       | VSS               | Power/Other           |              |
| AA4       | A21#              | Source Synch          | Input/Output |
| AA5       | A23#              | Source Synch          | Input/Output |
| AA6       | VSS               | Power/Other           |              |
| AA7       | VSS               | Power/Other           |              |
| AA8       | VCC               | Power/Other           |              |
| AA23      | VSS               | Power/Other           |              |
| AA24      | VSS               | Power/Other           |              |
| AA25      | VSS               | Power/Other           |              |
| AA26      | VSS               | Power/Other           |              |
| AA27      | VSS               | Power/Other           |              |
| AA28      | VSS               | Power/Other           |              |
| AA29      | VSS               | Power/Other           |              |
| AA30      | VSS               | Power/Other           |              |
| AB1       | VSS               | Power/Other           |              |
| AB2       | IERR#             | Asynch GTL+           | Output       |
| AB3       | MCERR#            | Common Clock          | Input/Output |
| AB4       | A26#              | Source Synch          | Input/Output |
| AB5       | A24#              | Source Synch          | Input/Output |
| AB6       | A17#              | Source Synch          | Input/Output |
| AB7       | VSS               | Power/Other           |              |
| AB8       | VCC               | Power/Other           |              |
| AB23      | VSS               | Power/Other           |              |
| AB24      | VSS               | Power/Other           |              |
| AB25      | VSS               | Power/Other           |              |
| AB26      | VSS               | Power/Other           |              |
| AB27      | VSS               | Power/Other           |              |
| AB28      | VSS               | Power/Other           |              |
| AB29      | VSS               | Power/Other           |              |
| AB30      | VSS               | Power/Other           |              |
| AC1       | TMS               | TAP                   | Input        |
| AC2       | DBR#              | Power/Other           | Output       |
| AC3       | VSS               | Power/Other           |              |
| AC4       | RESERVED          |                       |              |
| AC5       | A25#              | Source Synch          | Input/Output |
| AC6       | VSS               | Power/Other           |              |
|           |                   |                       |              |



**Table 24. Numerical Land Assignment** 

**Table 24. Numerical Land Assignment** 

| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
|-----------|-----------|-----------------------|--------------|
| AC7       | VSS       | Power/Other           |              |
| AC8       | VCC       | Power/Other           |              |
| AC23      | VCC       | Power/Other           |              |
| AC24      | VCC       | Power/Other           |              |
| AC25      | VCC       | Power/Other           |              |
| AC26      | VCC       | Power/Other           |              |
| AC27      | VCC       | Power/Other           |              |
| AC28      | VCC       | Power/Other           |              |
| AC29      | VCC       | Power/Other           |              |
| AC30      | VCC       | Power/Other           |              |
| AD1       | TDI       | TAP                   | Input        |
| AD2       | BPM2#     | Common Clock          | Input/Output |
| AD3       | BINIT#    | Common Clock          | Input/Output |
| AD4       | VSS       | Power/Other           |              |
| AD5       | ADSTB1#   | Source Synch          | Input/Output |
| AD6       | A22#      | Source Synch          | Input/Output |
| AD7       | VSS       | Power/Other           |              |
| AD8       | VCC       | Power/Other           |              |
| AD23      | VCC       | Power/Other           |              |
| AD24      | VCC       | Power/Other           |              |
| AD25      | VCC       | Power/Other           |              |
| AD26      | VCC       | Power/Other           |              |
| AD27      | VCC       | Power/Other           |              |
| AD28      | VCC       | Power/Other           |              |
| AD29      | VCC       | Power/Other           |              |
| AD30      | VCC       | Power/Other           |              |
| AE1       | TCK       | TAP                   | Input        |
| AE2       | VSS       | Power/Other           |              |
| AE3       | RESERVED  |                       |              |
| AE4       | RESERVED  |                       |              |
| AE5       | VSS       | Power/Other           |              |
| AE6       | RESERVED  |                       |              |
| AE7       | VSS       | Power/Other           |              |
| AE8       | SKTOCC#   | Power/Other           | Output       |
| AE9       | VCC       | Power/Other           |              |
| AE10      | VSS       | Power/Other           |              |
| AE11      | VCC       | Power/Other           |              |
| AE12      | VCC       | Power/Other           |              |
| AE13      | VSS       | Power/Other           |              |
| AE14      | VCC       | Power/Other           |              |

| Land Name         Signal Buffer Type         Direction           AE15         VCC         Power/Other         ————————————————————————————————————                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | rabie | 24.Numer  | icai Land As | signinent    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|--------------|--------------|
| AE16         VSS         Power/Other           AE17         VSS         Power/Other           AE18         VCC         Power/Other           AE19         VCC         Power/Other           AE20         VSS         Power/Other           AE21         VCC         Power/Other           AE22         VCC         Power/Other           AE23         VCC         Power/Other           AE24         VSS         Power/Other           AE25         VSS         Power/Other           AE26         VSS         Power/Other           AE27         VSS         Power/Other           AE28         VSS         Power/Other           AE29         VSS         Power/Other           AE30         VSS         Power/Other           AF1         TDO         TAP         Output           AF2         BPM4#         Common Clock         Input/Output           AF3         VSS         Power/Other           AF4         A28#         Source Synch         Input/Output           AF5         A27#         Source Synch         Input/Output           AF6         VSS         Power/Other           AF8 </th <th></th> <th>Land Name</th> <th></th> <th>Direction</th>                                                                                                                                                                                                                          |       | Land Name |              | Direction    |
| AE17         VSS         Power/Other           AE18         VCC         Power/Other           AE19         VCC         Power/Other           AE20         VSS         Power/Other           AE21         VCC         Power/Other           AE22         VCC         Power/Other           AE23         VCC         Power/Other           AE24         VSS         Power/Other           AE25         VSS         Power/Other           AE26         VSS         Power/Other           AE27         VSS         Power/Other           AE28         VSS         Power/Other           AE29         VSS         Power/Other           AE29         VSS         Power/Other           AE30         VSS         Power/Other           AF1         TDO         TAP         Output           AF2         BPM4#         Common Clock         Input/Output           AF3         VSS         Power/Other           AF4         A28#         Source Synch         Input/Output           AF5         A27#         Source Synch         Input/Output           AF6         VSS         Power/Other           AF9 </td <td>AE15</td> <td>VCC</td> <td>Power/Other</td> <td></td>                                                                                                                                                                                                                          | AE15  | VCC       | Power/Other  |              |
| AE18         VCC         Power/Other           AE19         VCC         Power/Other           AE20         VSS         Power/Other           AE21         VCC         Power/Other           AE22         VCC         Power/Other           AE23         VCC         Power/Other           AE24         VSS         Power/Other           AE25         VSS         Power/Other           AE26         VSS         Power/Other           AE27         VSS         Power/Other           AE28         VSS         Power/Other           AE29         VSS         Power/Other           AE29         VSS         Power/Other           AE29         VSS         Power/Other           AF1         TDO         TAP         Output           AF2         BPM4#         Common Clock         Input/Output           AF3         VSS         Power/Other           AF4         A28#         Source Synch         Input/Output           AF5         A27#         Source Synch         Input/Output           AF6         VSS         Power/Other           AF7         VSS         Power/Other           AF8 <td>AE16</td> <td>VSS</td> <td>Power/Other</td> <td></td>                                                                                                                                                                                                                                | AE16  | VSS       | Power/Other  |              |
| AE19 VCC Power/Other AE20 VSS Power/Other AE21 VCC Power/Other AE22 VCC Power/Other AE23 VCC Power/Other AE24 VSS Power/Other AE25 VSS Power/Other AE26 VSS Power/Other AE27 VSS Power/Other AE28 VSS Power/Other AE29 VSS Power/Other AE29 VSS Power/Other AE30 VSS Power/Other AE40 VSS Power/Other AE50 VSS Power/Other AE51 TDO TAP Output AF1 TDO TAP Input/Output AF2 BPM4# Common Clock Input/Output AF3 VSS Power/Other AF4 A28# Source Synch Input/Output AF5 A27# Source Synch Input/Output AF6 VSS Power/Other AF7 VSS Power/Other AF7 VSS Power/Other AF8 VCC Power/Other AF9 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF20 VSS Power/Other AF21 VCC Power/Other AF22 VCC Power/Other AF22 VCC Power/Other | AE17  | VSS       | Power/Other  |              |
| AE20 VSS Power/Other AE21 VCC Power/Other AE22 VCC Power/Other AE23 VCC Power/Other AE24 VSS Power/Other AE25 VSS Power/Other AE26 VSS Power/Other AE27 VSS Power/Other AE28 VSS Power/Other AE29 VSS Power/Other AE30 VSS Power/Other AE40 VSS Power/Other AE50 VSS Power/Other AE29 VSS Power/Other AE40 VSS Power/Other AE50 VSS Power/Other AE50 VSS Power/Other AE60 VSS Power/Other AE70 VSS Power/Other AE71 TDO TAP Output AF71 TDO TAP Input/Output AF72 BPM4# Common Clock Input/Output AF73 VSS Power/Other AF74 A28# Source Synch Input/Output AF75 A27# Source Synch Input/Output AF76 VSS Power/Other AF77 VSS Power/Other AF79 VCC Power/Other AF8 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF10 VSS Power/Other AF11 VSS Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF20 VSS Power/Other AF22 VCC Power/Other AF22 VCC Power/Other AF23 VSS Power/Other                                                                                                                      | AE18  | VCC       | Power/Other  |              |
| AE21 VCC Power/Other AE22 VCC Power/Other AE23 VCC Power/Other AE24 VSS Power/Other AE25 VSS Power/Other AE26 VSS Power/Other AE27 VSS Power/Other AE28 VSS Power/Other AE29 VSS Power/Other AE30 VSS Power/Other AE30 VSS Power/Other AE47 TDO TAP Output AF1 TDO TAP Output AF2 BPM4# Common Clock Input/Output AF3 VSS Power/Other AF4 A28# Source Synch Input/Output AF5 A27# Source Synch Input/Output AF6 VSS Power/Other AF7 VSS Power/Other AF8 VCC Power/Other AF9 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF20 VSS Power/Other AF21 VCC Power/Other AF22 VCC Power/Other AF22 VCC Power/Other                                                                                                                                                                                                                                                                                                                                 | AE19  | VCC       | Power/Other  |              |
| AE22 VCC Power/Other AE23 VCC Power/Other AE24 VSS Power/Other AE25 VSS Power/Other AE26 VSS Power/Other AE27 VSS Power/Other AE28 VSS Power/Other AE29 VSS Power/Other AE30 VSS Power/Other AE40 VSS Power/Other AE50 VSS Power/Other AE50 VSS Power/Other AE60 VSS Power/Other AE60 VSS Power/Other AE70 VSS Power/Other AE71 TDO TAP Output AF71 TDO TAP Output AF72 BPM4# Common Clock Input/Output AF73 VSS Power/Other AF74 A28# Source Synch Input/Output AF75 A27# Source Synch Input/Output AF76 VSS Power/Other AF77 VSS Power/Other AF78 VCC Power/Other AF9 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF20 VSS Power/Other AF21 VCC Power/Other AF22 VCC Power/Other AF22 VCC Power/Other AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                        | AE20  | VSS       | Power/Other  |              |
| AE23         VCC         Power/Other           AE24         VSS         Power/Other           AE25         VSS         Power/Other           AE26         VSS         Power/Other           AE27         VSS         Power/Other           AE28         VSS         Power/Other           AE29         VSS         Power/Other           AE30         VSS         Power/Other           AF1         TDO         TAP         Output           AF2         BPM4#         Common Clock         Input/Output           AF3         VSS         Power/Other           AF4         A28#         Source Synch         Input/Output           AF5         A27#         Source Synch         Input/Output           AF6         VSS         Power/Other           AF7         VSS         Power/Other           AF8         VCC         Power/Other           AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF14         VCC         Power/Other           AF15 <td>AE21</td> <td>VCC</td> <td>Power/Other</td> <td></td>                                                                                                                                                                                                                                 | AE21  | VCC       | Power/Other  |              |
| AE24         VSS         Power/Other           AE25         VSS         Power/Other           AE26         VSS         Power/Other           AE27         VSS         Power/Other           AE28         VSS         Power/Other           AE29         VSS         Power/Other           AE30         VSS         Power/Other           AF1         TDO         TAP         Output           AF2         BPM4#         Common Clock         Input/Output           AF3         VSS         Power/Other           AF4         A28#         Source Synch         Input/Output           AF5         A27#         Source Synch         Input/Output           AF6         VSS         Power/Other           AF7         VSS         Power/Other           AF8         VCC         Power/Other           AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16 <td>AE22</td> <td>VCC</td> <td>Power/Other</td> <td></td>                                                                                                                                                                                                                                 | AE22  | VCC       | Power/Other  |              |
| AE25 VSS Power/Other AE26 VSS Power/Other AE27 VSS Power/Other AE28 VSS Power/Other AE29 VSS Power/Other AE30 VSS Power/Other AF1 TDO TAP Output AF2 BPM4# Common Clock Input/Output AF3 VSS Power/Other AF4 A28# Source Synch Input/Output AF5 A27# Source Synch Input/Output AF6 VSS Power/Other AF7 VSS Power/Other AF8 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF19 VCC Power/Other AF20 VSS Power/Other AF21 VCC Power/Other AF22 VCC Power/Other AF22 VCC Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | AE23  | VCC       | Power/Other  |              |
| AE26 VSS Power/Other AE27 VSS Power/Other AE28 VSS Power/Other AE29 VSS Power/Other AE30 VSS Power/Other AF1 TDO TAP Output AF2 BPM4# Common Clock Input/Output AF3 VSS Power/Other AF4 A28# Source Synch Input/Output AF5 A27# Source Synch Input/Output AF6 VSS Power/Other AF7 VSS Power/Other AF8 VCC Power/Other AF9 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF20 VSS Power/Other AF20 VSS Power/Other AF21 VCC Power/Other AF22 VCC Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | AE24  | VSS       | Power/Other  |              |
| AE27 VSS Power/Other AE28 VSS Power/Other AE29 VSS Power/Other AE30 VSS Power/Other AF1 TDO TAP Output AF2 BPM4# Common Clock Input/Output AF3 VSS Power/Other AF4 A28# Source Synch Input/Output AF5 A27# Source Synch Input/Output AF6 VSS Power/Other AF7 VSS Power/Other AF8 VCC Power/Other AF9 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF20 VSS Power/Other AF20 VSS Power/Other AF21 VCC Power/Other AF22 VCC Power/Other AF22 VCC Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | AE25  | VSS       | Power/Other  |              |
| AE28 VSS Power/Other AE29 VSS Power/Other AE30 VSS Power/Other  AF1 TDO TAP Output AF2 BPM4# Common Clock Input/Output AF3 VSS Power/Other  AF4 A28# Source Synch Input/Output AF5 A27# Source Synch Input/Output AF6 VSS Power/Other  AF7 VSS Power/Other  AF8 VCC Power/Other  AF9 VCC Power/Other  AF10 VSS Power/Other  AF11 VCC Power/Other  AF12 VCC Power/Other  AF13 VSS Power/Other  AF14 VCC Power/Other  AF15 VCC Power/Other  AF18 VCC Power/Other  AF19 VCC Power/Other  AF10 VSS Power/Other  AF11 VCC Power/Other  AF11 VCC Power/Other  AF12 VCC Power/Other  AF13 VSS Power/Other  AF14 VCC Power/Other  AF15 VCC Power/Other  AF16 VSS Power/Other  AF17 VSS Power/Other  AF18 VCC Power/Other  AF19 VCC Power/Other  AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF22 VCC Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AE26  | VSS       | Power/Other  |              |
| AE29 VSS Power/Other AE30 VSS Power/Other  AF1 TDO TAP Output  AF2 BPM4# Common Clock Input/Output  AF3 VSS Power/Other  AF4 A28# Source Synch Input/Output  AF5 A27# Source Synch Input/Output  AF6 VSS Power/Other  AF7 VSS Power/Other  AF8 VCC Power/Other  AF9 VCC Power/Other  AF10 VSS Power/Other  AF11 VCC Power/Other  AF11 VCC Power/Other  AF12 VCC Power/Other  AF13 VSS Power/Other  AF14 VCC Power/Other  AF15 VCC Power/Other  AF16 VSS Power/Other  AF17 VSS Power/Other  AF18 VCC Power/Other  AF19 VCC Power/Other  AF10 VSS Power/Other  AF10 VSS Power/Other  AF11 VCC Power/Other  AF12 VCC Power/Other  AF14 VCC Power/Other  AF15 VCC Power/Other  AF16 VSS Power/Other  AF17 VSS Power/Other  AF18 VCC Power/Other  AF20 VSS Power/Other  AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | AE27  | VSS       | Power/Other  |              |
| AE30         VSS         Power/Other           AF1         TDO         TAP         Output           AF2         BPM4#         Common Clock         Input/Output           AF3         VSS         Power/Other           AF4         A28#         Source Synch         Input/Output           AF5         A27#         Source Synch         Input/Output           AF6         VSS         Power/Other           AF7         VSS         Power/Other           AF8         VCC         Power/Other           AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22 <td>AE28</td> <td>VSS</td> <td>Power/Other</td> <td></td>                                                                                                                                                                                                                                 | AE28  | VSS       | Power/Other  |              |
| AF1         TDO         TAP         Output           AF2         BPM4#         Common Clock         Input/Output           AF3         VSS         Power/Other           AF4         A28#         Source Synch         Input/Output           AF5         A27#         Source Synch         Input/Output           AF6         VSS         Power/Other           AF7         VSS         Power/Other           AF8         VCC         Power/Other           AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other                                                                                                                                                                                                                                                                                                          | AE29  | VSS       | Power/Other  |              |
| AF2         BPM4#         Common Clock         Input/Output           AF3         VSS         Power/Other           AF4         A28#         Source Synch         Input/Output           AF5         A27#         Source Synch         Input/Output           AF6         VSS         Power/Other           AF7         VSS         Power/Other           AF8         VCC         Power/Other           AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other                                                                                                                                                                                                                                                                                                                | AE30  | VSS       | Power/Other  |              |
| AF3 VSS Power/Other  AF4 A28# Source Synch Input/Output  AF5 A27# Source Synch Input/Output  AF6 VSS Power/Other  AF7 VSS Power/Other  AF8 VCC Power/Other  AF9 VCC Power/Other  AF10 VSS Power/Other  AF11 VCC Power/Other  AF12 VCC Power/Other  AF13 VSS Power/Other  AF14 VCC Power/Other  AF15 VCC Power/Other  AF16 VSS Power/Other  AF17 VSS Power/Other  AF18 VCC Power/Other  AF19 VCC Power/Other  AF19 VCC Power/Other  AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF22 VCC Power/Other  AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AF1   | TDO       | TAP          | Output       |
| AF4 A28# Source Synch Input/Output AF5 A27# Source Synch Input/Output AF6 VSS Power/Other AF7 VSS Power/Other AF8 VCC Power/Other AF9 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power/Other AF17 VSS Power/Other AF18 VCC Power/Other AF19 VCC Power/Other AF20 VSS Power/Other AF21 VCC Power/Other AF22 VCC Power/Other AF22 VCC Power/Other AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AF2   | BPM4#     | Common Clock | Input/Output |
| AF5         A27#         Source Synch         Input/Output           AF6         VSS         Power/Other           AF7         VSS         Power/Other           AF8         VCC         Power/Other           AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other           AF23         VSS         Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                          | AF3   | VSS       | Power/Other  |              |
| AF6         VSS         Power/Other           AF7         VSS         Power/Other           AF8         VCC         Power/Other           AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other           AF23         VSS         Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AF4   | A28#      | Source Synch | Input/Output |
| AF7         VSS         Power/Other           AF8         VCC         Power/Other           AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other           AF23         VSS         Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | AF5   | A27#      | Source Synch | Input/Output |
| AF8         VCC         Power/Other           AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other           AF23         VSS         Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | AF6   | VSS       | Power/Other  |              |
| AF9         VCC         Power/Other           AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other           AF23         VSS         Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AF7   | VSS       | Power/Other  |              |
| AF10         VSS         Power/Other           AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other           AF23         VSS         Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | AF8   | VCC       | Power/Other  |              |
| AF11         VCC         Power/Other           AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other           AF23         VSS         Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AF9   | VCC       | Power/Other  |              |
| AF12         VCC         Power/Other           AF13         VSS         Power/Other           AF14         VCC         Power/Other           AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other           AF23         VSS         Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | AF10  | VSS       | Power/Other  |              |
| AF13 VSS Power/Other  AF14 VCC Power/Other  AF15 VCC Power/Other  AF16 VSS Power/Other  AF17 VSS Power/Other  AF18 VCC Power/Other  AF19 VCC Power/Other  AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AF11  | VCC       | Power/Other  |              |
| AF14 VCC Power/Other  AF15 VCC Power/Other  AF16 VSS Power/Other  AF17 VSS Power/Other  AF18 VCC Power/Other  AF19 VCC Power/Other  AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | AF12  | VCC       | Power/Other  |              |
| AF15         VCC         Power/Other           AF16         VSS         Power/Other           AF17         VSS         Power/Other           AF18         VCC         Power/Other           AF19         VCC         Power/Other           AF20         VSS         Power/Other           AF21         VCC         Power/Other           AF22         VCC         Power/Other           AF23         VSS         Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | AF13  | VSS       | Power/Other  |              |
| AF16 VSS Power/Other  AF17 VSS Power/Other  AF18 VCC Power/Other  AF19 VCC Power/Other  AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AF14  | VCC       | Power/Other  |              |
| AF17 VSS Power/Other  AF18 VCC Power/Other  AF19 VCC Power/Other  AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AF15  | VCC       | Power/Other  |              |
| AF18 VCC Power/Other  AF19 VCC Power/Other  AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AF16  | VSS       | Power/Other  |              |
| AF19 VCC Power/Other  AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | AF17  | VSS       | Power/Other  |              |
| AF20 VSS Power/Other  AF21 VCC Power/Other  AF22 VCC Power/Other  AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | AF18  | VCC       | Power/Other  |              |
| AF21 VCC Power/Other AF22 VCC Power/Other AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AF19  | VCC       | Power/Other  |              |
| AF22 VCC Power/Other AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | AF20  | VSS       | Power/Other  |              |
| AF23 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | AF21  | VCC       | Power/Other  |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AF22  | VCC       | Power/Other  |              |
| AF24 VSS Power/Other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | AF23  | VSS       | Power/Other  |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AF24  | VSS       | Power/Other  |              |



**Table 24. Numerical Land Assignment** 

Land Signal Buffer **Land Name Direction Type** AF25 VSS Power/Other AF26 VSS Power/Other AF27 VSS Power/Other AF28 **VSS** Power/Other AF29 VSS Power/Other AF30 VSS Power/Other AG1 TRST# TAP Input AG2 BPM3# Common Clock Input/Output BPM5# Input/Output AG3 Common Clock AG4 A30# Source Synch Input/Output AG5 A31# Source Synch Input/Output AG6 A29# Source Synch Input/Output AG7 VSS Power/Other AG8 VCC Power/Other AG9 VCC Power/Other AG10 VSS Power/Other AG11 VCC Power/Other AG12 VCC Power/Other AG13 VSS Power/Other AG14 VCC Power/Other AG15 VCC Power/Other AG16 VSS Power/Other AG17 VSS Power/Other Power/Other AG18 VCC AG19 VCC Power/Other AG20 VSS Power/Other AG21 VCC Power/Other AG22 VCC Power/Other AG23 VSS Power/Other AG24 VSS Power/Other AG25 VCC Power/Other AG26 VCC Power/Other AG27 VCC Power/Other AG28 VCC Power/Other AG29 VCC Power/Other AG30 VCC Power/Other AH1 **VSS** Power/Other AH2 RESERVED АН3 VSS Power/Other AH4 A32# Source Synch Input/Output

**Table 24. Numerical Land Assignment** 

| Table     | , 24.Numer | Icai Land As          | Significit   |
|-----------|------------|-----------------------|--------------|
| Land<br># | Land Name  | Signal Buffer<br>Type | Direction    |
| AH5       | A33#       | Source Synch          | Input/Output |
| AH6       | VSS        | Power/Other           |              |
| AH7       | VSS        | Power/Other           |              |
| AH8       | VCC        | Power/Other           |              |
| AH9       | VCC        | Power/Other           |              |
| AH10      | VSS        | Power/Other           |              |
| AH11      | VCC        | Power/Other           |              |
| AH12      | VCC        | Power/Other           |              |
| AH13      | VSS        | Power/Other           |              |
| AH14      | VCC        | Power/Other           |              |
| AH15      | VCC        | Power/Other           |              |
| AH16      | VSS        | Power/Other           |              |
| AH17      | VSS        | Power/Other           |              |
| AH18      | VCC        | Power/Other           |              |
| AH19      | VCC        | Power/Other           |              |
| AH20      | VSS        | Power/Other           |              |
| AH21      | VCC        | Power/Other           |              |
| AH22      | VCC        | Power/Other           |              |
| AH23      | VSS        | Power/Other           |              |
| AH24      | VSS        | Power/Other           |              |
| AH25      | VCC        | Power/Other           |              |
| AH26      | VCC        | Power/Other           |              |
| AH27      | VCC        | Power/Other           |              |
| AH28      | VCC        | Power/Other           |              |
| AH29      | VCC        | Power/Other           |              |
| AH30      | VCC        | Power/Other           |              |
| AJ1       | BPM1#      | Common Clock          | Input/Output |
| AJ2       | BPM0#      | Common Clock          | Input/Output |
| AJ3       | ITP_CLK1   | TAP                   | Input        |
| AJ4       | VSS        | Power/Other           |              |
| AJ5       | A34#       | Source Synch          | Input/Output |
| AJ6       | A35#       | Source Synch          | Input/Output |
| AJ7       | VSS        | Power/Other           |              |
| AJ8       | VCC        | Power/Other           |              |
| AJ9       | VCC        | Power/Other           |              |
| AJ10      | VSS        | Power/Other           |              |
| AJ11      | VCC        | Power/Other           |              |
| AJ12      | VCC        | Power/Other           |              |
| AJ13      | VSS        | Power/Other           |              |
| AJ14      | VCC        | Power/Other           |              |



**Table 24. Numerical Land Assignment** 

**Table 24. Numerical Land Assignment** 

| Land<br># | Land Name | Signal Buffer<br>Type | Direction |
|-----------|-----------|-----------------------|-----------|
| AJ15      | VCC       | Power/Other           |           |
| AJ16      | VSS       | Power/Other           |           |
| AJ17      | VSS       | Power/Other           |           |
| AJ18      | VCC       | Power/Other           |           |
| AJ19      | VCC       | Power/Other           |           |
| AJ20      | VSS       | Power/Other           |           |
| AJ21      | VCC       | Power/Other           |           |
| AJ22      | VCC       | Power/Other           |           |
| AJ23      | VSS       | Power/Other           |           |
| AJ24      | VSS       | Power/Other           |           |
| AJ25      | VCC       | Power/Other           |           |
| AJ26      | VCC       | Power/Other           |           |
| AJ27      | VSS       | Power/Other           |           |
| AJ28      | VSS       | Power/Other           |           |
| AJ29      | VSS       | Power/Other           |           |
| AJ30      | VSS       | Power/Other           |           |
| AK1       | THERMDC   | Power/Other           |           |
| AK2       | VSS       | Power/Other           |           |
| AK3       | ITP_CLK0  | TAP                   | Input     |
| AK4       | VID4      | Power/Other           | Output    |
| AK5       | VSS       | Power/Other           |           |
| AK6       | FC8       |                       |           |
| AK7       | VSS       | Power/Other           |           |
| AK8       | VCC       | Power/Other           |           |
| AK9       | VCC       | Power/Other           |           |
| AK10      | VSS       | Power/Other           |           |
| AK11      | VCC       | Power/Other           |           |
| AK12      | VCC       | Power/Other           |           |
| AK13      | VSS       | Power/Other           |           |
| AK14      | VCC       | Power/Other           |           |
| AK15      | VCC       | Power/Other           |           |
| AK16      | VSS       | Power/Other           |           |
| AK17      | VSS       | Power/Other           |           |
| AK18      | VCC       | Power/Other           |           |
| AK19      | VCC       | Power/Other           |           |
| AK20      | VSS       | Power/Other           |           |
| AK21      | VCC       | Power/Other           |           |
| AK22      | VCC       | Power/Other           |           |
| AK23      | VSS       | Power/Other           |           |
| AK24      | VSS       | Power/Other           |           |

| Table     | 24.Numer  | ical Land As          | signment     |
|-----------|-----------|-----------------------|--------------|
| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
| AK25      | VCC       | Power/Other           |              |
| AK26      | VCC       | Power/Other           |              |
| AK27      | VSS       | Power/Other           |              |
| AK28      | VSS       | Power/Other           |              |
| AK29      | VSS       | Power/Other           |              |
| AK30      | VSS       | Power/Other           |              |
| AL1       | THERMDA   | Power/Other           |              |
| AL2       | PROCHOT#  | Asynch GTL+           | Input/Output |
| AL3       | VSS       | Power/Other           |              |
| AL4       | VID5      | Power/Other           | Output       |
| AL5       | VID1      | Power/Other           | Output       |
| AL6       | VID3      | Power/Other           | Output       |
| AL7       | VSS       | Power/Other           |              |
| AL8       | VCC       | Power/Other           |              |
| AL9       | VCC       | Power/Other           |              |
| AL10      | VSS       | Power/Other           |              |
| AL11      | VCC       | Power/Other           |              |
| AL12      | VCC       | Power/Other           |              |
| AL13      | VSS       | Power/Other           |              |
| AL14      | VCC       | Power/Other           |              |
| AL15      | VCC       | Power/Other           |              |
| AL16      | VSS       | Power/Other           |              |
| AL17      | VSS       | Power/Other           |              |
| AL18      | VCC       | Power/Other           |              |
| AL19      | VCC       | Power/Other           |              |
| AL20      | VSS       | Power/Other           |              |
| AL21      | VCC       | Power/Other           |              |
| AL22      | VCC       | Power/Other           |              |
| AL23      | VSS       | Power/Other           |              |
| AL24      | VSS       | Power/Other           |              |
| AL25      | VCC       | Power/Other           |              |
| AL26      | VCC       | Power/Other           |              |
| AL27      | VSS       | Power/Other           |              |
| AL28      | VSS       | Power/Other           |              |
| AL29      | VCC       | Power/Other           |              |
| AL30      | VCC       | Power/Other           |              |
| AM1       | VSS       | Power/Other           |              |
| AM2       | VID0      | Power/Other           | Output       |
| AM3       | VID2      | Power/Other           | Output       |
| AM4       | VSS       | Power/Other           |              |
|           |           |                       |              |



**Table 24.Numerical Land Assignment** 

| Land<br># | Land Name             | Signal Buffer<br>Type | Direction |
|-----------|-----------------------|-----------------------|-----------|
| AM5       | FC11                  | Power/Other           | Output    |
| AM6       | VTTPWRGD              | Power/Other           | Input     |
| AM7       | FC12                  | Power/Other           | Output    |
| AM8       | VCC                   | Power/Other           |           |
| AM9       | VCC                   | Power/Other           |           |
| AM10      | VSS                   | Power/Other           |           |
| AM11      | VCC                   | Power/Other           |           |
| AM12      | VCC                   | Power/Other           |           |
| AM13      | VSS                   | Power/Other           |           |
| AM14      | VCC                   | Power/Other           |           |
| AM15      | VCC                   | Power/Other           |           |
| AM16      | VSS                   | Power/Other           |           |
| AM17      | VSS                   | Power/Other           |           |
| AM18      | VCC                   | Power/Other           |           |
| AM19      | VCC                   | Power/Other           |           |
| AM20      | VSS                   | Power/Other           |           |
| AM21      | VCC                   | Power/Other           |           |
| AM22      | VCC                   | Power/Other           |           |
| AM23      | VSS                   | Power/Other           |           |
| AM24      | VSS                   | Power/Other           |           |
| AM25      | VCC                   | Power/Other           |           |
| AM26      | VCC                   | Power/Other           |           |
| AM27      | VSS                   | Power/Other           |           |
| AM28      | VSS                   | Power/Other           |           |
| AM29      | VCC                   | Power/Other           |           |
| AM30      | VCC                   | Power/Other           |           |
| AN1       | VSS                   | Power/Other           |           |
| AN2       | VSS                   | Power/Other           |           |
| AN3       | VCC_SENSE             | Power/Other           | Output    |
| AN4       | VSS_SENSE             | Power/Other           | Output    |
| AN5       | VCC_MB_<br>REGULATION | Power/Other           | Output    |
| AN6       | VSS_MB_<br>REGULATION | Power/Other           | Output    |
| AN7       | FC16                  | Power/Other           | Output    |
| AN8       | VCC                   | Power/Other           |           |
| AN9       | VCC                   | Power/Other           |           |
| AN10      | VSS                   | Power/Other           |           |
| AN11      | VCC                   | Power/Other           |           |
|           |                       |                       |           |

**Table 24. Numerical Land Assignment** 

|           |           |                       | _         |
|-----------|-----------|-----------------------|-----------|
| Land<br># | Land Name | Signal Buffer<br>Type | Direction |
| AN12      | VCC       | Power/Other           |           |
| AN13      | VSS       | Power/Other           |           |
| AN14      | VCC       | Power/Other           |           |
| AN15      | VCC       | Power/Other           |           |
| AN16      | VSS       | Power/Other           |           |
| AN17      | VSS       | Power/Other           |           |
| AN18      | VCC       | Power/Other           |           |
| AN19      | VCC       | Power/Other           |           |
| AN20      | VSS       | Power/Other           |           |
| AN21      | VCC       | Power/Other           |           |
| AN22      | VCC       | Power/Other           |           |
| AN23      | VSS       | Power/Other           |           |
| AN24      | VSS       | Power/Other           |           |
| AN25      | VCC       | Power/Other           |           |
| AN26      | VCC       | Power/Other           |           |
| AN27      | VSS       | Power/Other           |           |
| AN28      | VSS       | Power/Other           |           |
| AN29      | VCC       | Power/Other           |           |
| AN30      | VCC       | Power/Other           |           |



# 4.2 Alphabetical Signals Reference

### Table 25. Signal Description (Sheet 1 of 9)

| Name                      | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|---------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A[35:3]# Input/<br>Output |                  | A[35:3]# (Address) define a 2 <sup>36</sup> -byte physical memory address space. In sub-phase 1 of the address phase, these signals transmit the address of a transaction. In sub-phase 2, these signals transmit transaction type information. These signals must connect the appropriate pins/lands of all agents on the processor FSB. A[35:3]# are protected by parity signals AP[1:0]#. A[35:3]# are source synchronous signals and are latched into the receiving buffers by ADSTB[1:0]#. |  |  |
|                           |                  | On the active-to-inactive transition of RESET#, the processor samples a subset of the A[35:3]# signals to determine power-on configuration. See Section 6.1 for more details.                                                                                                                                                                                                                                                                                                                   |  |  |
| A20M#                     | Input            | If A20M# (Address-20 Mask) is asserted, the processor masks physical address bit 20 (A20#) before looking up a line in any internal cache and before driving a read/write transaction on the bus. Asserting A20M# emulates the 8086 processor's address wraparound at the 1-MB boundary. Assertion of A20M# is only supported in real mode.                                                                                                                                                     |  |  |
|                           |                  | A20M# is an asynchronous signal. However, to ensure recognition of this signal following an Input/Output write instruction, it must be valid along with the TRDY# assertion of the corresponding Input/Output Write bus transaction.                                                                                                                                                                                                                                                            |  |  |
| ADS#                      | Input/<br>Output | I adenis observe the ALIS# activation to begin parity checking                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                           |                  | Address strobes are used to latch A[35:3]# and REQ[4:0]# on their rising and falling edges. Strobes are associated with signals as shown below.                                                                                                                                                                                                                                                                                                                                                 |  |  |
| ADSTB[1:0]#               | Input/<br>Output | Signals Associated Strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                           | Catput           | REQ[4:0]#, A[16:3]# ADSTB0#                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                           |                  | A[35:17]# ADSTB1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| AP[1:0]#                  | Input/<br>Output | AP[1:0]# (Address Parity) are driven by the request initiator along with ADS#, A[35:3]#, and the transaction type on the REQ[4:0]#. A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. This allows parity to be high when all the covered signals are high. AP[1:0]# should connect the appropriate pins/lands of all processor FSB agents. The following table defines the coverage model of these signals.     |  |  |
|                           | Catput           | Request Signals Subphase 1 Subphase 2                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                           |                  | A[35:24]# AP0# AP1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|                           |                  | A[23:3]# AP1# AP0#                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                           |                  | REQ[4:0]# AP1# AP0#                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |



Table 25. Signal Description (Sheet 1 of 9)

| Name       | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BCLK[1:0]  | Input            | The differential pair BCLK (Bus Clock) determines the FSB frequency. All processor FSB agents must receive these signals to drive their outputs and latch their inputs.  All external timing parameters are specified with respect to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |                  | rising edge of BCLK0 crossing V <sub>CROSS</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| BINIT#     | Input/<br>Output | BINIT# (Bus Initialization) may be observed and driven by all processor FSB agents and if used, must connect the appropriate pins/lands of all such agents. If the BINIT# driver is enabled during power-on configuration, BINIT# is asserted to signal any bus condition that prevents reliable future operation.  If BINIT# observation is enabled during power-on configuration, and BINIT# is sampled asserted, symmetric agents reset their bus LOCK# activity and bus request arbitration state machines. The bus agents do not reset their IOQ and transaction tracking state machines upon observation of BINIT# activation. Once the BINIT# assertion has been observed, the bus agents will re-arbitrate for the FSB and attempt completion of their bus queue and IOQ entries.  If BINIT# observation is disabled during power-on configuration, a |
|            |                  | central agent may handle an assertion of BINIT# as appropriate to the error handling architecture of the system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| BNR#       | Input/<br>Output | BNR# (Block Next Request) is used to assert a bus stall by any bus agent unable to accept new bus transactions. During a bus stall, the current bus owner cannot issue any new transactions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| BOOTSELECT | Input            | This input is required to determine whether the processor is installed in a platform that supports the Celeron D processor. The processor will not operate if this signal is low. This input has a weak internal pull-up to $V_{TT}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| BPM[5:0]#  | Input/<br>Output | BPM[5:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals. They are outputs from the processor which indicate the status of breakpoints and programmable counters used for monitoring processor performance. BPM[5:0]# should connect the appropriate pins/lands of all processor FSB agents.  BPM4# provides PRDY# (Probe Ready) functionality for the TAP port. PRDY# is a processor output used by debug tools to determine processor debug readiness.                                                                                                                                                                                                                                                                                                                                                                                 |
|            |                  | BPM5# provides PREQ# (Probe Request) functionality for the TAP port. PREQ# is used by debug tools to request debug operation of the processor.  These signals do not have on-die termination. Refer to Section 2.5.2 for termination requirements.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| BPRI#      | Input            | BPRI# (Bus Priority Request) is used to arbitrate for ownership of the processor FSB. It must connect the appropriate pins/lands of all processor FSB agents. Observing BPRI# active (as asserted by the priority agent) causes all other agents to stop issuing new requests, unless such requests are part of an ongoing locked operation. The priority agent keeps BPRI# asserted until all of its requests are completed, then releases the bus by de-asserting BPRI#.                                                                                                                                                                                                                                                                                                                                                                                    |
| BRO#       | Input/<br>Output | BRO# drives the BREQO# signal in the system and is used by the processor to request the bus. During power-on configuration this signal is sampled to determine the agent ID = 0.  This signal does not have on-die termination and must be terminated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



Table 25. Signal Description (Sheet 1 of 9)

| Name          | Туре             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Description |  |  |
|---------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| BSEL[2:0]     | Output           | The BCLK[1:0] frequency select signals BSEL[2:0] are used to select the processor input clock frequency. Table 18 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset and clock synthesizer. All agents must operate at the same frequency. For more information about these signals, including termination recommendations refer to Chapter 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |  |  |
| COMP[5:4,1:0] | Analog           | COMP[1:0] must be terminated to $V_{SS}$ on the system board using precision resistors. COMP[5:4] must be terminated to $V_{TT}$ on the system board using precision resistors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |  |  |
| D[63:0]#      | Input/<br>Output | D[63:0]# (Data) are the data signals. These signals provide a 64-bit data path between the processor FSB agents, and must connect the appropriate pins/lands on all such agents. The data driver asserts DRDY# to indicate a valid data transfer.  D[63:0]# are quad-pumped signals and will, thus, be driven four times in a common clock period. D[63:0]# are latched off the falling edge of both DSTBP[3:0]# and DSTBN[3:0]#. Each group of 16 data signals correspond to a pair of one DSTBP# and one DSTBN#. The following table shows the grouping of data signals to data strobes and DBI#.  Quad-Pumped Signal Groups  Data Group DSTBN#/DSTBP# DBI#  D[15:0]# 0 0  D[31:16]# 1 1  D[47:32]# 2 2  D[63:48]# 3 3  Furthermore, the DBI# signals determine the polarity of the data signals. Each group of 16 data signals corresponds to one DBI# signal. When the DBI# signal is active, the corresponding data group is inverted and therefore sampled active high. |             |  |  |
| DBI[3:0]#     | Input/<br>Output |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |  |  |



Table 25. Signal Description (Sheet 1 of 9)

| Name          | Туре             | Description                                                                                                                                                                                                                                                                                                               |
|---------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DBR#          | Output           | DBR# (Debug Reset) is used only in processor systems where no debug port is implemented on the system board. DBR# is used by a debug port interposer so that an in-target probe can drive system reset. If a debug port is implemented in the system, DBR# is a no connect in the system. DBR# is not a processor signal. |
| DBSY#         | Input/<br>Output | DBSY# (Data Bus Busy) is asserted by the agent responsible for driving data on the processor FSB to indicate that the data bus is in use. The data bus is released after DBSY# is de-asserted. This signal must connect the appropriate pins/lands on all processor FSB agents.                                           |
| DEFER#        | Input            | DEFER# is asserted by an agent to indicate that a transaction cannot be ensured in-order completion. Assertion of DEFER# is normally the responsibility of the addressed memory or input/output agent. This signal must connect the appropriate pins/lands of all processor FSB agents.                                   |
| DP[3:0]#      | Input/<br>Output | DP[3:0]# (Data parity) provide parity protection for the D[63:0]# signals. They are driven by the agent responsible for driving D[63:0]#, and must connect the appropriate pins/lands of all processor FSB agents.                                                                                                        |
| DRDY#         | Input/<br>Output | DRDY# (Data Ready) is asserted by the data driver on each data transfer, indicating valid data on the data bus. In a multi-common clock data transfer, DRDY# may be de-asserted to insert idle clocks. This signal must connect the appropriate pins/lands of all processor FSB agents.                                   |
|               |                  | DSTBN[3:0]# are the data strobes used to latch in D[63:0]#.                                                                                                                                                                                                                                                               |
|               |                  | Signals Associated Strobe                                                                                                                                                                                                                                                                                                 |
| DOTELLE 61 // | Input/           | D[15:0]#, DBIO# DSTBNO#                                                                                                                                                                                                                                                                                                   |
| DSTBN[3:0]#   | Output           | D[31:16]#, DBI1# DSTBN1#                                                                                                                                                                                                                                                                                                  |
|               |                  | D[47:32]#, DBI2# DSTBN2#                                                                                                                                                                                                                                                                                                  |
|               |                  | D[63:48]#, DBI3# DSTBN3#                                                                                                                                                                                                                                                                                                  |
|               | Input/<br>Output | DSTBP[3:0]# are the data strobes used to latch in D[63:0]#.                                                                                                                                                                                                                                                               |
|               |                  | Signals Associated Strobe                                                                                                                                                                                                                                                                                                 |
|               |                  | D[15:0]#, DBI0# DSTBP0#                                                                                                                                                                                                                                                                                                   |
| DSTBP[3:0]#   |                  | D[31:16]#, DBI1# DSTBP1#                                                                                                                                                                                                                                                                                                  |
|               |                  | D[47:32]#, DBI2# DSTBP2#                                                                                                                                                                                                                                                                                                  |
|               |                  | D[63:48]#, DBI3# DSTBP3#                                                                                                                                                                                                                                                                                                  |
| FCx           | Other            | FC signals are signals that are available for compatibility with other processors.                                                                                                                                                                                                                                        |



### Table 25. Signal Description (Sheet 1 of 9)

| Name        | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FERR#/PBE#  | Output           | FERR#/PBE# (floating point error/pending break event) is a multiplexed signal and its meaning is qualified by STPCLK#. When STPCLK# is not asserted, FERR#/PBE# indicates a floating-point error and will be asserted when the processor detects an unmasked floating-point error. When STPCLK# is not asserted, FERR#/PBE# is similar to the ERROR# signal on the Intel 387 coprocessor, and is included for compatibility with systems using MS-DOS*-type floating-point error reporting. When STPCLK# is asserted, an assertion of FERR#/PBE# indicates that the processor has a pending break event waiting for service. The assertion of FERR#/PBE# indicates that the processor should be returned to the Normal state. For additional information on the pending break event functionality, including the identification of support of the feature and enable/ disable information, refer to volume 3 of the Intel Architecture Software Developer's Manual and the Intel Processor Identification and the CPUID Instruction application note. |
| GTLREF[1:0] | Input            | GTLREF[1:0] determine the signal reference level for GTL+ input signals. GTLREF is used by the GTL+ receivers to determine if a signal is a logical 0 or logical 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| HIT#        | Input/<br>Output | HIT# (Snoop Hit) and HITM# (Hit Modified) convey transaction snoop operation results. Any FSB agent may assert both HIT# and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| HITM#       | Input/<br>Output | HITM# together to indicate that it requires a snoop stall, which can be continued by reasserting HIT# and HITM# together.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| IERR#       | Output           | IERR# (Internal Error) is asserted by a processor as the result of an internal error. Assertion of IERR# is usually accompanied by a SHUTDOWN transaction on the processor FSB. This transaction may optionally be converted to an external error signal (e.g., NMI) by system core logic. The processor will keep IERR# asserted until the assertion of RESET#.  This signal does not have on-die termination. Refer to Section 2.5.2 for termination requirements.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IGNNE#      | Input            | IGNNE# (Ignore Numeric Error) is asserted to the processor to ignore a numeric error and continue to execute noncontrol floating-point instructions. If IGNNE# is de-asserted, the processor generates an exception on a noncontrol floating-point instruction if a previous floating-point instruction caused an error. IGNNE# has no effect when the NE bit in control register 0 (CR0) is set. IGNNE# is an asynchronous signal. However, to ensure recognition of this signal following an Input/Output write instruction, it must be valid along with the TRDY# assertion of the corresponding Input/Output Write bus transaction.                                                                                                                                                                                                                                                                                                                                                                                                               |
| IMPSEL      | Input            | IMPSEL input will determine whether the processor uses a 50 $\Omega$ or 60 $\Omega$ buffer. This pin/land must be tied to GND on 50 $\Omega$ platforms and left as NC on 60 $\Omega$ platforms. This input has a weak internal pull-up to $V_{TT}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



Table 25. Signal Description (Sheet 1 of 9)

| Name         | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INIT#        | Input            | INIT# (Initialization), when asserted, resets integer registers inside the processor without affecting its internal caches or floating-point registers. The processor then begins execution at the power-on Reset vector configured during power-on configuration. The processor continues to handle snoop requests during INIT# assertion. INIT# is an asynchronous signal and must connect the appropriate pins/lands of all processor FSB agents.  If INIT# is sampled active on the active to inactive transition of RESET#, then the processor executes its Built-in Self-Test (BIST).                                                                                                                                                                                  |
| ITP_CLK[1:0] | Input            | ITP_CLK[1:0] are copies of BCLK that are used only in processor systems where no debug port is implemented on the system board. ITP_CLK[1:0] are used as BCLK[1:0] references for a debug port implemented on an interposer. If a debug port is implemented in the system, ITP_CLK[1:0] are no connects in the system. These are not processor signals.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LINT[1:0]    | Input            | LINT[1:0] (Local APIC Interrupt) must connect the appropriate pins/lands of all APIC Bus agents. When the APIC is disabled, the LINTO signal becomes INTR, a maskable interrupt request signal, and LINT1 becomes NMI, a nonmaskable interrupt. INTR and NMI are backward compatible with the signals of those names on the Celeron D processor. Both signals are asynchronous.  Both of these signals must be software configured via BIOS programming of the APIC register space to be used either as NMI/INTR or LINT[1:0]. Because the APIC is enabled by default after Reset, operation of these signals as LINT[1:0] is the default configuration.                                                                                                                     |
| LL_ID[1:0]   | Output           | The LL_ID[1:0] signals are used to select the correct loadline slope for the processor. LL_ID[1:0] = 00 for the Celeron D processor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| LOCK#        | Input/<br>Output | LOCK# indicates to the system that a transaction must occur atomically. This signal must connect the appropriate pins/lands of all processor FSB agents. For a locked sequence of transactions, LOCK# is asserted from the beginning of the first transaction to the end of the last transaction.  When the priority agent asserts BPRI# to arbitrate for ownership of the processor FSB, it will wait until it observes LOCK# de-asserted. This enables symmetric agents to retain ownership of the processor FSB throughout the bus locked operation and ensure the atomicity of lock.                                                                                                                                                                                     |
| MCERR#       | Input/<br>Output | <ul> <li>MCERR# (Machine Check Error) is asserted to indicate an unrecoverable error without a bus protocol violation. It may be driven by all processor FSB agents.</li> <li>MCERR# assertion conditions are configurable at a system level. Assertion options are defined by the following options: <ul> <li>Enabled or disabled.</li> <li>Asserted, if configured, for internal errors along with IERR#.</li> <li>Asserted, if configured, by the request initiator of a bus transaction after it observes an error.</li> <li>Asserted by any bus agent when it observes an error in a bus transaction. For more details regarding machine check architecture, refer to the IA-32 Software Developer's Manual, Volume 3: System Programming Guide.</li> </ul> </li> </ul> |



### Table 25. Signal Description (Sheet 1 of 9)

| Name      | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSID[1:0] | Input            | MSID0 is used to indicate to the processor whether the platform supports 775_VR_CONFIG_05B processors. A 775_VR_CONFIG_05B processor will only boot if it's MSID0 pin/land is electrically low. A 775_VR_CONFIG_05A processor will ignore this input.  MSID1 must be electrically low for the processor to boot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PROCHOT#  | Input/<br>Output | As an output, PROCHOT# (Processor Hot) will go active when the processor temperature monitoring sensor detects that the processor has reached its maximum safe operating temperature. This indicates that the processor Thermal Control Circuit (TCC) has been activated, if enabled. As an input, assertion of PROCHOT# by the system will activate the TCC, if enabled. The TCC will remain active until the system de-asserts PROCHOT#. See Section 5.2.3 for more details.                                                                                                                                                                                                                                                                                                          |
| PWRGOOD   | Input            | PWRGOOD (Power Good) is a processor input. The processor requires this signal to be a clean indication that the clocks and power supplies are stable and within their specifications. 'Clean' implies that the signal will remain low (capable of sinking leakage current), without glitches, from the time that the power supplies are turned on until they come within specification. The signal must then transition monotonically to a high state. PWRGOOD can be driven inactive at any time, but clocks and power must again be stable before a subsequent rising edge of PWRGOOD.  The PWRGOOD signal must be supplied to the processor; it is used to protect internal circuits against voltage sequencing issues. It should be driven high throughout boundary scan operation. |
| REQ[4:0]# | Input/<br>Output | REQ[4:0]# (Request Command) must connect the appropriate pins/lands of all processor FSB agents. They are asserted by the current bus owner to define the currently active transaction type. These signals are source synchronous to ADSTBO#. Refer to the AP[1:0]# signal description for a details on parity checking of these signals.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RESET#    | Input            | Asserting the RESET# signal resets the processor to a known state and invalidates its internal caches without writing back any of their contents. For a power-on Reset, RESET# must stay active for at least one millisecond after $V_{CC}$ and BCLK have reached their proper specifications. On observing active RESET#, all FSB agents will deassert their outputs within two clocks. RESET# must not be kept asserted for more than 10 ms while PWRGOOD is asserted. A number of bus signals are sampled at the active-to-inactive transition of RESET# for power-on configuration. These configuration options are described in the Section 6.1. This signal does not have on-die termination and must be terminated on the system board.                                          |
| RS[2:0]#  | Input            | RS[2:0]# (Response Status) are driven by the response agent (the agent responsible for completion of the current transaction), and must connect the appropriate pins/lands of all processor FSB agents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



Table 25. Signal Description (Sheet 1 of 9)

| Name         | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSP#         | Input  | RSP# (Response Parity) is driven by the response agent (the agent responsible for completion of the current transaction) during assertion of RS[2:0]#, the signals for which RSP# provides parity protection. It must connect to the appropriate pins/lands of all processor FSB agents.  A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. While RS[2:0]# = 000, RSP# is also high, since this indicates it is not being driven by any agent ensuring correct parity.                      |
| SKTOCC#      | Output | SKTOCC# (Socket Occupied) will be pulled to ground by the processor. System board designers may use this signal to determine if the processor is present.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SMI#         | Input  | SMI# (System Management Interrupt) is asserted asynchronously by system logic. On accepting a System Management Interrupt, the processor saves the current state and enter System Management Mode (SMM). An SMI Acknowledge transaction is issued, and the processor begins program execution from the SMM handler.  If SMI# is asserted during the de-assertion of RESET#, the processor will tri-state its outputs.                                                                                                                                                       |
| STPCLK#      | Input  | STPCLK# (Stop Clock), when asserted, causes the processor to enter a low power Stop-Grant state. The processor issues a Stop-Grant Acknowledge transaction, and stops providing internal clock signals to all processor core units except the FSB and APIC units. The processor continues to snoop bus transactions and service interrupts while in Stop-Grant state. When STPCLK# is de-asserted, the processor restarts its internal clock to all units and resumes execution. The assertion of STPCLK# has no effect on the bus clock; STPCLK# is an asynchronous input. |
| TCK          | Input  | TCK (Test Clock) provides the clock input for the processor Test Bus (also known as the Test Access Port).                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TDI          | Input  | TDI (Test Data In) transfers serial test data into the processor. TDI provides the serial input needed for JTAG specification support.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TDO          | Output | TDO (Test Data Out) transfers serial test data out of the processor. TDO provides the serial output needed for JTAG specification support.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TESTHI[13:0] | Input  | TESTHI[13:0] must be connected to the processor's appropriate power source (refer to VTT_OUT_LEFT and VTT_OUT_RIGHT signal description) through a resistor for proper processor operation. See Section 2.4 for more details.                                                                                                                                                                                                                                                                                                                                                |
| THERMDA      | Other  | Thermal Diode Anode. See Section 5.2.6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| THERMDC      | Other  | Thermal Diode Cathode. See Section 5.2.6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



### Table 25. Signal Description (Sheet 1 of 9)

| Name                  | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| THERMTRIP#            | Output | In the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached a temperature approximately 20 °C above the maximum $T_{\rm C}$ . Assertion of THERMTRIP# (Thermal Trip) indicates the processor junction temperature has reached a level beyond where permanent silicon damage may occur. Upon assertion of THERMTRIP#, the processor will shut off its internal clocks (thus, halting program execution) in an attempt to reduce the processor junction temperature. To protect the processor, its core voltage ( $V_{\rm CC}$ ) must be removed following the assertion of THERMTRIP#. Driving of the THERMTRIP# signal is enabled within 10 $\mu$ s of the assertion of PWRGOOD and is disabled on de-assertion of PWRGOOD. Once activated, THERMTRIP# remains latched until PWRGOOD is de-asserted. While the de-assertion of the PWRGOOD signal will de-assert THERMTRIP#, if the processor's junction temperature remains at or above the trip level, THERMTRIP# will again be asserted within 10 $\mu$ s of the assertion of PWRGOOD. |
| TMS                   | Input  | TMS (Test Mode Select) is a JTAG specification support signal used by debug tools.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TRDY#                 | Input  | TRDY# (Target Ready) is asserted by the target to indicate that it is ready to receive a write or implicit writeback data transfer. TRDY# must connect the appropriate pins/lands of all FSB agents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TRST#                 | Input  | TRST# (Test Reset) resets the Test Access Port (TAP) logic. TRST# must be driven low during power on Reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VCC                   | Input  | VCC are the power lands for the processor. The voltage supplied to these lands is determined by the VID[5:0] lands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| VCCA                  | Input  | VCCA provides isolated power for the internal processor core PLLs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VCCIOPLL              | Input  | VCCIOPLL provides isolated power for internal processor FSB PLLs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VCC_SENSE             | Output | VCC_SENSE is an isolated low impedance connection to processor core power ( $V_{CC}$ ). It can be used to sense or measure voltage near the silicon with little noise.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| VCC_MB_<br>REGULATION | Output | This land is provided as a voltage regulator feedback sense point for $V_{CC}$ . It is connected internally in the processor package to the sense point land U27 as described in the <i>Voltage Regulator-Down (VRD)</i> 10.1 Design Guide for Desktop Socket 775.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VID[5:0]              | Output | VID[5:0] (Voltage ID) signals are used to support automatic selection of power supply voltages ( $V_{\rm CC}$ ). Refer to the <i>Voltage Regulator-Down (VRD) 10.1 Design Guide for Desktop Socket 775</i> for more information. The voltage supply for these signals must be valid before the VR can supply $V_{\rm CC}$ to the processor. Conversely, the VR output must be disabled until the voltage supply for the VID signals becomes valid. The VID signals are needed to support the processor voltage specification variations. See Table 2 for definitions of these signals. The VR must supply the voltage that is requested by the signals, or disable itself.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VSS                   | Input  | VSS are the ground lands for the processor and should be connected to the system ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VSSA                  | Input  | VSSA is the isolated ground for internal PLLs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VSS_SENSE             | Output | VSS_SENSE is an isolated low impedance connection to processor core $V_{SS}$ . It can be used to sense or measure ground near the silicon with little noise.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



## Table 25. Signal Description (Sheet 1 of 9)

| Name                        | Туре   | Description                                                                                                                                                                                                                                                               |
|-----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VSS_MB_<br>REGULATION       | Output | This land is provided as a voltage regulator feedback sense point for V <sub>SS</sub> . It is connected internally in the processor package to the sense point land V27 as described in the <i>Voltage Regulator-Down (VRD)</i> 10.1 Design Guide for Desktop Socket 775. |
| VTT                         |        | Miscellaneous voltage supply.                                                                                                                                                                                                                                             |
| VTT_OUT_LEFT  VTT_OUT_RIGHT | Output | The VTT_OUT_LEFT and VTT_OUT_RIGHT signals are included to provide a voltage supply for some signals that require termination to $V_{TT}$ on the motherboard.                                                                                                             |
| VTT_SEL                     | Output | The VTT_SEL signal is used to select the correct $V_{TT}$ voltage level for the processor. This land is connected internally in the package to $V_{TT}$ .                                                                                                                 |
| VTTPWRGD                    | Input  | The processor requires this input to determine that the $V_{TT}$ voltages are stable and within specification.                                                                                                                                                            |







# 5 Thermal Specifications and Design Considerations

## 5.1 Processor Thermal Specifications

The Celeron D processor requires a thermal solution to maintain temperatures within the operating limits as set forth in Section 5.1.1. Any attempt to operate the processor outside these operating limits may result in permanent damage to the processor and potentially other components within the system. As processor technology changes, thermal management becomes increasingly crucial when building computer systems. Maintaining the proper thermal environment is key to reliable, long-term system operation.

A complete thermal solution includes both component and system level thermal management features. Component level thermal solutions can include active or passive heatsinks attached to the processor Integrated Heat Spreader (IHS). Typical system level thermal solutions may consist of system fans combined with ducting and venting.

For more information on designing a component level thermal solution, refer to the appropriate processor Thermal and Mechanical Design Guidelines (see Section 1.2)

Note:

The boxed processor will ship with a component thermal solution. Refer to Chapter 7 for details on the boxed processor.

## 5.1.1 Thermal Specifications

To allow for the optimal operation and long-term reliability of Intel processor-based systems, the system/processor thermal solution should be designed such that the processor remains within the minimum and maximum case temperature ( $T_C$ ) specifications when operating at or below the Thermal Design Power (TDP) value listed per frequency in Table 26. Thermal solutions not designed to provide this level of thermal capability may affect the long-term reliability of the processor and system. For more details on thermal solution design, refer to the appropriate processor Thermal and Mechanical Design Guidelines (see Section 1.2).

The Celeron D processor uses a methodology for managing processor temperatures which is intended to support acoustic noise reduction through fan speed control. Selection of the appropriate fan speed will be based on the temperature reported by the processor's Thermal Diode. If the diode temperature is greater than or equal to  $T_{\text{CONTROL}}$  then the processor case temperature must remain at or below the temperature as specified by the thermal profile. If the diode temperature is less than  $T_{\text{CONTROL}}$  then the case temperature is permitted to exceed the thermal profile, but the diode temperature must remain at or below  $T_{\text{CONTROL}}$ . Systems that implement fan speed control must be designed to take these conditions in to account. Systems that do not alter the fan speed only need to ensure the case temperature meets the thermal profile specifications.

To determine a processor's case temperature specification based on the thermal profile, it is necessary to accurately measure processor power dissipation. Intel has developed a methodology for accurate power measurement that correlates to Intel test temperature and voltage conditions. Refer to the appropriate processor Thermal and Mechanical Design Guidelines (see Section 1.2) and the *Processor Power Characterization Methodology* for the details of this methodology.



The case temperature is defined at the geometric top center of the processor. Analysis indicates that real applications are unlikely to cause the processor to consume maximum power dissipation for sustained time periods. Intel recommends that complete thermal solution designs target the Thermal Design Power (TDP) indicated in Table 26 instead of the maximum processor power consumption. The Thermal Monitor feature is designed to protect the processor in the unlikely event that an application exceeds the TDP recommendation for a sustained periods of time. For more details on the usage of this feature, refer to Section 5.2. In all cases the Thermal Monitor Feature must be enabled for the processor to remain within specification.

Table 26. Processor Thermal Specifications for 775\_VR\_CONFIG\_05A Processors

| Processor<br>Number | Core Frequency<br>(GHz) | Thermal<br>Design<br>Power (W) | Minimum<br>T <sub>C</sub> (°C) | Maximum T <sub>C</sub> (°C)   | Notes |
|---------------------|-------------------------|--------------------------------|--------------------------------|-------------------------------|-------|
| 356                 | 3.33                    | 86                             | 5                              |                               | 1, 2  |
| 352                 | 3.2                     | 86                             | 5                              | See Table 28 and<br>Figure 12 | 1, 2  |
| 347                 | 3.06                    | 86                             | 5                              | 3.                            | 1, 2  |

#### NOTES:

- Thermal Design Power (TDP) should be used for processor thermal solution design targets. The TDP is not the maximum power that the processor can dissipate.
- This table shows the maximum TDP for a given frequency range. Individual processors may have a lower TDP.
   Therefore, the maximum T<sub>C</sub> will vary depending on the TDP of the individual processor. Refer to thermal profile
   figure and associated table for the allowed combinations of power and T<sub>C</sub>.

Table 27. Processor Thermal Specifications for 775\_VR\_CONFIG\_06 Processors

| Processor<br>Number | Core Frequency<br>(GHz) | Thermal<br>Design<br>Power (W) | Minimum<br>T <sub>C</sub> (°C) | Maximum T <sub>C</sub> (°C)   | Notes |
|---------------------|-------------------------|--------------------------------|--------------------------------|-------------------------------|-------|
| 365                 | 3.66                    | 65                             | 5                              |                               | 1, 2  |
| 360                 | 3.46                    | 65                             | 5                              |                               | 1, 2  |
| 356                 | 3.33                    | 65                             | 5                              | See Table 29 and<br>Figure 13 | 1, 2  |
| 352                 | 3.2                     | 65                             | 5                              |                               | 1, 2  |
| 347                 | 3.06                    | 65                             | 5                              |                               | 1, 2  |

#### NOTES:

- Thermal Design Power (TDP) should be used for processor thermal solution design targets. The TDP is not the maximum power that the processor can dissipate.
- This table shows the maximum TDP for a given frequency range. Individual processors may have a lower TDP. Therefore, the maximum T<sub>C</sub> will vary depending on the TDP of the individual processor. Refer to thermal profile figure and associated table for the allowed combinations of power and T<sub>C</sub>.



Table 28. Thermal Profile for 775\_VR\_CONFIG\_05A Processors

| Power<br>(W) | Maximum<br>Tc (°C) |
|--------------|--------------------|
| 0            | 44.3               |
| 2            | 44.9               |
| 4            | 45.5               |
| 6            | 46.0               |
| 8            | 46.6               |
| 10           | 47.2               |
| 12           | 47.8               |
| 14           | 48.4               |
| 16           | 48.9               |
| 18           | 49.5               |
| 20           | 50.1               |

| Power<br>(W) | Maximum<br>Tc (°C) | Power<br>(W) | Maximum<br>Tc (°C) | Power<br>(W) | Maximum<br>Tc (°C) |
|--------------|--------------------|--------------|--------------------|--------------|--------------------|
| 22           | 50.7               | 44           | 57.1               | 66           | 63.4               |
| 24           | 51.3               | 46           | 57.6               | 68           | 64.0               |
| 26           | 51.8               | 48           | 58.2               | 70           | 64.6               |
| 28           | 52.4               | 50           | 58.8               | 72           | 65.2               |
| 30           | 53.0               | 52           | 59.4               | 74           | 65.8               |
| 32           | 53.6               | 54           | 60.0               | 76           | 66.3               |
| 34           | 54.2               | 56           | 60.5               | 78           | 66.9               |
| 36           | 54.7               | 58           | 61.1               | 80           | 67.5               |
| 38           | 55.3               | 60           | 61.7               | 82           | 68.1               |
| 40           | 55.9               | 62           | 62.3               | 84           | 68.7               |
| 42           | 56.5               | 64           | 62.9               | 86           | 69.2               |

Figure 12. Thermal Profile for 775\_VR\_CONFIG\_05A Processors





Table 29. Thermal Profile for 775\_VR\_CONFIG\_06 Processors

| Power (W) | Maximum<br>Tc (°C) |
|-----------|--------------------|
| 0         | 43.6               |
| 2         | 44.2               |
| 4         | 44.9               |
| 6         | 45.5               |
| 8         | 46.2               |
| 10        | 46.8               |
| 12        | 47.4               |
| 14        | 48.1               |
| 16        | 48.7               |
| 18        | 49.4               |
| 20        | 50.0               |
| 22        | 50.6               |
| 24        | 51.3               |
| 26        | 51.9               |
| 28        | 52.6               |
| 30        | 53.2               |
| 32        | 53.8               |
|           |                    |

| Power (W) | Maximum<br>Tc (°C) |
|-----------|--------------------|
| 34        | 54.5               |
| 36        | 55.1               |
| 38        | 55.8               |
| 40        | 56.4               |
| 42        | 57.0               |
| 44        | 57.7               |
| 46        | 58.3               |
| 48        | 59.0               |
| 50        | 59.6               |
| 52        | 60.2               |
| 54        | 60.9               |
| 56        | 61.5               |
| 58        | 62.2               |
| 60        | 62.8               |
| 62        | 63.4               |
| 64        | 64.1               |
| 65        | 64.4               |

Figure 13. Thermal Profile for 775\_VR\_CONFIG\_06 Processors





## 5.1.2 Thermal Metrology

The maximum and minimum case temperatures ( $T_{\rm C}$ ) for the Celeron D processor is specified in Table 26. This temperature specification is meant to help ensure proper operation of the processor. Figure 14 illustrates where Intel recommends  $T_{\rm C}$  thermal measurements should be made. For detailed guidelines on temperature measurement methodology, refer to the appropriate processor Thermal and Mechanical Design Guidelines (see Section 1.2).

Figure 14. Case Temperature (T<sub>C</sub>) Measurement Location



## 5.2 Processor Thermal Features

### 5.2.1 Thermal Monitor

The Thermal Monitor feature helps control the processor temperature by activating the thermal control circuit (TCC) when the processor silicon reaches its maximum operating temperature. The TCC reduces processor power consumption by modulating (starting and stopping) the internal processor core clocks. **The Thermal Monitor feature must be enabled for the processor to be operating within specifications.** The temperature at which Thermal Monitor activates the thermal control circuit is not user configurable and is not software visible. Bus traffic is snooped in the normal manner, and interrupt requests are latched (and serviced during the time that the clocks are on) while the TCC is active.

When the Thermal Monitor feature is enabled, and a high temperature situation exists (i.e., TCC is active), the clocks will be modulated by alternately turning the clocks off and on at a duty cycle specific to the processor (typically 30–50%). Clocks often will not be off for more than 3.0 microseconds when the TCC is active. Cycle times are processor speed dependent and will decrease as processor core frequencies increase. A small amount of hysteresis has been included to prevent rapid active/inactive transitions of the TCC when the processor temperature is near its maximum operating temperature. Once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the TCC goes inactive and clock modulation ceases.

With a properly designed and characterized thermal solution, it is anticipated that the TCC would only be activated for very short periods of time when running the most power intensive applications. The processor performance impact due to these brief



periods of TCC activation is expected to be so minor that it would be immeasurable. An under-designed thermal solution that is not able to prevent excessive activation of the TCC in the anticipated ambient environment may cause a noticeable performance loss, and in some cases may result in a  $T_{\rm C}$  that exceeds the specified maximum temperature and may affect the long-term reliability of the processor. In addition, a thermal solution that is significantly under-designed may not be capable of cooling the processor even when the TCC is active continuously. Refer to the appropriate processor Thermal and Mechanical Design Guidelines (see Section 1.2) for information on designing a thermal solution.

The duty cycle for the TCC, when activated by the Thermal Monitor, is factory configured and cannot be modified. The Thermal Monitor does not require any additional hardware, software drivers, or interrupt handling routines.

#### 5.2.2 On-Demand Mode

The Celeron D processor provides an auxiliary mechanism that allows system software to force the processor to reduce its power consumption. This mechanism is referred to as "On-Demand" mode and is distinct from the Thermal Monitor feature. On-Demand mode is intended as a means to reduce system level power consumption. Systems using the Celeron D processor must not rely on software usage of this mechanism to limit the processor temperature.

If bit 4 of the ACPI P\_CNT Control Register (located in the processor IA32\_THERM\_CONTROL MSR) is written to a '1', the processor will immediately reduce its power consumption via modulation (starting and stopping) of the internal core clock, independent of the processor temperature. When using On-Demand mode, the duty cycle of the clock modulation is programmable via bits 3:1 of the same ACPI P\_CNT Control Register. In On-Demand mode, the duty cycle can be programmed from 12.5% on/87.5% off, to 87.5% on/12.5% off in 12.5% increments. On-Demand mode may be used in conjunction with the Thermal Monitor. If the system tries to enable On-Demand mode at the same time the TCC is engaged, the factory configured duty cycle of the TCC will override the duty cycle selected by the On-Demand mode.



## 5.2.3 PROCHOT# Signal

An external signal, PROCHOT# (processor hot), is asserted when the processor die temperature has reached its maximum operating temperature. If the Thermal Monitor is enabled (note that the Thermal Monitor must be enabled for the processor to be operating within specification), the TCC will be active when PROCHOT# is asserted. The processor can be configured to generate an interrupt upon the assertion or deassertion of PROCHOT#. Refer to the *Intel Architecture Software Developer's Manuals* for specific register and programming details.

The Celeron D processor implements a bi-directional PROCHOT# capability to allow system designs to protect various components from over-temperature situations. The PROCHOT# signal is bi-directional in that it can either signal when the processor has reached its maximum operating temperature or be driven from an external source to activate the TCC. The ability to activate the TCC via PROCHOT# can provide a means for thermal protection of system components.

One application is the thermal protection of voltage regulators (VR). System designers can create a circuit to monitor the VR temperature and activate the TCC when the temperature limit of the VR is reached. By asserting PROCHOT# (pulled-low) and activating the TCC, the VR can cool down as a result of reduced processor power consumption. Bi-directional PROCHOT# can allow VR thermal designs to target maximum sustained current instead of maximum current. Systems should still provide proper cooling for the VR, and rely on bi-directional PROCHOT# only as a backup in case of system cooling failure. Refer to the *Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable LGA775 Socket* for details on implementing the bi-directional PROCHOT# feature.

## 5.2.4 THERMTRIP# Signal

Regardless of whether or not Thermal Monitor is enabled, in the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached an elevated temperature (refer to the THERMTRIP# definition in Table 25). At this point, the FSB signal THERMTRIP# will go active and stay active as described in Table 25. THERMTRIP# activation is independent of processor activity and does not generate any bus cycles.

# 5.2.5 T<sub>CONTROL</sub> and Fan Speed Reduction

 $T_{CONTROL}$  is a temperature specification based on a temperature reading from the thermal diode. The value for  $T_{CONTROL}$  will be calibrated in manufacturing and configured for each processor. When  $T_{DIODE}$  is above  $T_{CONTROL}$  then  $T_{C}$  must be at or below  $T_{C\_MAX}$  as defined by the thermal profile in Table 28; otherwise, the processor temperature can be maintained at  $T_{CONTROL}$  (or lower) as measured by the thermal diode.

The purpose of this feature is to support acoustic optimization through fan speed control. Contact your field representative for further details.

#### 5.2.6 Thermal Diode

The processor incorporates an on-die PNP transistor whose base emitter junction is used as a thermal "diode", with its collector shorted to Ground. A thermal sensor located on the system board may monitor the die temperature of the processor for thermal management and fan speed control. Table 30, Table 31, Table 32, and Table 33 provide the "diode" parameter and interface specifications. Two different sets of "diode" parameters are listed in Table 30 and 31. The Diode Model parameters (Table 30) apply to traditional thermal sensors that use the Diode Equation to determine the processor



temperature. Transistor Model parameters (Table 31) have been added to support thermal sensors that use the transistor equation method. The Transistor Model may provide more accurate temperature measurements when the diode ideality factor is closer to the maximum or minimum limits. This thermal "diode" is separate from the Thermal Monitor's thermal sensor and cannot be used to predict the behavior of the Thermal Monitor.

#### Table 30. Thermal "Diode" Parameters using Diode Model

| Symbol          | Parameter             | Min   | Тур   | Max   | Unit | Notes   |
|-----------------|-----------------------|-------|-------|-------|------|---------|
| I <sub>FW</sub> | Forward Bias Current  | 5     | _     | 200   | μΑ   | 1       |
| n               | Diode Ideality Factor | 1.000 | 1.009 | 1.050 | -    | 2, 3, 4 |
| R <sub>T</sub>  | Series Resistance     | 2.79  | 4.52  | 6.24  | Ω    | 2, 3, 5 |

#### NOTES:

- 1. Intel does not support or recommend operation of the thermal diode under reverse bias.
- 2. Characterized across a temperature range of 50 80 °C.
- 3. Not 100% tested. Specified by design characterization.
- 4. The ideality factor, n, represents the deviation from ideal diode behavior as exemplified by the diode equation:

$$I_{FW} = I_S * (e^{qV_D/nkT} - 1)$$

where  $I_S$  = saturation current, q = electronic charge,  $V_D$  = voltage across the diode, k = Boltzmann Constant, and T = absolute temperature (Kelvin).

5. The series resistance, R<sub>T</sub>, is provided to allow for a more accurate measurement of the junction temperature. R<sub>T</sub>, as defined, includes the lands of the processor but does not include any socket resistance or board trace resistance between the socket and the external remote diode thermal sensor. RT can be used by remote diode thermal sensors with automatic series resistance cancellation to calibrate out this error term. Another application is that a temperature offset can be manually calculated and programmed into an offset register in the remote diode thermal sensors as exemplified by the equation:

$$T_{error} = [R_T * (N-1) * I_{FWmin}] / [nk/q * In N]$$

where  $T_{error}$  = sensor temperature error, N = sensor current ratio, k = Boltzmann Constant, q = electronic charge

#### Table 31. Thermal "Diode" Parameters using Transistor Model

| Symbol          | Parameter            | Min   | Тур   | Max   | Unit | Notes   |
|-----------------|----------------------|-------|-------|-------|------|---------|
| I <sub>FW</sub> | Forward Bias Current | 5     | _     | 200   | μΑ   | 1, 2    |
| I <sub>E</sub>  | Emitter Current      | 5     | _     | 200   | μΑ   |         |
| n <sub>Q</sub>  | Transistor Ideality  | 0.997 | 1.001 | 1.005 |      | 3, 4, 5 |
| Beta            |                      | 0.391 | _     | 0.760 |      | 3, 4    |
| R <sub>T</sub>  | Series Resistance    | 2.79  | 4.52  | 6.24  | Ω    | 3, 6    |

#### NOTES:

- 1. Intel does not support or recommend operation of the thermal diode under reverse bias.
- 2. Same as I<sub>FW</sub> in Table 30
- 3. Characterized across a temperature range of 50 80 °C.
- 4. Not 100% tested. Specified by design characterization.
- 5. The ideality factor, nQ, represents the deviation from ideal transistor model behavior as exemplified by the equation for the collector current:

$$I_C = I_S * (e^{qV_{BE}/n_QkT} - 1)$$

Where  $I_S$  = saturation current, q = electronic charge,  $V_{BE}$  = voltage across the transistor base emitter junction (same nodes as VD), k = Boltzmann Constant, and T = absolute temperature (Kelvin).

 The series resistance, R<sub>T,</sub> provided in the Diode Model Table (Table 30) can be used for more accurate readings as needed.



When calculating a temperature based on thermal diode measurements, a number of parameters must be either measured or assumed. Most devices measure the diode ideality and assume a series resistance and ideality trim value, although some are capable of also measuring the series resistance. Calculating the temperature is then accomplished using the equations listed under Table 30. In most temperature sensing devices, an expected value for the diode ideality is designed-in to the temperature calculation equation. If the designer of the temperature sensing device assumes a perfect diode the ideality value (also called  $n_{\rm trim}$ ) will be 1.000. Given that most diodes are not perfect, the designers usually select a  $n_{\rm trim}$  value that more closely matches the behavior of the diodes in the processor. If the processors diode ideality deviates from that of  $n_{\rm trim}$ , each calculated temperature will be offset by a fixed amount. This temperature offset can be calculated with the equation:

$$T_{error(nf)} = T_{measured} X (1 - n_{actual}/n_{trim})$$

Where  $T_{error(nf)}$  is the offset in degrees C,  $T_{measured}$  is in Kelvin,  $n_{actual}$  is the measured ideality of the diode, and  $n_{trim}$  is the diode ideality assumed by the temperature sensing device.

To improve the accuracy of diode based temperature measurements, a new register containing Thermal Diode Offset data has been added to the Celeron D processor. During manufacturing, each processors thermal diode will be evaluated for its behavior relative to a theoretical diode. Using the equation above, the temperature error created by the difference between n<sub>trim</sub> and the actual ideality of the particular processor will be calculated. This Thermal Diode Offset value will be programmed in to the new diode correction MSR and when added to the Thermal Diode Base value can be used to correct temperatures read by diode based temperature sensing devices.

If the  $n_{trim}$  value used to calculate the Thermal Diode Offset differs from the  $n_{trim}$  value used in a temperature sensing device, the  $T_{error(nf)}$  may not be accurate. If desired, the Thermal Diode Offset can be adjusted by calculating  $n_{actual}$  and then recalculating the offset using the actual  $n_{trim}$  as defined in the temperature sensor manufacturers' datasheet.

The Diode\_Base value and  $n_{trim}$  used to calculate the Diode\_Correction\_Offset are listed in Table 32.

#### Table 32. Thermal "Diode" n<sub>trim</sub> and Diode\_Correction\_Offset

| Symbol            | Parameter                                     |       | Unit |
|-------------------|-----------------------------------------------|-------|------|
| n <sub>trim</sub> | Diode ideality used to calculate Diode_Offset | 1.008 |      |
| Diode_Base        | Diode Base                                    | 0     | С    |

#### Table 33. Thermal Diode Interface

| Signal Name | Land Number | Signal Description |
|-------------|-------------|--------------------|
| THERMDA     | AL1         | diode anode        |
| THERMDC     | AK1         | diode cathode      |

§ §





# 6 Features

# 6.1 Power-On Configuration Options

Several configuration options can be configured by hardware. The Celeron D processor samples the hardware configuration at reset, on the active-to-inactive transition of RESET#. For specifications on these options, refer to Table 34.

The sampled information configures the processor for subsequent operation. These configuration options cannot be changed except by another reset. All resets reconfigure the processor; for reset purposes, the processor does not distinguish between a "warm" reset and a "power-on" reset.

### 6.2 Clock Control and Low Power States

#### **Table 34.** Power-On Configuration Option Signals

| Configuration Option                           | Signal <sup>1,2</sup>              |
|------------------------------------------------|------------------------------------|
| Output tristate                                | SMI#                               |
| Execute BIST                                   | INIT#                              |
| In Order Queue pipelining (set IOQ depth to 1) | A7#                                |
| Disable MCERR# observation                     | A9#                                |
| Disable BINIT# observation                     | A10#                               |
| APIC Cluster ID (0-3)                          | A[12:11]#                          |
| Disable bus parking                            | A15#                               |
| Symmetric agent arbitration ID                 | BRO#                               |
| RESERVED                                       | A[6:3]#, A8#, A[14:13]#, A[16:35]# |

#### NOTES:

- 1. Asserting this signal during RESET# will select the corresponding option.
- Address signals not identified in this table as configuration options should not be asserted during RESET#.

The processor allows the use of AutoHALT and Stop-Grant states to reduce power consumption by stopping the clock to internal sections of the processor, depending on each particular state. See Figure 15 for a visual representation of the processor low power states.



Figure 15. Processor Low Power State Machine



#### 6.2.1 Normal State

This is the normal operating state for the processor.

#### 6.2.2 HALT and Enhanced HALT Powerdown States

The Celeron D processor supports the HALT or Enhanced HALT powerdown state. The Enhanced HALT Powerdown state is configured and enabled via the BIOS. The Enhanced HALT state must be enabled via the BIOS for the processor to remain within its specifications.

The Enhanced HALT state is a lower power state as compared to the Stop Grant State.

If Enhanced HALT is not enabled, the default Powerdown state entered will be HALT. Refer to the following sections for details about the HALT and Enhanced HALT states.



#### 6.2.2.1 HALT Powerdown State

HALT is a low power state entered when all the logical processors have executed the HALT or MWAIT instructions. When one of the logical processors executes the HALT instruction, that logical processor is halted, however, the other processor continues normal operation. The processor will transition to the Normal state upon the occurrence of SMI#, BINIT#, INIT#, or LINT[1:0] (NMI, INTR). RESET# will cause the processor to immediately initialize itself.

The return from a System Management Interrupt (SMI) handler can be to either Normal Mode or the HALT Power Down state. See the *Intel Architecture Software Developer's Manual, Volume III: System Programmer's Guide* for more information.

The return from a System Management Interrupt (SMI) handler can be to either Normal Mode or the HALT Power Down state. See the *Intel Architecture Software Developer's Manual, Volume III: System Programmer's Guide* for more information.

The system can generate a STPCLK# while the processor is in the HALT Power Down state. When the system de-asserts the STPCLK# interrupt, the processor will return execution to the HALT state.

While in HALT Power Down state, the processor will process bus snoops.

#### 6.2.2.2 Enhanced HALT Powerdown State

Enhanced HALT is a low power state entered when all logical processors have executed the HALT or MWAIT instructions and Enhanced HALT has been enabled via the BIOS. When one of the logical processors executes the HALT instruction, that logical processor is halted; however, the other processor continues normal operation.

The processor will automatically transition to a lower frequency and voltage operating point before entering the Enhanced HALT state. Note that the processor FSB frequency is not altered; only the internal core frequency is changed. When entering the low power state, the processor will first switch to the lower bus ratio and then transition to the lower VID.

While in Enhanced HALT state, the processor will process bus snoops.

The processor exits the Enhanced HALT state when a break event occurs. When the processor exits the Enhanced HALT state, it will first transition the VID to the original value and then change the bus ratio back to the original value.

### 6.2.3 Stop Grant State

When the STPCLK# signal is asserted, the Stop Grant state of the processor is entered 20 bus clocks after the response phase of the processor-issued Stop Grant Acknowledge special bus cycle.

Since the GTL+ signals receive power from the FSB, these signals should not be driven (allowing the level to return to  $V_{TT}$ ) for minimum power drawn by the termination resistors in this state. In addition, all other input signals on the FSB should be driven to the inactive state.

BINIT# will not be serviced while the processor is in Stop Grant state. The event will be latched and can be serviced by software upon exit from the Stop Grant state.

RESET# will cause the processor to immediately initialize itself, but the processor will stay in Stop-Grant state. A transition back to the Normal state will occur with the deassertion of the STPCLK# signal.

A transition to the Grant Snoop state will occur when the processor detects a snoop on the FSB (see Section 6.2.4).



While in the Stop-Grant State, SMI#, INIT#, BINIT# and LINT[1:0] will be latched by the processor, and only serviced when the processor returns to the Normal State. Only one occurrence of each event will be recognized upon return to the Normal state.

While in Stop-Grant state, the processor will process a FSB snoop.

# 6.2.4 Enhanced HALT Snoop or HALT Snoop State, Stop Grant Snoop State

The Enhanced HALT Snoop State is used in conjunction with the new Enhanced HALT state. If Enhanced HALT state is not enabled in the BIOS, the default Snoop State entered will be the HALT Snoop State. Refer to the sections below for details on HALT Snoop State, Grant Snoop State and Enhanced HALT Snoop State.

#### 6.2.4.1 HALT Snoop State, Stop Grant Snoop State

The processor will respond to snoop transactions on the FSB while in Stop-Grant state or in HALT Power Down state. During a snoop transaction, the processor enters the HALT Snoop State: Stop Grant Snoop state. The processor will stay in this state until the snoop on the FSB has been serviced (whether by the processor or another agent on the FSB). After the snoop is serviced, the processor will return to the Stop Grant state or HALT Power Down state, as appropriate.

#### 6.2.4.2 Enhanced HALT Snoop State

The Enhanced HALT Snoop State is the default Snoop State when the Enhanced HALT state is enabled via the BIOS. The processor will remain in the lower bus ratio and VID operating point of the Enhanced HALT state.

While in the Enhanced HALT Snoop State, snoops are handled the same way as in the HALT Snoop State. After the snoop is serviced the processor will return to the Enhanced HALT state.

§ §



# 7 Boxed Processor Specifications

The Celeron D processor will also be offered as an Intel boxed processor. Intel boxed processors are intended for system integrators who build systems from baseboards and standard components. The Boxed Celeron D processor will be supplied with a cooling solution. This chapter documents baseboard and system requirements for the cooling solution that will be supplied with the boxed Celeron D processor. This chapter is particularly important for OEMs that manufacture baseboards for system integrators. Unless otherwise noted, all figures in this chapter are dimensioned in millimeters and inches [in brackets]. Figure 16 shows a mechanical representation of a boxed Celeron D processor.

#### Note:

 Drawings in this section reflect only the specifications on the Intel boxed processor product. These dimensions should not be used as a generic keep-out zone for all cooling solutions. It is the system designers' responsibility to consider their proprietary cooling solution when designing to the required keep-out zone on their system platforms and chassis. Refer to the appropriate processor Thermal and Mechanical Design Guidelines (see Section 1.2) for further guidance. Contact your local Intel Sales Representative for this document.

Figure 16. Mechanical Representation of the Boxed Processor



NOTE: The airflow of the fan heatsink is into the center and out of the sides of the fan heatsink.

# 7.1 Mechanical Specifications

## 7.1.1 Boxed Processor Cooling Solution Dimensions

This section documents the mechanical specifications of the boxed Celeron D processor. The boxed processor will be shipped with an unattached fan heatsink. Figure 16 shows a mechanical representation of the boxed Celeron D processor.



Clearance is required around the fan heatsink to ensure unimpeded airflow for proper cooling. The physical space requirements and dimensions for the boxed processor with assembled fan heatsink are shown in Figure 17 (Side View), and Figure 18 (Top View). The airspace requirements for the boxed processor fan heatsink must also be incorporated into new baseboard and system designs. Airspace requirements are shown in Figure 22 and Figure 23. Note that some figures have centerlines shown (marked with alphabetic designations) to clarify relative dimensioning.

Figure 17. Space Requirements for the Boxed Processor (Side View: applies to all four side views)



Figure 18. Space Requirements for the Boxed Processor (Top View)



#### NOTES:

- The boxed Celeron D processor in the 775-land package cooling solution with clip is currently under development and, at this time, is preliminary. The diagrams shown may not reflect the final product.
- Diagram does not show the attached hardware for the clip design and is provided only as a mechanical representation.



Figure 19. Space Requirements for the Boxed Processor (Overall View)



## 7.1.2 Boxed Processor Fan Heatsink Weight

The boxed processor fan heatsink will not weigh more than 550 grams. See Chapter 5 and the appropriate processor Thermal and Mechanical Design Guidelines (see Section 1.2) for details on the processor weight and heatsink requirements.

# 7.1.3 Boxed Processor Retention Mechanism and Heatsink Attach Clip Assembly

The boxed processor thermal solution requires a heatsink attach clip assembly, to secure the processor and fan heatsink in the baseboard socket. The boxed processor will ship with the heatsink attach clip assembly.

# 7.2 Electrical Requirements

## 7.2.1 Fan Heatsink Power Supply

The boxed processor's fan heatsink requires a +12 V power supply. A fan power cable will be shipped with the boxed processor to draw power from a power header on the baseboard. The power cable connector and pinout are shown in Figure 20. Baseboards must provide a matched power header to support the boxed processor. Table 35 contains specifications for the input and output signals at the fan heatsink connector. The fan heatsink outputs a SENSE signal that is an open-collector output that pulses at a rate of two pulses per fan revolution. A baseboard pull-up resistor provides  $V_{OH}$  to match the system board-mounted fan speed monitor requirements, if applicable. Use of the SENSE signal is optional. If the SENSE signal is not used, pin 3 of the connector should be tied to GND.

The fan heatsink receives a PWM signal from the motherboard from the fourth pin of the connector labeled as CONTROL.



#### Note:

The boxed processor's fan heatsink requires a constant +12 V supplied to pin 2 and does not support variable voltage control or 3-pin PWM control.

The power header on the baseboard must be positioned to allow the fan heatsink power cable to reach it. The power header identification and location should be documented in the platform documentation, or on the system board itself. Figure 21 shows the location of the fan power connector relative to the processor socket. The baseboard power header should be positioned within 4.33 inches from the center of the processor socket.

Figure 20. Boxed Processor Fan Heatsink Power Cable Connector Description



Table 35. Fan Heatsink Power and Signal Specifications

| Description                                                                                    | Min         | Тур           | Max               | Unit                            | Notes |
|------------------------------------------------------------------------------------------------|-------------|---------------|-------------------|---------------------------------|-------|
| +12 V: 12 volt fan power supply                                                                | 10.2        | 12            | 13.8              | V                               | -     |
| IC: Peak Fan current draw Fan start-up current draw Fan start-up current draw maximum duration | _<br>_<br>_ | 1.1<br>—<br>— | 1.5<br>2.2<br>1.0 | A<br>A<br>Second                | -     |
| SENSE: SENSE frequency                                                                         | _           | 2             | _                 | pulses per<br>fan<br>revolution | 1     |
| CONTROL                                                                                        | 21          | 25            | 28                | kHz                             | 2, 3  |

#### NOTES:

- 1. Baseboard should pull this pin up to 5 V with a resistor.
- 2. Open Drain Type, Pulse Width Modulated.
- 3. Fan will have a pull-up resistor to 4.75 V, max 5.25 V.



Figure 21. Baseboard Power Header Placement Relative to Processor Socket



# 7.3 Thermal Specifications

This section describes the cooling requirements of the fan heatsink solution utilized by the boxed processor.

## 7.3.1 Boxed Processor Cooling Requirements

The boxed processor may be directly cooled with a fan heatsink. However, meeting the processor's temperature specification is also a function of the thermal design of the entire system, and ultimately the responsibility of the system integrator. The processor temperature specification is in Chapter 5. The boxed processor fan heatsink is able to keep the processor temperature within the specifications (see Table 26) in chassis that provide good thermal management. For the boxed processor fan heatsink to operate properly, it is critical that the airflow provided to the fan heatsink is unimpeded. Airflow of the fan heatsink is into the center and out of the sides of the fan heatsink. Airspace is required around the fan to ensure that the airflow through the fan heatsink is not blocked. Blocking the airflow to the fan heatsink reduces the cooling efficiency and decreases fan life. Figure 22 and Figure 23 illustrate an acceptable airspace clearance for the fan heatsink. The air temperature entering the fan should be kept below 38 °C. A Thermally Advantaged Chassis with an Air Guide 1.1 is recommended to meet the 38 °C requirement. Again, meeting the processor's temperature specification is the responsibility of the system integrator.

Note:

The processor fan is the primary source of airflow for cooling the  $V_{CC}$  voltage regulator. Dedicated voltage regulator cooling components may be necessary if the selected fan is not capable of keeping regulator components below maximum rated temperatures.



Figure 22. Boxed Processor Fan Heatsink Airspace Keep-out Requirements (Side 1 View)



Figure 23. Boxed Processor Fan Heatsink Airspace Keep-out Requirements (Side 2 View)



§§



# 8 Debug Tools Specifications

# 8.1 Logic Analyzer Interface (LAI)

Intel is working with two logic analyzer vendors to provide logic analyzer interfaces (LAIs) for use in debugging Celeron D processor systems. Tektronix and Agilent should be contacted to get specific information about their logic analyzer interfaces. The following information is general in nature. Specific information must be obtained from the logic analyzer vendor.

Due to the complexity of Celeron D processor systems, the LAI is critical in providing the ability to probe and capture FSB signals. There are two sets of considerations to keep in mind when designing a Celeron D processor system that can make use of an LAI: mechanical and electrical.

#### 8.1.1 Mechanical Considerations

The LAI is installed between the processor socket and the Celeron D processor. The LAI lands plug into the processor socket, while the Celeron D processor lands plug into a socket on the LAI. Cabling that is part of the LAI egresses the system to allow an electrical connection between the Celeron D processor and a logic analyzer. The maximum volume occupied by the LAI, known as the keepout volume, as well as the cable egress restrictions, should be obtained from the logic analyzer vendor. System designers must make sure that the keepout volume remains unobstructed inside the system. Note that it is possible that the keepout volume reserved for the LAI may differ from the space normally occupied by the Celeron D processor heatsink. If this is the case, the logic analyzer vendor will provide a cooling solution as part of the LAI.

#### 8.1.2 Electrical Considerations

The LAI will also affect the electrical performance of the FSB; therefore, it is critical to obtain electrical load models from each of the logic analyzers to be able to run system level simulations to prove that their tool will work in the system. Contact the logic analyzer vendor for electrical specifications and load models for the LAI solution it provides.

8 8