# Quad High-Side Switch (Quad 35 m $\Omega$ )

The 33894 is one in a family of devices designed for low-voltage automotive and industrial lighting and motor control applications. Its four low  $R_{DS(ON)}$  MOSFETs (four 35  $\mbox{m}\Omega)$  can control the high sides of four separate resistive or inductive loads.

Programming, control, and diagnostics are accomplished using a 16-bit SPI interface. Additionally, each output has its own parallel input for pulse-width modulation (PWM) control if desired. The 33894 allows the user to program the fault current trip levels and duration of acceptable lamp inrush or motor stall intervals via the SPI. Such programmability allows tight control of fault currents and can protect wiring harnesses and circuit boards as well as loads.

The 33894 is packaged in a power-enhanced 12 x 12 nonleaded Power QFN package with exposed tabs.

#### **Features**

- Quad 35 mΩ High-Side Switches (at 25°C)
- Operating Voltage Range of 6.0 V to 27 V with Standby Current  $<5.0~\mu\text{A}$
- SPI Control of Overcurrent Limit, Overcurrent Fault Blanking Time, Output OFF Open Load Detection, Output ON/OFF Control, Watchdog Timeout, Slew Rates, and Fault Status Reporting
- SPI Status Reporting of Overcurrent, Open and Shorted Loads, Overtemperature, Undervoltage and Overvoltage Shutdown, Fail-Safe Pin Status, and Program Status
- · Analog Current Feedback with Selectable Ratio
- Enhanced -16 V Reverse Polarity V<sub>PWR</sub> Protection

•

#### 33894

#### QUAD HIGH-SIDE SWITCH 35 mΩ



| ORDERING INFORMATION |                                        |         |  |  |
|----------------------|----------------------------------------|---------|--|--|
| Device               | Temperature<br>Range (T <sub>A</sub> ) | Package |  |  |
| MC33894PNA/R2        | -40°C to 125°C                         | 24 PQFN |  |  |



Figure 1. 33894 Simplified Application Diagram

<sup>\*</sup> This document contains certain information on a new product.

Specifications and information herein are subject to change without notice.





#### INTERNAL BLOCK DIAGRAM



Figure 2. 33894 Simplified Internal Block Diagram

#### **PIN CONNECTIONS**

#### **Transparent Top View of Package**



Figure 3. 33894 Pin Connections

Table 1. 33894 Pin Definitions

Functional descriptions of many of these pins can be found in Functional Description on page 16.

| Pin Number       | Pin Name                 | Formal Name                  | Definition                                                                                                                                                                                                                                                                                                                                                          |
|------------------|--------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | CSNS                     | Output Current<br>Monitoring | The Current Sense pin sources a current proportional to the designated HS0:HS3 output. That current is fed into a ground-referenced resistor and its voltage is monitored by an MCU's A/D. The output to be monitored is selected via the SPI. This pin can be tri-stated through SPI.                                                                              |
| 2<br>3<br>5<br>6 | IN0<br>IN1<br>IN2<br>IN3 | Serial Inputs                | The IN0:IN3 high-side input pins are used to directly control HS0:HS3 high-side output pins, respectively. An SPI register determines if each input is activated or if the input logic state is ORed or ANDed with the SPI instruction. These pins are to be driven with 5.0 V CMOS levels, and they have an active internal pulldown current source.               |
| 4, 20            | NC                       | No Connect                   | These pins may not be connected.                                                                                                                                                                                                                                                                                                                                    |
| 7                | FS                       | Fault Status<br>(Active Low) | This pin is an open drain configured output requiring an external pullup resistor to VDD for fault reporting. If a device fault condition is detected, this pin is active LOW. Specific device diagnostic faults are reported via the SPI SO pin.                                                                                                                   |
| 8                | WAKE                     | Wake                         | This input pin controls the device mode and watchdog timeout feature if enabled. An internal clamp protects this pin from high damaging voltages when the output is current limited with an external resistor. This input has a passive internal pulldown.                                                                                                          |
| 9                | RST                      | Reset                        | This input pin is used to initialize the device configuration and fault registers, as well as place the device in a low-current sleep mode. The pin also starts the watchdog timer when transitioning from logic [0] to logic [1]. This pin should not be allowed to be logic [1] until V <sub>DD</sub> is in regulation. This pin has a passive internal pulldown. |

Table 1. 33894 Pin Definitions (continued)

Functional descriptions of many of these pins can be found in Functional Description on page 16.

| Pin Number           | Pin Name                 | Formal Name                      | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------|--------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10                   | <u>CS</u>                | Chip Select<br>(Active Low)      | This input pin is connected to a chip select output of a master MCU. The MCU determines which device is addressed (selected) to receive data by pulling the $\overline{\text{CS}}$ pin of the selected device logic LOW, thereby enabling SPI communication with the device. Other <i>unselected</i> devices on the serial link having their $\overline{\text{CS}}$ pins pulled up logic HIGH disregard the SPI communication data sent. This pin has an active internal pullup current source and requires CMOS logic levels.                                                                                                         |
| 11                   | SCLK                     | Serial Clock                     | This input pin is connected to the MCU providing the required bit shift clock for SPI communication. It transitions one time per bit transferred at an operating frequency, $f_{SPI}$ , defined by the communication interface. The 50 percent duty cycle CMOS level serial clock signal is idle between command transfers. The signal is used to shift data into and out of the device. This pin has an active internal pulldown current source.                                                                                                                                                                                      |
| 12                   | SI                       | Serial Input                     | This pin is a command data input pin connected to the SPI Serial Data Output of the microcontroller (MCU) or to the SO pin of the previous device of a daisy-chain of devices. The input requires CMOS logic level signals and incorporates an internal active pulldown. Device control is facilitated by the input's receiving the MSB first of a serial 8-bit control command. The MCU ensures data is available upon the falling edge of SCLK. The logic state of SI present upon the rising edge of SCLK loads that bit command into the internal command shift register. This pin has an active internal pulldown current source. |
| 13                   | VDD                      | Digital Drain Voltage<br>(Power) | This pin is an external voltage input pin used to supply power to the SPI circuit. In the event V <sub>DD</sub> is lost, an internal supply provides power to a portion of the logic, ensuring limited functionality of the device.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14, 17, 23           | GND                      | Ground                           | These pins are the ground for the logic and analog circuitry of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15                   | VPWR                     | Positive Power Supply            | This pin connects to the positive power supply and is the source of operational power for the device. The $V_{PWR}$ contact is the backside surface mount tab of the package.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 16                   | SO                       | Serial Output                    | This output pin is connected to the SPI Serial Data Input pin of the MCU or to the SI pin of the next device of a daisy-chain of devices. This output will remain tri-stated (high-impedance OFF condition) so long as the $\overline{CS}$ pin of the device is logic HIGH. SO is only active when the $\overline{CS}$ pin of the device is asserted logic LOW. The generated SO output signals are CMOS logic levels. SO output data is available on the falling edge of SCLK and transitions immediately on the rising edge of SCLK.                                                                                                 |
| 18<br>19<br>21<br>22 | HS3<br>HS1<br>HS0<br>HS2 | High-Side Outputs                | Protected 35 m $\Omega$ high-side power output pins to the load.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 24                   | FSI                      | Fail-Safe Input                  | The value of the resistance connected between this pin and ground determines the state of the outputs after a Watchdog timeout occurs. Depending on the resistance value, either all outputs are OFF or the output HSO only is ON. If the FSI pin is left to float up to a logic [1] level, then the outputs HSO and HS2 will turn ON when in the Fail-Safe state. When the FSI pin is connected to GND, the Watchdog circuit and Fail-Safe operation are disabled. This pin incorporates an active internal pullup current source.                                                                                                    |

#### **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

#### **Table 2. Maximum Ratings**

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                | Symbol                                                        | Value                        | Unit |
|--------------------------------------------------------|---------------------------------------------------------------|------------------------------|------|
| ELECTRICAL RATINGS                                     | ,                                                             |                              | •    |
| Operating Voltage Range                                | V <sub>PWR(SS)</sub>                                          |                              | V    |
| Steady-State                                           |                                                               | -16 to 41                    |      |
| V <sub>DD</sub> Supply Voltage                         | V <sub>DD</sub>                                               | 0 to 5.5                     | V    |
| Input/Output Voltage (1)                               | V <sub>IN[0:3]</sub> , RST,<br>FSI, CSNS, SI,<br>SCLK, CS, FS | -0.3 to 7.0                  | V    |
| SO Output Voltage (1)                                  | V <sub>SO</sub>                                               | -0.3 to V <sub>DD</sub> +0.3 | V    |
| WAKE Input Clamp Current                               | I <sub>CL(WAKE)</sub>                                         | 2.5                          | mA   |
| CSNS Input Clamp Current                               | I <sub>CL(CSNS)</sub>                                         | 10                           | mA   |
| Output Current (2)                                     | I <sub>HS[0:3]</sub>                                          | 11                           | А    |
| Output Clamp Energy (3)                                | E <sub>CL[0:3]</sub>                                          | TBD                          | J    |
| ESD Voltage <sup>(4)</sup>                             |                                                               |                              | V    |
| Human Body Model                                       | V <sub>ESD1</sub>                                             | ±2000                        |      |
| Machine Model                                          | V <sub>ESD2</sub>                                             | ±200                         |      |
| THERMAL RATINGS                                        | <u> </u>                                                      |                              | •    |
| Operating Temperature                                  |                                                               |                              | °C   |
| Ambient                                                | T <sub>A</sub>                                                | -40 to 125                   |      |
| Junction                                               | T <sub>J</sub>                                                | -40 to 150                   |      |
| Storage Temperature                                    | T <sub>STG</sub>                                              | -55 to 150                   | °C   |
| Thermal Resistance <sup>(5)</sup>                      |                                                               |                              | °C/W |
| Junction to Case                                       | $R_{	heta JC}$                                                | <1.0                         |      |
| Junction to Ambient                                    | $R_{	heta JA}$                                                | TBD                          |      |
| Peak Pin Reflow Temperature During Solder Mounting (6) | T <sub>SOLDER</sub>                                           | 240                          | °C   |
|                                                        |                                                               |                              | 1    |

- 1. Exceeding voltage limits on IN[0:3],  $\overline{RST}$ , FSI, CSNS, SI, SO, SCLK,  $\overline{CS}$ , or  $\overline{FS}$  pins may cause a malfunction or permanent damage to the device.
- 2. Continuous high-side output current rating so long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required.
- 3. Active clamp energy using single-pulse method (L = 16 mH,  $R_L = 0 \Omega$ ,  $V_{PWR} = 12 V$ ,  $T_J = 150^{\circ}C$ ).
- 4. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ) and in accordance with the system module specification with a capacitor > 0.01  $\mu$ F connected from high-side outputs to GND.
- 5. Device mounted on a 2s2p test board per JEDEC JESD51-2.
- Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

#### STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                        | Symbol                  | Min  | Тур  | Max  | Unit |
|-------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|------|
| POWER INPUT                                                                                           |                         |      | •    | II.  |      |
| Battery Supply Voltage Range                                                                          | $V_{PWR}$               |      |      |      | V    |
| Fully Operational                                                                                     |                         | 6.0  | _    | 27   |      |
| VPWR Operating Supply Current                                                                         | I <sub>PWR(ON)</sub>    |      |      |      | mA   |
| Outputs ON, HS[0:3] Open                                                                              |                         | -    | _    | 20   |      |
| VPWR Supply Current                                                                                   | I <sub>PWR(SBY)</sub>   |      |      |      | mA   |
| Outputs OFF, Open Load Detection Disabled, WAKE > 0.7 $V_{DD}$ , $\overline{RST}$ = $V_{LOGIC\ HIGH}$ |                         | _    | _    | 5.0  |      |
| Sleep State Supply Current ( $V_{PWR}$ < 14 V, $\overline{RST}$ < 0.5 V, WAKE < 0.5 V)                | I <sub>PWR(SLEEP)</sub> |      |      |      | μА   |
| $T_J = 25^{\circ}C$                                                                                   |                         | -    | _    | 10   |      |
| $T_{J} = 85^{\circ}C$                                                                                 |                         | _    | -    | 50   |      |
| VDD Supply Voltage                                                                                    | V <sub>DD(ON)</sub>     | 4.5  | 5.0  | 5.5  | V    |
| VDD Supply Current                                                                                    | I <sub>DD(ON)</sub>     |      |      |      | mA   |
| No SPI Communication                                                                                  |                         | -    | _    | 1.0  |      |
| 3.0 MHz SPI Communication                                                                             |                         | -    | _    | 5.0  |      |
| VDD Sleep State Current                                                                               | I <sub>DD(SLEEP)</sub>  | _    | _    | 5.0  | μА   |
| Overvoltage Shutdown Threshold                                                                        | V <sub>PWR(OV)</sub>    | 28   | 32   | 36   | V    |
| Overvoltage Shutdown Hysteresis                                                                       | V <sub>PWR(OVHYS)</sub> | 0.2  | 0.8  | 1.5  | V    |
| Undervoltage Shutdown Threshold (7)                                                                   | V <sub>PWR(UV)</sub>    | 4.75 | 5.25 | 5.75 | V    |
| Undervoltage Hysteresis (8)                                                                           | V <sub>PWR(UVHYS)</sub> | -    | 0.25 | _    | V    |
| Undervoltage Power-ON Reset                                                                           | V <sub>PWR(UVPOR)</sub> | _    | _    | 5.0  | V    |

- Output will automatically recover to instructed state when V<sub>PWR</sub> voltage is restored to normal so long as the V<sub>PWR</sub> degradation level
  did not go below the undervoltage power-ON reset threshold. This applies to all internal device logic that is supplied by V<sub>PWR</sub> and
  assumes that the external V<sub>DD</sub> supply is within specification.
- 8. This applies when the undervoltage fault is not latched (IN[0:3] = 0).

#### **Table 3. Static Electrical Characteristics (continued)**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                              | Symbol               | Min | Тур     | Max | Unit     |
|---------------------------------------------------------------------------------------------|----------------------|-----|---------|-----|----------|
| OUTPUTS HS0:HS3                                                                             | <u>I</u>             |     | I.      |     | <u> </u> |
| Output Drain-to-Source ON Resistance (I <sub>HS[0:3]</sub> = 5.0 A, T <sub>J</sub> = 25°C)  | R <sub>DS(ON)</sub>  |     |         |     | mΩ       |
| V <sub>PWR</sub> = 6.0 V                                                                    |                      | _   | _       | 55  |          |
| V <sub>PWR</sub> = 10 V                                                                     |                      | _   | _       | 35  |          |
| V <sub>PWR</sub> = 13 V                                                                     |                      | _   | -       | 35  |          |
| Output Drain-to-Source ON Resistance (I <sub>HS[0:3]</sub> = 5.0 A, T <sub>J</sub> = 150°C) | R <sub>DS(ON)</sub>  |     |         |     | mΩ       |
| V <sub>PWR</sub> = 6.0 V                                                                    |                      | -   | _       | 94  |          |
| V <sub>PWR</sub> = 10 V                                                                     |                      | _   | _       | 60  |          |
| V <sub>PWR</sub> = 13 V                                                                     |                      | _   | -       | 60  |          |
| Output Source-to-Drain ON Resistance (9)                                                    | R <sub>DS(ON)</sub>  |     |         |     | mΩ       |
| $I_{HS[0:3]} = 5.0 \text{ A}, T_J = 25^{\circ}\text{C}, V_{PWR} = -12 \text{ V}$            |                      | _   | -       | 70  |          |
| Output Overcurrent High Detection Levels (9.0 V ≤ V <sub>PWR</sub> ≤ 16 V)                  |                      |     |         |     | Α        |
| SOCH = 0                                                                                    | I <sub>OCH0</sub>    | 40  | 50      | 62  |          |
| SOCH = 1                                                                                    | I <sub>OCH1</sub>    | 28  | 35      | 43  |          |
| Overcurrent Low Detection Levels (SOCL[2:0], 9.0 V ≤ V <sub>PWR</sub> ≤ 16 V)               |                      |     |         |     | Α        |
| 000                                                                                         | I <sub>OCL0</sub>    | 7.2 | 9.1     | 11  |          |
| 001                                                                                         | I <sub>OCL1</sub>    | 6.5 | 8.15    | 9.8 |          |
| 010                                                                                         | I <sub>OCL2</sub>    | 5.7 | 7.2     | 8.7 |          |
| 011                                                                                         | I <sub>OCL3</sub>    | 5.0 | 6.25    | 7.5 |          |
| 100                                                                                         | I <sub>OCL4</sub>    | 4.2 | 5.25    | 6.3 |          |
| 101                                                                                         | I <sub>OCL5</sub>    | 3.4 | 4.3     | 5.2 |          |
| 110                                                                                         | I <sub>OCL6</sub>    | 2.6 | 3.35    | 4.1 |          |
| 111                                                                                         | I <sub>OCL7</sub>    | 1.9 | 2.4     | 2.9 |          |
| Current Sense Ratio (9.0 V $\leq$ V <sub>PWR</sub> $\leq$ 16 V, CSNS $\leq$ 4.5 V)          |                      |     |         |     | _        |
| DICR D2 = $0$                                                                               | C <sub>SR0</sub>     | _   | 1/6500  | _   |          |
| DICR D2 = 1                                                                                 | C <sub>SR1</sub>     | _   | 1/20000 | _   |          |
| Current Sense Ratio (C <sub>SR0</sub> ) Accuracy                                            | C <sub>SR0_ACC</sub> |     |         |     | %        |
| Output Current                                                                              |                      |     |         |     |          |
| 2.0 A                                                                                       |                      | -20 | _       | 20  |          |
| 5.0 A                                                                                       |                      | -14 | _       | 14  |          |
| 10 A                                                                                        |                      | -13 | _       | 13  |          |
| 12.5 A                                                                                      |                      | -12 | _       | 12  |          |
| 15 A                                                                                        |                      | -13 | _       | 13  |          |
| 20 A                                                                                        |                      | -13 | _       | 13  |          |

#### Notes

9. Source-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity V<sub>PWR</sub>.

### ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics (continued)**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                        | Symbol                  | Min | Тур | Max | Unit |
|-----------------------------------------------------------------------|-------------------------|-----|-----|-----|------|
| OUTPUTS HS0:HS3 (continued)                                           |                         |     |     |     | ı    |
| Current Sense Ratio (C <sub>SR1</sub> ) Accuracy                      | C <sub>SR1_ACC</sub>    |     |     |     | %    |
| Output Current                                                        |                         |     |     |     |      |
| 5.0 A                                                                 |                         | -25 | -   | 25  |      |
| 10 A                                                                  |                         | -19 | -   | 19  |      |
| 12.5 A                                                                |                         | -18 | -   | 18  |      |
| 15 A                                                                  |                         | -17 | -   | 17  |      |
| 20 A                                                                  |                         | -18 | -   | 18  |      |
| 25 A                                                                  |                         | -18 | -   | 18  |      |
| Current Sense Clamp Voltage                                           | V <sub>CL(CSNS)</sub>   |     |     |     | V    |
| CSNS Open; I <sub>HS[0:3]</sub> = 11 A                                |                         | 4.5 | 6.0 | 7.0 |      |
| Open Load Detection Current (10)                                      | I <sub>OLDC</sub>       | 30  | _   | 100 | μА   |
| Output Fault Detection Threshold                                      | V <sub>OFD(THRES)</sub> |     |     |     | V    |
| Output Programmed OFF                                                 |                         | 2.0 | 3.0 | 4.0 |      |
| Output Negative Clamp Voltage                                         | V <sub>CL</sub>         |     |     |     | V    |
| $0.5 \text{ A} \le I_{\text{HS}[0:3]} \le 2.0 \text{ A}$ , Output OFF |                         | -20 | _   | _   |      |
| Overtemperature Shutdown (11)                                         | T <sub>SD</sub>         | 155 | 175 | 190 | °C   |
| Overtemperature Shutdown Hysteresis (11)                              | T <sub>SD(HYS)</sub>    | 5.0 | -   | 20  | °C   |

<sup>10.</sup> Output OFF Open Load Detection Current is the current required to flow through the load for the purpose of detecting the existence of an open load condition when the specific output is commanded OFF.

<sup>11.</sup> Guaranteed by process monitoring. Not production tested.

#### Table 3. Static Electrical Characteristics (continued)

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                         | Symbol                                                         | Min                 | Тур            | Max                 | Unit |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------|----------------|---------------------|------|
| CONTROL INTERFACE                                                                                      | <b>I</b>                                                       |                     | L              |                     |      |
| Input Logic High Voltage (12)                                                                          | V <sub>IH</sub>                                                | 0.7 V <sub>DD</sub> | _              | -                   | V    |
| Input Logic Low Voltage (12)                                                                           | V <sub>IL</sub>                                                | -                   | -              | 0.2 V <sub>DD</sub> | V    |
| Input Logic Voltage Hysteresis (12)                                                                    | V <sub>IN(HYS)</sub>                                           | 100                 | 350            | 750                 | mV   |
| Input Logic Pulldown Current (SCLK, SI, IN[0:3])                                                       | I <sub>DWN</sub>                                               | 5.0                 | -              | 20                  | μА   |
| RST Input Voltage Range                                                                                | V <sub>RST</sub>                                               | 4.5                 | 5.0            | 5.5                 | V    |
| SO, FS Tri-State Capacitance (13)                                                                      | C <sub>SO</sub>                                                | -                   | -              | 20                  | pF   |
| Input Logic Pulldown Resistor (RST) and WAKE                                                           | R <sub>DWN</sub>                                               | 100                 | 200            | 400                 | kΩ   |
| Input Capacitance (14)                                                                                 | C <sub>IN</sub>                                                | -                   | 4.0            | 12                  | pF   |
| Wake Input Clamp Voltage <sup>(15)</sup> I <sub>CL(WAKE)</sub> < 2.5 mA                                | V <sub>CL(WAKE)</sub>                                          | 7.0                 | -              | 14                  | V    |
| Wake Input Forward Voltage  I <sub>CL(WAKE)</sub> = -2.5 mA                                            | V <sub>F(WAKE)</sub>                                           | -2.0                | _              | -0.3                | V    |
| SO High-State Output Voltage  I <sub>OH</sub> = 1.0 mA                                                 | V <sub>SOH</sub>                                               | 0.8 V <sub>DD</sub> | _              | -                   | V    |
| FS, SO Low-State Output Voltage  I <sub>OL</sub> = -1.6 mA                                             | V <sub>SOL</sub>                                               | _                   | 0.2            | 0.4                 | V    |
| SO Tri-State Leakage Current  CS ≥ 0.7 V <sub>DD</sub>                                                 | I <sub>SO(LEAK)</sub>                                          | -5.0                | 0              | 5.0                 | μΑ   |
| Input Logic Pullup Current $(16)$ $\overline{CS}$ , $V_{IN} > 0.7 V_{DD}$                              | I <sub>UP</sub>                                                | 5.0                 | _              | 20                  | μА   |
| FSI Input pin External Pulldown Resistance (17) FSI Disabled, HS[0:3] Indeterminate                    | RFS<br>RFS <sub>DIS</sub>                                      | -<br>6.0            | 0<br>6.5       | 1.0<br>7.0          | kΩ   |
| FSI Enabled, HS[0:3] OFF FSI Enabled, HS0 ON, HS[1:3] OFF FSI Enabled, HS0 and HS2 ON, HS1 and HS3 OFF | RFS <sub>OFFOFF</sub> RFS <sub>ONOFF</sub> RFS <sub>ONON</sub> | 15<br>40            | 17<br>Infinite | 19                  |      |

- 12. Upper and lower logic threshold voltage range applies to SI,  $\overline{\text{CS}}$ , SCLK,  $\overline{\text{RST}}$ , IN[0:3], and WAKE input signals. The WAKE and  $\overline{\text{RST}}$  signals may be supplied by a derived voltage referenced to V<sub>PWR</sub>.
- 13. Parameter is guaranteed by process monitoring but is not production tested.
- 14. Input capacitance of SI,  $\overline{\text{CS}}$ , SCLK,  $\overline{\text{RST}}$ , and WAKE. This parameter is guaranteed by process monitoring but is not production tested.
- 15. The current must be limited by a series resistance when using voltages > 7.0 V.
- 16. Pullup current is with CS OPEN. CS has an active internal pullup to VDD.
- 17. The selection of the RFS must take into consideration the tolerance, temperature coefficient and lifetime duration to assure that the resistance value will always be within the desired (specified) range.

#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

#### **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                             | Symbol                                                | Min            | Тур            | Max            | Unit |
|--------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------|----------------|----------------|------|
| POWER OUTPUT TIMING HS0:HC3                                                                | 1                                                     |                |                | l              | l    |
| Output Rising Slow Slew Rate A (DICR D3 = 0) $^{(18)}$ 9.0 V < V <sub>PWR</sub> < 16 V     | SR <sub>RA_SLOW</sub>                                 | 0.1            | 0.3            | 0.5            | V/μs |
| Output Rising Slow Slew Rate B (DICR D3 = 0) $^{(19)}$ 9.0 V < V <sub>PWR</sub> < 16 V     | SR <sub>RB_SLOW</sub>                                 | 0.015          | 0.05           | 0.15           | V/µs |
| Output Rising Fast Slew Rate A (DICR D3 = 1) (18)<br>9.0 V < V <sub>PWR</sub> < 16 V       | SR <sub>RA_FAST</sub>                                 | 0.2            | 0.5            | 1.5            | V/µs |
| Output Rising Fast Slew Rate B (DICR D3 = 1) $^{(19)}$ 9.0 V < V <sub>PWR</sub> < 16 V     | SR <sub>RB_FAST</sub>                                 | 0.015          | 0.05           | 0.5            | V/μs |
| Output Falling Slow Slew Rate A (DICR D3 = 0) $^{(18)}$ 9.0 V < V <sub>PWR</sub> < 16 V    | SR <sub>FA_SLOW</sub>                                 | 0.1            | 0.3            | 0.5            | V/μs |
| Output Falling Slow Slew Rate B (DICR D3 = 0) $^{(19)}$ 9.0 V < V <sub>PWR</sub> < 16 V    | SR <sub>FB_SLOW</sub>                                 | 0.015          | 0.05           | 0.15           | V/µs |
| Output Falling Fast Slew Rate A (DICR D3 = 1) $^{(18)}$<br>9.0 V < V <sub>PWR</sub> < 16 V | SR <sub>FA_FAST</sub>                                 | 0.4            | 1.0            | 2.0            | V/μs |
| Output Falling Fast Slew Rate B (DICR D3 = 1) $^{(19)}$ 9.0 V < V <sub>PWR</sub> < 16 V    | SR <sub>FB_FAST</sub>                                 | 0.05           | 0.175          | 0.6            | V/µs |
| Output Turn-ON Delay Time in Fast/Slow Slew Rate (20) DICR = 0, DICR = 1                   | t <sub>DLY(ON)</sub>                                  | 2.0            | 30             | 200            | μS   |
| Output Turn-OFF Delay Time in Slow Slew Rate Mode <sup>(21)</sup> DICR = 0                 | t <sub>DLY_SLOW(O</sub> FF)                           | 40             | 460            | 1000           | μS   |
| Output Turn-OFF Delay Time in Fast Slew Rate Mode <sup>(21)</sup> DICR = 1                 | t <sub>DLY_FAST(O</sub> FF)                           | 20             | 120            | 400            | μS   |
| Overcurrent Low Detection Blanking Time (OCLT[1:0]) 00 01 (22) 10                          | t <sub>OCL0</sub> t <sub>OCL1</sub> t <sub>OCL2</sub> | 108<br>-<br>55 | 155<br>-<br>75 | 202<br>-<br>95 | ms   |
| 11                                                                                         | t <sub>OCL3</sub>                                     | 0.08           | 0.15           | 0.25           |      |

#### Notes

- 18. Rise and Fall Slew Rates A measured across a 5.0  $\Omega$  resistive load at high-side output = 0.5 V to V<sub>PWR</sub>-3.5 V (see <u>Figure 4</u>, page <u>13</u>). These parameters are guaranteed by process monitoring.
- 19. Rise and Fall Slew Rates B measured across a 5.0  $\Omega$  resistive load at high-side output = 0.5 V to V<sub>PWR</sub>-3.5 V (see <u>Figure 4</u>). These parameters are guaranteed by process monitoring.
- 20. Turn-ON delay time measured from rising edge of any signal (IN[0:3], SCLK,  $\overline{\text{CS}}$ ) that would turn the output ON to V<sub>HS[0:3]</sub> = 0.5 V with R<sub>L</sub> = 5.0  $\Omega$  resistive load.
- 21. Turn-OFF delay time measured from falling edge of any signal (IN[0:3], SCLK,  $\overline{\text{CS}}$ ) that would turn the output OFF to  $V_{\text{HS}[0:3]} = V_{\text{PWR}} 0.5 \text{ V}$  with  $R_{\text{L}} = 5.0 \Omega$  resistive load.
- 22. This logical bit is not defined. Do not use.

#### 33894

#### **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                           | Symbol              | Min  | Тур  | Max  | Unit |
|------------------------------------------|---------------------|------|------|------|------|
| POWER OUTPUT TIMING HS0:HC3 (CONTINUED)  |                     |      |      |      |      |
| Overcurrent High Detection Blanking Time | t <sub>OCH</sub>    | 1.0  | 10   | 20   | μS   |
| CS to CSNS Valid Time (23)               | t <sub>CNSVAL</sub> | _    | _    | 10   | μS   |
| Watchdog Timeout (WD[1:0]) (24)          |                     |      |      |      | ms   |
| 00                                       | t <sub>WDTO0</sub>  | 496  | 620  | 806  |      |
| 01                                       | t <sub>WDTO1</sub>  | 248  | 310  | 403  |      |
| 10                                       | t <sub>WDTO2</sub>  | 2000 | 2500 | 3250 |      |
| 11                                       | t <sub>WDTO3</sub>  | 1000 | 1250 | 1625 |      |

- 23. Time necessary for the CSNS to be with  $\pm 5\%$  of the targeted value.
- 24. Watchdog timeout delay measured from the rising edge of WAKE or RST from a sleep state condition, to output turn-ON with the output driven OFF and FSI floating. The values shown are for WDR setting of [00]. The accuracy of two consistent for all configured watchdog timeouts.

#### **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                   | Symbol                | Min | Тур | Max | Unit |
|------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|------|
| SPI INTERFACE CHARACTERISTICS                                                                                    | <u>'</u>              |     | •   | •   |      |
| Maximum Frequency of SPI Operation                                                                               | f <sub>SPI</sub>      | -   | _   | 3.0 | MHz  |
| Required Low State Duration for RST (25)                                                                         | t <sub>WRST</sub>     | -   | 50  | 350 | ns   |
| Rising Edge of $\overline{\text{CS}}$ to Falling Edge of $\overline{\text{CS}}$ (Required Setup Time) (26)       | t <sub>CS</sub>       | -   | -   | 300 | ns   |
| Rising Edge of RST to Falling Edge of CS (Required Setup Time) (26)                                              | t <sub>ENBL</sub>     | -   | -   | 5.0 | μS   |
| Falling Edge of CS to Rising Edge of SCLK (Required Setup Time) (26)                                             | t <sub>LEAD</sub>     | -   | 50  | 167 | ns   |
| Required High State Duration of SCLK (Required Setup Time) (26)                                                  | twsclkh               | -   | _   | 167 | ns   |
| Required Low State Duration of SCLK (Required Setup Time) (26)                                                   | t <sub>WSCLKL</sub>   | -   | _   | 167 | ns   |
| Falling Edge of SCLK to Rising Edge of CS (Required Setup Time) (26)                                             | t <sub>LAG</sub>      |     | 50  | 167 | ns   |
| SI to Falling Edge of SCLK (Required Setup Time) (27)                                                            | t <sub>SI(SU)</sub>   | -   | 25  | 83  | ns   |
| Falling Edge of SCLK to SI (Required Setup Time) (27)                                                            | t <sub>SI(HOLD)</sub> | -   | 25  | 83  | ns   |
| SO Rise Time $C_L = 200 \text{ pF}$                                                                              | t <sub>RSO</sub>      | _   | 25  | 50  | ns   |
| SO Fall Time $C_L = 200  \mathrm{pF}$                                                                            | t <sub>FSO</sub>      | _   | 25  | 50  | ns   |
| SI, CS, SCLK, Incoming Signal Rise Time (27)                                                                     | t <sub>RSI</sub>      | -   | _   | 50  | ns   |
| SI, $\overline{\text{CS}}$ , SCLK, Incoming Signal Fall Time (27)                                                | t <sub>FSI</sub>      | -   | _   | 50  | ns   |
| Time from Falling Edge of $\overline{\text{CS}}$ to SO Low Impedance (28)                                        | t <sub>SO(EN)</sub>   | -   | -   | 145 | ns   |
| Time from Rising Edge of CS to SO High Impedance (29)                                                            | t <sub>SO(DIS)</sub>  | _   | 65  | 145 | ns   |
| Time from Rising Edge of SCLK to SO Data Valid $^{(30)}$ 0.2 $V_{DD} \le$ SO $\ge$ 0.8 $V_{DD}$ , $C_L$ = 200 pF | t <sub>VALID</sub>    | _   | 65  | 105 | ns   |

- 25. RST low duration measured with outputs enabled and going to OFF or disabled condition.
- 26. Maximum setup time required for the 33894 is the minimum guaranteed time needed from the microcontroller.
- 27. Rise and Fall time of incoming SI,  $\overline{CS}$ , and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.
- 28. Time required for output status data to be available for use at SO. 1.0 k $\Omega$  on pullup on  $\overline{\text{CS}}$ .
- 29. Time required for output status data to be terminated at SO. 1.0 k $\Omega$  on pullup on  $\overline{\text{CS}}$ .
- 30. Time required to obtain valid data out from SO following the rise of SCLK.

#### **TIMING DIAGRAMS**



Figure 4. Output Slew Rate and Time Delays



Figure 5. Overcurrent Shutdown



Figure 6. Overcurrent Low and High Detection



Figure 7. Input timing Switching Characteristics



Figure 8. SCLK Waveform and Valid SO Data Delay Time

#### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

The 33894 is one in a family of devices designed for low-voltage automotive and industrial lighting and motor control applications. Its four low  $R_{DS(ON)}$  MOSFETs (four 35  $m\Omega)$  can control the high sides of four separate resistive or inductive loads.

Programming, control, and diagnostics are accomplished using a 16-bit SPI interface. Additionally, each output has its own parallel input for PWM control if desired. The 33894

allows the user to program via the SPI the fault current trip levels and duration of acceptable lamp inrush or motor stall intervals. Such programmability allows tight control of fault currents and can protect wiring harnesses and circuit boards as well as loads.

The 33894 is packaged in a power-enhanced 12 x 12 nonleaded PQFN package with exposed tabs.

#### **FUNCTIONAL PIN DESCRIPTION**

#### SPI PROTOCOL DESCRIPTION

The SPI interface has a full duplex, three-wire synchronous data transfer with four I/O lines associated with it: Serial Input (SI), Serial Output (SO), Serial Clock (SCLK), and Chip Select (CS).

The SI/SO pins of the 33894 follow a first-in first-out (D15 to D0) protocol, with both input and output words transferring the most significant bit (MSB) first. All inputs are compatible with 5.0 V CMOS logic levels.

The SPI lines perform the following functions:

#### **SERIAL INPUT (SI)**

This is a serial interface (SI) command data input pin. Each SI bit is read on the falling edge of SCLK. A 16-bit stream of serial data is required on the SI pin, starting with D15 to D0. The internal registers of the 33894 are configured and controlled using a 5-bit addressing scheme described in Table 7, page 19. Register addressing and configuration are described in Table 8, page 20. The SI input has an active internal pulldown, I<sub>DWN</sub>.

#### **SERIAL OUTPUT (SO)**

The SO data pin is a tri-stateable output from the shift register. The SO pin remains in a high-impedance state until the  $\overline{\text{CS}}$  pin is put into a logic [0] state. The SO data is capable of reporting the status of the output, the device configuration, and the state of the key inputs. The SO pin changes state on the rising edge of SCLK and reads out on the falling edge of

SCLK. Fault and input status descriptions are provided in <u>Table 15</u>, page <u>23</u>.

#### SERIAL CLOCK (SCLK)

The SCLK pin clocks the internal shift registers of the 33894 device. The serial input (SI) pin accepts data into the input shift register on the falling edge of the SCLK signal while the serial output (SO) pin shifts data information out of the SO line driver on the rising edge of the SCLK signal. It is important the SCLK pin be in a logic low state whenever  $\overline{\text{CS}}$  makes any transition. For this reason, it is recommended the  $\overline{\text{SCLK}}$  pin be in logic [0] whenever the device is not accessed  $\overline{\text{(CS)}}$  logic [1] state). SCLK has an active internal pulldown. When  $\overline{\text{CS}}$  is logic [1], signals at the SCLK and SI pins are ignored and SO is tri-stated (high impedance) (see Figure 9, page 19).

### CHIP SELECT (CS)

The  $\overline{\text{CS}}$  pin enables communication with the master microcontroller (MCU). When this pin is in a logic [0] state, the device is capable of transferring information to, and receiving information from, the MCU. The 33894 latches in data from the input shift registers to the addressed registers on the rising edge of  $\overline{\text{CS}}$ . The device transfers status information from the power output to the Shift register on the falling edge of  $\overline{\text{CS}}$ . The SO output driver is enabled when  $\overline{\text{CS}}$  is logic [0].  $\overline{\text{CS}}$  should transition from a logic [1] to a logic [0] state only when SCLK is a logic [0].  $\overline{\text{CS}}$  has an active internal pullup,  $I_{\text{LIP}}$ .

#### **FUNCTIONAL DEVICE OPERATION**

#### **OPERATIONAL MODES**

The 33894 has four operating modes: Sleep, Normal, Fault, and Fail-Safe. <u>Table 5</u> summarizes details contained in succeeding paragraphs.

Table 5. Fail-Safe Operation and Transitions to Other 33894 Modes

| Mode          | FS | WAK<br>E | RST | WDTO | Comments                                                                                                                                                                                                     |                                           |
|---------------|----|----------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| Sleep         | х  | 0        | 0   | х    | Device is in Sleep mode. All outputs are OFF                                                                                                                                                                 |                                           |
| Normal        | 1  | х        | 1   | No   | Normal mode. Watchdog is active if enabled.                                                                                                                                                                  |                                           |
|               | 0  | 1        | 1   |      | Device is currently in Fault                                                                                                                                                                                 |                                           |
| Fault         | 0  | 1        | 0   | No   | No                                                                                                                                                                                                           | mode. The faulted output(s) is (are) OFF. |
|               | 0  | Х        | 1   |      | is (die) of i                                                                                                                                                                                                |                                           |
|               | 1  | 0        | 1   |      | Watchdog has timed out                                                                                                                                                                                       |                                           |
|               | 1  | 1        | 1   |      | and the device is in Fail-<br>Safe mode. The outputs are                                                                                                                                                     |                                           |
| Fail-<br>Safe | 1  | 1        | 0   | Yes  | as configured with the RFS resistor connected to FSI. RST and WAKE must be transitioned to logic [0] simultaneously to bring the device out of the Fail-safe mode or momentarily tied the FSI pin to ground. |                                           |

x=Don't care.

#### **SLEEP MODE**

The default mode of the 33894 is the Sleep mode. This is the state of the device after first applying battery voltage (V<sub>PWR</sub>) prior to any I/O transitions. This is also the state of the device when the WAKE and  $\overline{RST}$  are both logic [0]. In the Sleep mode, the output and all unused internal circuitry, such as the internal 5.0 V regulator, are OFF to minimize current draw. In addition, all SPI-configurable features of the device are as if set to logic [0]. The 33894 will transition to the Normal or Fail-Safe operating modes based on the WAKE and  $\overline{RST}$  inputs as defined in  $\underline{Table~5}$ .

#### **NORMAL MODE**

The 33894 is in Normal mode when:

- V<sub>PWR</sub> is within the normal voltage range.
- RST pin is logic [1].
- · No fault has occurred.

#### **FAIL-SAFE MODE**

#### Fail-Safe Mode and Watchdog

If the FSI input is not grounded, the watchdog timeout detection is active when either the WAKE or the RST input pin transitions from logic [0] to logic [1]. The WAKE input is capable of being pulled up to  $V_{PWR}$  with a series of limiting resistance limiting the internal clamp current according to the specification.

The Watchdog timeout is a multiple of an internal oscillator and is specified in the <u>Table 14</u>, page <u>22</u>. As long as the WD bit (D15) of an incoming SPI message is toggled within the minimum watchdog timeout period (WDTO), based on the programmed value of the WDR, the device will operate normally. If an internal watchdog timeout occurs before the WD bit, the device will revert to a Fail-Safe mode until the device is reinitialized.

During the Fail-Safe mode, the outputs will be ON or OFF depending upon the resistor RFS connected to the FSI pin, regardless of the state of the various direct inputs and modes (Table 6).

Table 6. Output State During Fail-Safe Mode

| RFS (kΩ) | High-Side State                   |
|----------|-----------------------------------|
| 0        | Fail-Safe Mode Disabled           |
| 6.0      | All HS OFF                        |
| 15       | HS0 ON<br>HS1:HS3 OFF             |
| 30       | HS0 and HS2 ON<br>HS1 and HS3 OFF |

In the Fail-Safe mode, the SPI register content is retained except for overcurrent high and low detection levels and timing, which are reset to their default value (SOCL, SOCH, and OCTL). Then the watchdog, overvoltage, overtemperature, and overcurrent circuitry (with default value) are fully operational.

The Fail-Safe mode can be detected by monitoring the WDTO bit D2 of the WD register. This bit is logic [1] when the device is in Fail-Safe mode. The device can be brought out of the Fail-Safe mode by transitioning the WAKE and RST pins from logic [1] to logic [0] or forcing the FSI pin to logic [0]. Table 5 summarizes the various methods for resetting the device from the latched Fail-Safe mode.

If the FSI pin is tied to GND, the Watchdog fail-safe operation is disabled.

#### Loss of V<sub>DD</sub>

If the external 5.0 V supply is not within specification, or even disconnected, all register content is reset. The outputs can still be driven by the direct inputs IN0:IN3. The 33894 uses the battery input to power the output MOSFET-related current sense circuitry and any other internal logic, providing fail-safe device operation with no  $V_{DD}$  supplied. In this state, the watchdog, overvoltage, overtemperature, and overcurrent circuitry are fully operational with default values.

#### **FAULT MODE**

This 33894 indicates the faults below as they occur by driving the  $\overline{FS}$  pin to logic [0]:

- · Overtemperature fault
- · Overvoltage and undervoltage fault
- Open load fault
- Overcurrent fault (high and low)

The FS pin automatically returns to logic [1] when the fault condition is removed, except for overcurrent and in some cases undervoltage faults.

Fault information is retained in the Fault register and is available (and reset) via the SO pin during the first valid SPI communication (refer to <u>Table 16</u>, page <u>23</u>).

#### **Overtemperature Fault (Non-Latching)**

The 33894 incorporates overtemperature detection and shutdown circuitry in the output structure. Overtemperature detection is enabled when the output is in the ON state.

For the output, an overtemperature fault (OTF) condition results in the faulted output turning OFF until the temperature falls below the T<sub>SD(HYS)</sub>. This cycle will continue indefinitely until action is taken by the MCU to shut OFF the output, or until the offending load is removed.

When experiencing this fault, the OTF fault bit will be set in the Status register and cleared after either a valid SPI read or a power reset of the device.

#### Overvoltage Fault (Non-Latching)

The 33894 shuts down the output during an overvoltage fault (OVF) condition on the  $V_{PWR}$  pin. The output remains in the OFF state until the overvoltage condition is removed. When experiencing this fault, the OVF fault bit is set in the bit D1 and cleared after either a valid SPI read or a power reset of the device.

The overvoltage protection can be disabled through SPI (bit OV\_DIS). When disabled, the returned SO bit OD13 still reflects any overvoltage condition (overvoltage warning).

#### **Undervoltage Shutdown (Latching or Non-Latching)**

The output latches OFF at some battery voltage between 4.75 V and 5.75 V. As long as the  $V_{DD}$  level stays within the normal specified range, the internal logic states within the

device will be sustained. This ensures that when the battery level then returns above 5.75 V, the 33894 can be returned to the state that it was in prior to the low  $V_{PWR}$  excursion. Once the output latches OFF, the outputs must be turned OFF and ON again to re-enable them. In the case IN1:IN0=0, this fault is non-latched.

The undervoltage protection can be disabled through SPI (bit UV\_DIS). When disabled, the returned SO bit OD14 still reflects any undervoltage condition (undervoltage warning).

#### **Open Load Fault (Non-Latching)**

The 33894 incorporates open load detection circuitry on the output. Output open load fault (OLF) is detected and reported as a fault condition when the output is disabled (OFF). The open load fault is detected and latched into the Status register after the internal gate voltage is pulled low enough to turn OFF the output. The OLF fault bit is set in the Status register. If the open load fault is removed, the Status register will be cleared after reading the register.

The open load protection can be disabled trough SPI (bit OL DIS).

#### **Overcurrent Fault (Latching)**

The 33894 has eight programmable overcurrent low detection levels ( $I_{OCL}$ ) and two programmable overcurrent high detection levels ( $I_{OCH}$ ) for maximum device protection. The two selectable, simultaneously active overcurrent detection levels, defined by  $I_{OCH}$  and  $I_{OCL}$ , are illustrated in Figure 6, page 14. The eight different overcurrent low detect levels ( $I_{OCL0}$ :  $I_{OCL7}$ ) are illustrated in Figure 6.

If the load current level ever reaches the selected overcurrent low detection level and the overcurrent condition exceeds the programmed overcurrent time period  $(t_{OCx})$ , the device will latch the output OFF.

If at any time the current reaches the selected  $I_{OCH}$  level, then the device will immediately latch the fault and turn OFF the output, regardless of the selected  $t_{OCLx}$  driver.

For both cases, the device output will stay off indefinitely until the device is commanded OFF and then ON again.

#### **REVERSE BATTERY**

The output survives the application of reverse voltage as low as -16 V. Under these conditions, the output's gate is enhanced to keep the junction temperature less than 150°C. The ON resistance of the output is fairly similar to that in the Normal mode. No additional passive components are required.

#### **GROUND DISCONNECT PROTECTION**

In the event the 33894 ground is disconnected from load ground, the device protects itself and safely turns OFF the output regardless of the state of the output at the time of disconnection.

#### **SOLDERING INFORMATION**

The 33894 is packaged in a surface mount power package intended to be soldered directly on the printed circuit board.

The 33894 was qualified in accordance with JEDEC standards JESD22-A113-B and J-STD-020A. The recommended reflow conditions are as follows:

Convection: 235°C +5.0/-0°C

• Vapor Phase Reflow (VPR): 235°C +5.0/-0°C

• Infrared (IR)/Convection: 235°C +5.0/-0°C

The maximum peak temperature during the soldering process should not exceed 240°C. The time at maximum temperature should range from 10 s to 40 s maximum.

#### LOGIC COMMANDS AND REGISTERS



Notes 1.  $\overline{\mathsf{RST}}$  is a logic [1] state during the above operation.

2. D15:D0 relate to the most recent ordered entry of data into the device.

3. OD15:OD0 relate to the first 16 bits of ordered fault and status data out of the device.

Figure 9. Single 16-Bit Word SPI Communication

#### SERIAL INPUT COMMUNICATION

SPI communication is accomplished using 16-bit messages. A message is transmitted by the MCU starting with the MSB D15 and ending with the LSB, D0 (<u>Table 7</u>). Each incoming command message on the SI pin can be interpreted using the following bit assignments: the MSB, D15, is the watchdog bit. In some cases, output selection is done with bits D12:D11. The next three bits, D10:D8, are used to select the command register. The remaining five bits, D4:D0, are used to configure and control the outputs and their protection features.

Multiple messages can be transmitted in succession to accommodate those applications where daisy chaining is desirable, or to confirm transmitted data, as long as the messages are all multiples of 16 bits. Any attempt made to latch in a message that is not 16 bits will be ignored.

Table 7. SI Message Bit Assignment

| Bit Sig | SI Msg Bit | Message Bit Description                                                                          |
|---------|------------|--------------------------------------------------------------------------------------------------|
| MSB     | D15        | Watchdog in: toggled to satisfy watchdog requirements.                                           |
|         | D14:D15    | Not used.                                                                                        |
|         | D12:D11    | Register address bits used in some cases for output selection.                                   |
|         | D10:D8     | Register address bits.                                                                           |
|         | D7:D5      | Not used.                                                                                        |
|         | D4:D1      | Used to configure the inputs, outputs, and the device protection features and SO status content. |
| LSB     | D0         | Used to configure the inputs, outputs, and the device protection features and SO status content. |

Table 8. Serial Input Address and Configuration Bit Map

| SI Pogistor |      | SI Data |     |                |                |     |    |    |    |    |    |      |                                        |                 |               |          |
|-------------|------|---------|-----|----------------|----------------|-----|----|----|----|----|----|------|----------------------------------------|-----------------|---------------|----------|
| SI Register | D15  | D14     | D13 | D12            | D11            | D10 | D9 | D8 | D7 | D6 | D5 | D4   | D3 D2 D1                               |                 |               |          |
| STATR       | WDIN | х       | Х   | Х              | Х              | 0   | 0  | 0  | х  | х  | Х  | SOA4 | SOA3                                   | SOA2            | SOA1          | SOA0     |
| OCR0        | WDIN | х       | Х   | Х              | 0              | 0   | 0  | 1  | х  | х  | х  | х    | IN3_SPI                                | IN2_SPI         | IN1_SPI       | IN0_SPI  |
| OCR1        | WDIN | х       | х   | х              | 1              | 0   | 0  | 1  | х  | х  | х  | х    | CSNS3 EN                               | CSNS2 EN        | CSNS1 EN      | CSNS0 EN |
| SOCHLR_s    | WDIN | х       | Х   | A <sub>1</sub> | A <sub>0</sub> | 0   | 1  | 0  | х  | х  | х  | х    | SOCH_s                                 | SOCL2_s         | SOCL1_s       | SOCL0_s  |
| CDTOLR_s    | WDIN | х       | Х   | A <sub>1</sub> | A <sub>0</sub> | 0   | 1  | 1  | х  | х  | х  | х    | OL_DIS_s                               | OCL_DIS_s       | OCLT1_s       | OCLT0_s  |
| DICR_s      | WDIN | х       | х   | A <sub>1</sub> | A <sub>0</sub> | 1   | 0  | 0  | х  | х  | х  | х    | FAST_SR_s                              | CSNS_high_<br>s | DIR_DIS_s     | A/O_s    |
| UOVR        | WDIN | х       | Х   | х              | 0              | 1   | 0  | 1  | х  | х  | х  | х    | х                                      | х               | UV_DIS        | OV_DIS   |
| WDR         | WDIN | Х       | Х   | Х              | 1              | 1   | 0  | 1  | Х  | х  | х  | х    | х                                      | х               | WD1           | WD0      |
| NAR         | WDIN | Х       | Х   | Х              | х              | 1   | 1  | 0  | Х  | х  | х  | х    | No Action (Allow Toggling of D15–WDIN) |                 |               |          |
| TEST        | WDIN | Х       | Х   | Х              | Х              | 1   | 1  | 1  | Х  | х  | х  | х    | F                                      | reescale Interr | nal Use (Test | )        |

x=Don't care.

#### **DEVICE REGISTER ADDRESSING**

The following section describes the possible register addresses and their impact on device operation.

#### ADDRESS XX000—STATUS REGISTER (STATR)

The STATR register is used to read the device status and the various configuration register contents without disrupting the device operation or the register contents. The register bits D4:D0 determine the content of the first sixteen bits of SO data. In addition to the device status, this feature provides the ability to read the content of the OCR0, OCR1, SOCHLR, CDTOLR, DICR, UOVR, WDR, and NAR registers. (Refer to the section entitled Serial Output Communication (Device Status Return Data) beginning on page 22.)

## ADDRESS X0001—OUTPUT CONTROL REGISTER (OCR0)

The OCR0 register allows the MCU to control the ON/OFF state of four outputs through the SPI. Incoming message bit D3:D0 reflects the desired states of the four high-side outputs (INx\_SPI), respectively. A logic [1] enables the corresponding output switch and a logic [0] turns it OFF.

## ADDRESS X1001—OUTPUT CONTROL REGISTER (OCR1)

Incoming message bits D3:D0 reflect the desired output that will be mirrored on the Current Sense (CSNS) pin. A logic [1] on message bits D3:D0 enables the CSNS pin for outputs HS3:HS0, respectively. In the event the current sense is enabled for multiple outputs, the current will be

summed. In the event that bits D3:D0 are all logic [0], the output CSNS will be tri-stated. This is useful when several CSNS pins of several devices share the same A/D converter.

### ADDRESS A<sub>1</sub>A<sub>0</sub>010—SELECT OVERCURRENT HIGH AND LOW REGISTER (SOCHLR S)

The SOCHLR\_s register allows the MCU to configure the output overcurrent low and high detection levels, respectively. Each output "s" is independently selected for configuration based on the state of the D12:D11 bits (Table 9).

**Table 9. Output Selection** 

| A <sub>1</sub> (D12) | A <sub>0</sub> (D11) | HS_s |
|----------------------|----------------------|------|
| 0                    | 0                    | HS0  |
| 0                    | 1                    | HS1  |
| 1                    | 0                    | HS2  |
| 1                    | 1                    | HS3  |

Each output can be configured to different levels. In addition to protecting the device, this slow blow fuse emulation feature can be used to optimize the load requirements matching system characteristics. Bits D2:D0 set the overcurrent low detection level to one of eight possible levels, as shown in <a href="Table 10">Table 10</a>, page <a href="21">21</a>. Bit D3 sets the overcurrent high detection level to one of two levels, as outlined in <a href="Table 11">Table 11</a>, page <a href="21">21</a>.

s=Output selection with the bits  $A_1A_0$  as defined in Table 9.

**Table 10. Overcurrent Low Detection Levels** 

| SOCL2_s* | SOCL1_s* | SOCL0_s* | Overcurrent Low<br>Detection (Amperes) |
|----------|----------|----------|----------------------------------------|
| (D2)     | (D1)     | (D0)     | HS0:HS3                                |
| 0        | 0        | 0        | 9.1                                    |
| 0        | 0        | 1        | 8.15                                   |
| 0        | 1        | 0        | 7.2                                    |
| 0        | 1        | 1        | 6.25                                   |
| 1        | 0        | 0        | 5.25                                   |
| 1        | 0        | 1        | 4.3                                    |
| 1        | 1        | 0        | 3.35                                   |
| 1        | 1        | 1        | 2.4                                    |

<sup>\* &</sup>quot;\_s" refers to the output, which is selected through bits D12:D11; refer to Table 9, page 20.

Table 11. Overcurrent High Detection Levels

| SOCH_s* (D3) | Overcurrent High Detection (Amperes) |
|--------------|--------------------------------------|
| 30CH_S (D3)  | HS0:HS3                              |
| 0            | 50                                   |
| 1            | 35                                   |

<sup>\* &</sup>quot;\_s" refers to the output, which is selected through bits D12:D11; refer to Table 9, page 20.

#### ADDRESS A<sub>1</sub>A<sub>0</sub>011—CURRENT DETECTION TIME AND OPEN LOAD REGISTER (CDTOLR)

The CDTOLR register is used by the MCU to determine the amount of time the device will allow an overcurrent low condition before an output latches OFF. Each output is independently selected for configuration based on  $A_1A_0$ , which are the state of the D12:D11 bits (refer to Table 9, page 20).

Bits D1:D0 (OCLT1\_s:OCLT0\_s) allow the MCU to select one of three overcurrent fault blanking times defined in <u>Table 12</u>. Note that these timeouts apply only to the overcurrent low detection levels. If the selected overcurrent high level is reached, the device will latch off within 20  $\mu$ s.

Table 12. Overcurrent Low Detection Blanking Time

| OCLT[1:0]_s* | Timing     |
|--------------|------------|
| 00           | 155 ms     |
| 01           | Do not use |
| 10           | 75 ms      |
| 11           | 150 μs     |

<sup>\* &</sup>quot;\_s" refers to the output, which is selected through bits D12:D11; refer to Table 9, page 20.

A logic [1] on bit D2 (OCL\_DIS\_s) disables the overcurrent low detection feature. When disabled, there is no timeout for the selected output and the overcurrent low detection feature is disabled.

A logic [1] on bit D3 (OL\_DIS\_s) disables the open load (OL) detection feature for the output corresponding to the state of bits D12:D11.

## ADDRESS A<sub>1</sub>A<sub>0</sub>100—DIRECT INPUT CONTROL REGISTER (DICR)

The DICR register is used by the MCU to enable, disable, or configure the direct IN pin control of each output. Each output is independently selected for configuration based on the state bits D12:D11 (refer to <u>Table 9</u>, page <u>20</u>).

For the selected output, a logic [0] on bit D1 (DIR\_DIS\_s) will enable the output for direct control. A logic [1] on bit D1 will disable the output from direct control.

While addressing this register, if the Input was enabled for direct control, a logic [1] for the D0 (A/O\_s) bit will result in a Boolean AND of the IN pin with its corresponding IN\_SPI D4:D0 message bit when addressing OCR0. Similarly, a logic [0] on the D0 pin results in a Boolean OR of the IN pin to the corresponding message bits when addressing the OCR0. This register is especially useful if several loads are required to be independently PWM controlled. For example, the IN pins of several devices can be configured to operate all of the outputs with one PWM output from the MCU. If each output is then configured to be Boolean ANDed to its respective IN pin, each output can be individually turned OFF by SPI while controlling all of the outputs, commanded on with the single PWM output.

A logic [1] on bit D2 (CSNS\_high\_s) is used to select the high ratio on the CSNS pin for the selected output. The default value [0] is used to select the low ratio (Table 13).

Table 13. Current Sense Ratio

| CCNC high c* (D2) | Current Sense Ratio |  |  |
|-------------------|---------------------|--|--|
| CSNS_high_s* (D2) | HS0:HS3             |  |  |
| 0                 | 1/6500              |  |  |
| 1                 | 1/20000             |  |  |

<sup>\* &</sup>quot;\_s" refers to the output, which is selected through bits D12:D11; refer to Table 9, page 20.

A logic [1] on bit D3 (FAST\_SR\_s) is used to select the high speed slew rate for the selected output, the default value [0] corresponds to the low speed slew rate.

#### ADDRESS X0101—UNDERVOLTAGE/ OVERVOLTAGE REGISTER (UOVR)

The UOVR register disables the undervoltage (D1) and/or overvoltage (D0) protection. When these two bits are logic [0], the undervoltage and overvoltage are active (default value).

33894

#### ADDRESS X1101 — WATCHDOG REGISTER (WDR)

The WDR register is used by the MCU to configure the Watchdog timeout. The Watchdog timeout is configured using bits D1 and D0. When D1 and D0 bits are programmed for the desired watchdog timeout period (<u>Table 14</u>), the WDSPI bit should be toggled as well, ensuring the new timeout period is programmed at the beginning of a new count sequence.

Table 14. Watchdog Timeout

| WD[1:0] (D1:D0) | Timing (ms) |
|-----------------|-------------|
| 00              | 620         |
| 01              | 310         |
| 10              | 2500        |
| 11              | 1250        |

#### ADDRESS XX110—NO ACTION REGISTER (NAR)

The NAR register can be used to no-operation fill SPI data packets in a daisy-chain SPI configuration. This would allow devices to be unaffected by commands being clocked over a daisy-chained SPI configuration. By toggling the WD bit (D15) the watchdog circuitry would continue to be reset while no programming or data read back functions are being requested from the device.

#### **ADDRESS XX111—TEST**

The TEST register is reserved for test and is not accessible with SPI during normal operation.

### SERIAL OUTPUT COMMUNICATION (DEVICE STATUS RETURN DATA)

When the  $\overline{\text{CS}}$  pin is pulled low, the output register is loaded. Meanwhile, the data is clocked out MSB- (OD15-) first as the new message data is clocked into the SI pin. The first 16 bits of data clocking out of the SO, and following a  $\overline{\text{CS}}$  transition, is dependent upon the previously written SPI word.

Any bits clocked out of the SO pin after the first 16 bits will be representative of the initial message bits clocked into the SI pin since the  $\overline{\text{CS}}$  pin first transitioned to logic [0]. This feature is useful for daisy chaining devices as well as message verification.

A valid message length is determined following a  $\overline{\text{CS}}$  transition of logic [0] to logic [1]. If there is a valid message length, the data is latched into the appropriate registers. A valid message length is a multiple of 16 bits. At this time, the SO pin is tri-stated and the fault status register is now able to accept new fault status information.

SO data will represent information ranging from fault status to register contents, user selected by writing to the STATR bits OD4, OD3, OD2, OD1, and OD0. The value of the previous bits SOA4 and SOA3 will determine which output the SO information applies to for the registers which are output specific; viz., Fault, SOCHLR, CDTOLR, and DICR registers.

Note that the SO data will continue to reflect the information for each output (depending on the previous OD4, OD3 state) that was selected during the most recent STATR write until changed with an updated STATR write.

The output status register correctly reflects the status of the STATR-selected register data at the time that the  $\overline{\text{CS}}$  is pulled to a logic [0] during SPI communication, and/or for the period of time since the last valid SPI communication, with the following exceptions:

- •The previous SPI communication was determined to be invalid. In this case, the status will be reported as though the invalid SPI communication never occurred.
- Battery transients below 6.0 V resulting in an undervoltage shutdown of the outputs may result in incorrect data loaded into the Status register. The SO data transmitted to the MCU during the first SPI communication following an undervoltage V<sub>PWR</sub> condition should be ignored.
- •The RST pin transition from a logic [0] to logic [1] while the WAKE pin is at logic [0] may result in incorrect data loaded into the Status register. The SO data transmitted to the MCU during the first SPI communication following this condition should be ignored.

#### SERIAL OUTPUT BIT ASSIGNMENT

The 16 bits of serial output data depend on the previous serial input message, as explained in the following paragraphs. <u>Table 15</u>, page <u>23</u>, summarizes SO returned data for bits OD15:OD0.

- •Bit OD15 is the MSB; it reflects the state of the Watchdog bit from the previously clocked-in message.
- Bit OD14 remains logic [0] except when an undervoltage condition occurred.
- •Bit OD13 remains logic [0] except when an overvoltage condition occurred.
- Bits OD12:OD8 reflect the state of the bits SOA4:SOA0 from the previously clocked in message.
- Bits OD7:OD4 give the fault status flag of the outputs HS3:HS0, respectively.
- The contents of bits OD3:OD0 depend on bits D4:D0 from the most recent STATR command SOA4:SOA0 as explained in the paragraphs following <u>Table 15</u>.

**Previous STATR** SO Returned Data so so so so so OD OD OD OD OD OD OD7 OD6 OD5 OD4 OD9 OD8 OD3 OD2 OD1 OD0 Α4 A3 A2 Α0 15 10 Δ1 14 13 12 11  $A_0$ Αı 0 0 WDIN UVF OVF SOA4 SOA SOA SOA1 SOA0 ST3 ST2 ST1 ST0 OTF\_s OCHF\_s OCLF\_s OLF\_s 0 WDIN 0 0 1 UVF OVF SOA4 SOA SOA2 SOA1 SOA ST3 ST2 ST1 ST0 IN3\_SPI IN2\_SPI IN1\_SPI IN0\_SPI Х 1 0 0 1 WDIN UVF OVF SOA4 SOA3 SOA2 SOA1 SOA0 ST3 ST2 ST1 ST0 CSNS3 EN CSNS2 EN CSNS1 EN CSNS0 EN  $A_1$  $A_0$ 0 1 0 WDIN UVF OVE SOA4 SOA3 SOA2 SOA1 SOA0 ST3 ST2 ST1 STO SOCH s SOCL2 s SOCL1 s SOCL0 s A<sub>1</sub>  $A_0$ 0 WDIN UVF OVF SOA4 SOA3 SOA2 SOA1 SOA0 ST3 ST2 ST1 ST0 OL DIS s OCL DIS s OCLT1 s OCLT0 s 1 1  $A_1$ WDIN UVF OVF SOA4 SOA3 SOA2 SOA1 Fast SR s CSNS\_high\_s  $A_0$ 0 SOA ST3 ST2 ST1 ST0 DIR DIS s A/O s 1 0 0 WDIN UVF OVF SOA4 SOA3 SOA2 SOA1 SOA0 UV DIS OV DIS 0 1 1 ST3 ST2 ST1 ST0 Х 1 0 1 WDIN UVF OVF SOA4 SOA3 SOA2 SOA1 SOA ST2 ST0 **WDTO** WD1 WD0 Х 1 ST3 ST1 SOA0 0 1 1 0 WDIN UVF SOA4 SOA2 SOA1 OVF SOA3 ST3 ST2 ST1 ST0 HS2\_failsaf HS0\_failsaf WD\_en WAKE 0 WDIN UVF OVE SOA4 SOA SOA SOA1 SOA ST3 ST2 ST1 ST0 IN3 IN2 IN1 IN0 х 1 1

Table 15. Serial Output Bit Map Description

#### PREVIOUS ADDRESS SOA4:SOA0=A<sub>1</sub>A<sub>0</sub>000

Bits OD3:OD0 reflect the current state of the Fault register (FLTR) corresponding to the output previously selected with the bits  $A_1A_0$  (Table 16).

Table 16. Output-Specific Fault Register

| OD3   | OD2    | OD1    | OD0   |
|-------|--------|--------|-------|
| OTF_s | OCHF_s | OCLF_s | OLF_s |

s=Selection of the output.

**Note** The  $\overline{FS}$  pin reports all faults. For latched faults, this pin is reset by a new Switch ON command (via SPI or direct input IN).

#### PREVIOUS ADDRESS SOA4:SOA0=X0001

Data in bits OD3:OD0 contains IN3\_SPI:IN0\_SPI programmed bits for outputs HS3:HS0, respectively.

#### PREVIOUS ADDRESS SOA4: SOA0=X1001

Data in bits OD3:  $\overline{\text{OD0}}$  contains the programmed CSNS3  $\overline{\text{EN}}$ : CSNS0  $\overline{\text{EN}}$  bits for outputs HS3: HS0, respectively.

#### PREVIOUS ADDRESS SOA4:SOA0=A<sub>1</sub>A<sub>0</sub>010

Data returned in bits OD3:OD0 are programmed current values for the overcurrent high detection level (refer to <u>Table 11</u>, page <u>21</u>) and the overcurrent low detection level (refer to <u>Table 10</u>, page <u>21</u>), corresponding to the output previously selected with  $A_1A_0$ .

#### PREVIOUS ADDRESS SOA4: SOA0=A<sub>1</sub>A<sub>0</sub>011

The returned data contains the programmed values in the CDTOLR register for the output selected with  $A_1A_0$ .

#### PREVIOUS ADDRESS SOA4:SOA0=A<sub>1</sub>A<sub>0</sub>100

The returned data contains the programmed values in the DICR register for the output selected with  $A_1A_0$ .

#### PREVIOUS ADDRESS SOA4: SOA0=X0101

The returned data contains the programmed values in the UOVR register.

#### PREVIOUS ADDRESS SOA4:SOA0=X1101

The returned data contains the programmed values in the WDR register. Bit OD2 (WDTO) reflects the status of the watchdog circuitry. If WDTO bit is logic [1], the watchdog has timed out and the device is in Fail-Safe mode. IF WDTO is logic [0], the device is in Normal mode (assuming the device is powered and not in the Sleep mode), with the watchdog either enabled or disabled.

#### PREVIOUS ADDRESS SOA4: SOA0=X0110

The returned data OD3 and OD2 contain the state of the outputs HS2 and HS0, respectively, in case of Fail-Safe state. This information is stated with the external resistance placed at the FSI pin. OD1 indicates if the watchdog is enabled or not. OD0 returns the state of the WAKE pin.

#### PREVIOUS ADDRESS SOA4:SOA0=X1110

The returned data OD3:OD0 reflects the state of the direct pins IN3:IN0, respectively.

33894

x=Don't care.

s=Output selection with the bits  $A_1A_0$  as defined in <u>Table 9</u>, page <u>20</u>.

#### **PACKAGING**

#### **PACKAGE DIMENSIONS**

For the most current revision of the package, visit <u>www.freescale.com</u> and perform a keyword search using the "98A" drawing number listed below.



PNA SUFFIX 24-PIN PQFN NON-LEADED PACKAGE 98ARL10596D ISSUE C



 $VIEW\ M-M$ 

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | T TO SCALE  |
|------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE: POWER QUAD FLA                                | ·Τ        | DOCUMENT NO  | : 98ARL10596D    | REV: C      |
| NON-LEADED PACKAGE (                                 |           |              |                  | 13 OCT 2005 |
| 24 TERMINAL, 0.9 PITCH(1                             | 2X12X2.1) | STANDARD: NO | N-JEDEC          |             |

PNA SUFFIX 24-PIN PQFN NON-LEADED PACKAGE 98ARL10596D ISSUE C



#### DETAIL H

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA   | L OUTLINE     | PRINT VERSION NO | T TO SCALE  |
|------------------------------------------------------|-------------|---------------|------------------|-------------|
| TITLE: POWER QUAD FLA                                | DOCUMENT NO | : 98ARL10596D | REV: C           |             |
| NON-LEADED PACKAGE (F                                | ,           |               | : 1593–03        | 13 OCT 2005 |
| 24 TERMINAL, 0.9 PITCH(1                             | 2X12X2.1)   | STANDARD: NO  | N-JEDEC          |             |

#### PNA SUFFIX 24-PIN PQFN NON-LEADED PACKAGE 98ARL10596D ISSUE C

### **REVISION HISTORY**

| REVISION | DATE    | DESCRIPTION OF CHANGES                                                                                                                                                                                         |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.0      | 10/2006 | <ul> <li>Implemented Revision History page</li> <li>Converted to Freescale format and updated with the prevailing form and style</li> <li>Updated to the current package drawing 98ARL10596D, REV C</li> </ul> |

#### How to Reach Us:

#### **Home Page:**

www.freescale.com

support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

### **Europe, Middle East, and Africa:** Freescale Halbleiter Deutschland GmbH

Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street
Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http:// www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2006. All rights reserved.

