## **Freescale Semiconductor** Data Sheet: Advance Information ## Document Number: MPC5607B Rev. 3, 01/2010 # **MPC5607B** 176LQFP (24 x 24) 144 LQFP (20 x 20 ) 208 MAPBGA (17 x 17 ) 100 LQFP (14 x 14 ) # MPC5607B Microcontroller Data Sheet #### Features - Single issue, 32-bit CPU core complex (e200z0h) - Compliant with the Power Architecture<sup>TM</sup> embedded category - Enhanced instruction set allowing variable length encoding (VLE) for code size footprint reduction. With the optional encoding of mixed 16-bit and 32-bit instructions, it is possible to achieve significant code size footprint reduction. - Up to 1.5 Mbytes on-chip Flash supported with the Flash controller - Up to 96 Kbytes on-chip SRAM - Memory protection unit (MPU) with 8 region descriptors and 32-byte region granularity on certain family members - Interrupt controller (INTC) capable of handling 204 selectable-priority interrupt sources - Frequency modulated phase-locked loop (FMPLL) - Crossbar switch architecture for concurrent access to peripherals, Flash, or RAM from multiple bus masters - 16-channel eDMA controller with multiple transfer request sources using DMA multiplexer - Boot assist module (BAM) supports internal Flash programming via a serial link (CAN or SCI) - Timer supports I/O channels providing a range of 16-bit input capture, output compare, and pulse width modulation functions (eMIOS) - 2 analog-to-digital converters (ADC): one 10-bit and one 12-bit - Cross Trigger Unit to enable synchronization of ADC conversions with a timer event from the eMIOS or PIT - Up to 6 serial peripheral interface (DSPI) modules - Up to 10 serial communication interface (LINFlex) modules - Up to 6 enhanced full CAN (FlexCAN) modules with configurable buffers - 1 inter-integrated circuit (I<sup>2</sup>C) interface module - Up to 149 configurable general purpose pins supporting input and output operations (package dependent) - Real-Time Counter (RTC) - Clock source from internal 128 kHz or 16 MHz oscillator supporting autonomous wakeup with 1 ms resolution with maximum timeout of 2 seconds - Optional support for RTC with clock source from external 32 kHz crystal oscillator, supporting wakeup with 1 sec resolution and maximum timeout of 1 hour - Up to 8 periodic interrupt timers (PIT) with 32-bit counter resolution - Nexus development interface (NDI) per IEEE-ISTO 5001-2003 Class Two Plus - Device/board boundary scan testing supported per Joint Test Action Group (JTAG) of IEEE (IEEE 1149.1) - On-chip voltage regulator (VREG) for regulation of input supply for all internal levels This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice. © Freescale Semiconductor, Inc., 2010. All rights reserved. # **Table of Contents** | 1 | Gene | eral description | |---|-------|-------------------------------------------------------| | | 1.1 | Block diagram | | 2 | Pack | age pinouts | | | 2.1 | 176LQFP pin configuration | | | 2.2 | 144LQFP pin configuration | | | 2.3 | 208MAPBGA pin configuration | | 3 | Elect | rical characteristics | | | 3.1 | Parameter classification | | | 3.2 | NVUSRO register | | | | 3.2.1 NVUSRO[PAD3V5V] field description | | | | 3.2.2 NVUSRO[OSCILLATOR_MARGIN] field | | | | description12 | | | | 3.2.3 NVUSRO[WATCHDOG_EN] field description12 | | | 3.3 | Absolute maximum ratings | | | 3.4 | Recommended operating conditions14 | | | 3.5 | Thermal characteristics17 | | | | 3.5.1 External ballast resistor recommendations 17 | | | | 3.5.2 Package thermal characteristics | | | | 3.5.3 Power considerations | | | 3.6 | I/O pad electrical characteristics | | | | 3.6.1 I/O pad types | | | | 3.6.2 I/O input DC characteristics19 | | | | 3.6.3 I/O output DC characteristics | | | | 3.6.4 Output pin transition times23 | | | | 3.6.5 I/O pad current specification | | | 3.7 | nRSTIN electrical characteristics | | | 3.8 | Power management electrical characteristics30 | | | | 3.8.1 Voltage regulator electrical characteristics 30 | | | | 3.8.2 Voltage monitor electrical characteristics 33 | | | 3.9 | Low voltage domain power consumption | | | 3.10 | Flash memory electrical characteristics | | | | 3.10.1 Program/Erase characteristics37 | | | | 3.10.2 Flash nower supply DC characteristics 38 | | | | 3.10.3 Start-up/Switch-off timings | 40 | |---|--------|----------------------------------------------------------|-----| | | 3.11 | Electromagnetic compatibility (EMC) characteristics. | 40 | | | | 3.11.1 Designing hardened software to avoid | | | | | noise problems | 40 | | | | 3.11.2 Electromagnetic interference (EMI) | 41 | | | | 3.11.3 Absolute maximum ratings (electrical sensitivity) | )41 | | | 3.12 | Fast external crystal oscillator (4 to 16 MHz) | | | | electr | rical characteristics | 42 | | | 3.13 | Slow external crystal oscillator (32 kHz) | | | | electr | rical characteristics | | | | 3.14 | == 0.001001.001000100 | 48 | | | | Fast internal RC oscillator (16 MHz) | | | | | rical characteristics | 48 | | | | Slow internal RC oscillator (128 kHz) | | | | | rical characteristics | | | | 3.17 | ADC electrical characteristics | | | | | 3.17.1 Introduction | | | | | 3.17.2 Input impedance and ADC accuracy | | | | | 3.17.3 ADC electrical characteristics | | | | 3.18 | On-chip peripherals | | | | | 3.18.1 Current consumption | | | | | 3.18.2 DSPI characteristics | | | | | 3.18.3 Nexus characteristics | | | | | 3.18.4 JTAG characteristics | | | 4 | | age characteristics | | | | 4.1 | Package mechanical data | | | | | 4.1.1 176 LQFP | | | | | 4.1.2 144 LQFP | | | | | 4.1.3 100 LQFP | | | _ | | 4.1.4 208MAPBGA | | | 5 | | ring information | | | 6 | Revis | sion history | 90 | # 1 General description The MPC5607B is a new family of next generation microcontrollers built on the Power Architecture™ embedded category. This document describes the features of the family and options available within the family members, and highlights important electrical and physical characteristics of the device. The MPC5607B family of 32-bit microcontrollers is the latest achievement in integrated automotive application controllers. It belongs to an expanding family of automotive-focused products designed to address the next wave of body electronics applications within the vehicle. The advanced and cost-efficient host processor core of the MPC5607B automotive controller family complies with the Power Architecture embedded category and only implements the VLE (variable-length encoding) APU (Auxillary Processor Unit), providing improved code density. It operates at speeds of up to 64 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users implementations. Table 1. MPC5607B Family Comparison<sup>1</sup> | Feature | | MPC5605B | | MPC | 5606B | MPC5607B | | | |--------------------------------------------------|-----------------------------------|-------------|-------------|-------------|-------------|-------------|-----------------------------|--| | Package | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 144<br>LQFP | 176<br>LQFP | 176<br>LQFP | 208 MAP<br>BGA <sup>2</sup> | | | CPU | | l | | e200z0h | l | • | | | | Execution speed <sup>3</sup> | | | l | Jp to 64 MH | Z | | | | | Code Flash | | 768 KB | | 1 [ | ИВ | 1.5 | MB | | | Data Flash | | | 64 | (4 x 16) Kb | yte | | | | | RAM | | 64 KB | | 80 | KB | 96 | KB | | | MPU | | | | 8-entry | | | | | | DMA | | | | 16 ch | | | | | | 10-bit ADC | Yes | | | | | | | | | dedicated <sup>4</sup> | 7 ch | 15 ch | 29 ch | 15 ch | | 29 ch | | | | shared with 12-bit ADC | 19 ch | | | | | | | | | 12-bit ADC | Yes | | | | | | | | | dedicated <sup>5</sup> | 5 ch | | | | | | | | | shared with 10-bit ADC | 19 ch | | | | | | | | | Total timer I/O <sup>6</sup> eMIOS | 37 ch,<br>16-bit 64 ch,<br>16-bit | | | | | | | | | Counter / OPWM / ICOC <sup>7</sup> | 10 ch | | | | | | | | | O(I)PWM / OPWFMB /<br>OPWMCB / ICOC <sup>8</sup> | 7 ch | | | | | | | | | O(I)PWM / ICOC <sup>9</sup> | 7 ch 14 ch | | | | | | | | | OPWM / ICOC <sup>10</sup> | 13 ch 33 ch | | | | | | | | | SCI (LINFlex) | 4 | 6 | 8 | 6 | 8 | | 10 | | | SPI (DSPI) | 3 | 5 | 6 | 5 6 | | | | | | CAN (FlexCAN) | 6 | | | | | | | | ### **General description** Table 1. MPC5607B Family Comparison<sup>1</sup> (continued) | Feature | | MPC5605B | | MPC | 5606B | MPC5607B | | | |--------------------|-----|----------|-----|-----|-------|----------|-----|--| | I <sup>2</sup> C | 1 | | | | | | | | | 32 kHz oscillator | Yes | | | | | | | | | GPIO <sup>11</sup> | 77 | 121 | 149 | 121 | 149 | 149 | | | | Debug | | | JT | AG | | | N2+ | | Feature set dependent on selected peripheral multiplexing; table shows example. - Each channel supports a range of modes including PWM generation with dead time, Input Capture, Output Compare. - <sup>9</sup> Each channel supports a range of modes including PWM generation, Input Capture, Output Compare, Period and Pulse width measurement. ## 1.1 Block diagram Figure 1 shows a top-level block diagram of the MPC5607B. <sup>&</sup>lt;sup>2</sup> 208 MAPBGA package is for debug use only. <sup>&</sup>lt;sup>3</sup> Based on 105 °C ambient operating temperature. <sup>&</sup>lt;sup>4</sup> Not shared with 12-bit ADC, but possibly shared with other alternate functions. <sup>&</sup>lt;sup>5</sup> Not shared with 10-bit ADC, but possibly shared with other alternate functions. <sup>&</sup>lt;sup>6</sup> Refer to eMIOS section of device reference manual for information on the channel configuration and functions. Each channel supports a range of modes including Modulus counters, PWM generation, Input Capture, Output Compare. <sup>&</sup>lt;sup>10</sup> Each channel supports a range of modes including PWM generation, Input Capture, and Output Compare. <sup>&</sup>lt;sup>11</sup> Maximum I/O count based on multiplexing with peripherals. Figure 1. MPC5607B block diagram ## **General description** Table 2 summarizes the functions of the blocks present on the MPC5607B. Table 2. MPC5607B series block summary | Block | Function | |----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Analog-to-digital converter (ADC) | Converts analog voltages to digital values | | Boot assist module (BAM) | A block of read-only memory containing VLE code which is executed according to the boot mode of the device | | Clock generation module (MC_CGM) | Provides logic and control required for the generation of system and peripheral clocks | | Crossbar switch (XBAR) | Supports simultaneous connections between two master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width. | | Cross triggering unit (CTU) | Enables synchronization of ADC conversions with a timer event from the eMIOS or from the PIT | | Deserial serial peripheral interface (DSPI) | Provides a synchronous serial interface for communication with external devices | | Enhanced modular input output system (eMIOS) | Provides the functionality to generate or measure events | | Flash memory | Provides non-volatile storage for program code, constants and variables | | FlexCAN (controller area network) | Supports the standard CAN communications protocol | | Frequency-modulated phase-locked loop (FMPLL) | Generates high-speed system clocks and supports programmable frequency modulation | | Internal multiplexer (IMUX) SIU subblock | Allows flexible mapping of peripheral interface on the different pins of the device | | Inter-integrated circuit (I <sup>2</sup> C <sup>TM</sup> ) bus | A two wire bidirectional serial bus that provides a simple and efficient method of data exchange between devices | | Interrupt controller (INTC) | Provides priority-based preemptive scheduling of interrupt requests | | JTAG controller | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode | | LINFlex controller | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load | | Memory protection unit (MPU) | Provides hardware access control for all memory references generated in a device | | Periodic interrupt timer (PIT) | Produces periodic interrupts and triggers | | Real-time counter (RTC) | A free running counter used for time keeping applications, the RTC can be configured to generate an interrupt at a predefined interval independent of the mode of operation (run mode or low-power mode) | Table 2. MPC5607B series block summary (continued) | Block | Function | |-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reset generation module (MC_RGM) | Centralizes reset sources and manages the device reset sequence of the device | | Static random-access memory (SRAM) | Provides storage for program code, constants, and variables | | System integration unit lite (SIUL) | Provides control over all the electrical pad controls and up 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration | | System timer module (STM) | Provides a set of output compare events to support AutoSAR and operating system tasks | # 2 Package pinouts The available LQFP pinouts and the 208 MAPBGA ballmap are provided in the following figures. For pin signal descriptions, please refer to the device reference manual. ## 2.1 176LQFP pin configuration Figure 2. 176 LQFP pin configuration (top view) ## 2.2 144LQFP pin configuration Figure 3. 144 LQFP pin configuration (top view) # 2.3 208MAPBGA pin configuration | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | |----|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-------|-------------------------|-------------------------|-------------------------|-------------------------|------------|----| | Α | PC[8] | PC[1<br>3] | PH[1<br>5] | PJ[4] | PH[8] | PH[4] | PC[5] | PC[0] | PI[0] | PI[1] | PC[2] | PI[4] | PE[1<br>5] | PH[1<br>1] | NC | NC | Α | | В | PC[9] | PB[2] | PH[1<br>3] | PC[1<br>2] | PE[6] | PH[5] | PC[4] | PH[9] | PH[1<br>0] | PI[2] | PC[3] | PG[1<br>1] | PG[1<br>5] | PG[1<br>4] | PA[1<br>1] | PA[1<br>0] | В | | С | PC[14<br>] | VDD_<br>HV | PB[3] | PE[7] | PH[7] | PE[5] | PE[3] | VSS_<br>LV | PC[1] | PI[3] | PA[5] | PI[5] | PE[1<br>4] | PE[1<br>2] | PA[9] | PA[8] | С | | D | PH[14<br>] | PI[6] | PC[1<br>5] | PI[7] | PH[6] | PE[4] | PE[2] | VDD<br>_LV | VDD<br>_HV | NC | PA[6] | PH[1<br>2] | PG[1<br>0] | PF[1<br>4] | PE[1<br>3] | PA[7] | D | | Ε | PG[4] | PG[5] | PG[3] | PG[2] | | | | | | | 1 | | PG[1] | PG[0] | PF[1<br>5] | VDD<br>_HV | E | | F | PE[0] | PA[2] | PA[1] | PE[1] | | | | | | | | | PH[0] | PH[1] | PH[3] | PH[2] | F | | G | PE[9] | PE[8] | PE[1<br>0] | PA[0] | | | VSS_<br>HV | VSS_<br>HV | VSS_<br>HV | VSS_<br>HV | | | VDD<br>_HV | PI[12 | PI[13 | MSE<br>O | G | | Н | VSS_<br>HV | PE[1<br>1] | VDD<br>_HV | NC | | | VSS_<br>HV | VSS_<br>HV | VSS_<br>HV | VSS_<br>HV | | | MDO<br>3 | MDO<br>2 | MDO<br>0 | MDO<br>1 | Н | | J | RESE<br>T | VSS_<br>LV | NC | NC | | | VSS_<br>HV | VSS_<br>HV | VSS_<br>HV | VSS_<br>HV | | | PI[8] | PI[9] | PI[10<br>] | PI[11<br>] | J | | K | EVTI | NC | VDD<br>_BV | VDD<br>_LV | | | VSS_<br>HV | VSS_<br>HV | VSS_<br>HV | VSS_<br>HV | | | VDD<br>_HV_<br>ADC<br>1 | PG[1<br>2] | PA[3] | PG[1<br>3] | K | | L | PG[9] | PG[8] | NC | EVT<br>O | | | | | | | J | | PB[1<br>5] | PD[1<br>5] | PD[1<br>4] | PB[1<br>4] | L | | М | PG[7] | PG[6] | PC[1<br>0] | PC[1<br>1] | | | | | | | | | PB[1<br>3] | PD[1<br>3] | PD[1<br>2] | PB[1<br>2] | М | | N | PB[1] | PF[9] | PB[0] | VDD<br>_HV | PJ[0] | PA[4] | VSS_<br>LV | EXTA<br>L | VDD<br>_HV | PF[0] | PF[4] | VSS_<br>HV_<br>ADC<br>1 | PB[1<br>1] | PD[1<br>0] | PD[9] | PD[1<br>1] | N | | Р | PF[8] | PJ[3] | PC[7] | PJ[2] | PJ[1] | PA[1<br>4] | VDD<br>_LV | XTAL | PB[1<br>0] | PF[1] | PF[5] | PD[0] | PD[3] | VDD<br>_HV_<br>ADC<br>0 | PB[6] | PB[7] | Р | | R | PF[12<br>] | PC[6] | PF[1<br>0] | PF[1<br>1] | VDD<br>_HV | PA[1<br>5] | PA[1<br>3] | PI[14<br>] | XTAL | PF[3] | PF[7] | PD[2] | PD[4] | PD[7] | VSS_<br>HV_<br>ADC<br>0 | PB[5] | R | | Т | NC | NC | NC | MCK<br>O | NC | PF[1<br>3] | PA[1<br>2] | PI[15 | EXTA<br>L | PF[2] | PF[6] | PD[1] | PD[5] | PD[6] | PD[8] | PB[4] | Т | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | NO | TE: The | 208 MA | PBGA i | s availa | ble only | as deve | elopmer | nt packa | ge for N | lexus 2- | +. | | | NC | = Not c | onnecte | ed | Figure 4. 208 MAPBGA configuration This section contains electrical characteristics of the device as well as temperature and power considerations. This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages. To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$ or $V_{SS}$ ). This could be done by the internal pull-up and pull-down, which is provided by the product for most general purpose pins. The parameters listed in the following tables represent the characteristics of the device and its demands on the system. In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column. In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column. ### **CAUTION** All of the following figures are indicative and must be confirmed during either silicon validation, silicon characterization or silicon reliability trial. ## 3.1 Parameter classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in Table 3 are used and the parameters are tagged accordingly in the tables where appropriate. **Table 3. Parameter classifications** | Classification tag | Tag description | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Р | Those parameters are guaranteed during production testing on each individual device. | | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | ## NOTE The classification is shown in the column labeled "C" in the parameter tables where appropriate. # 3.2 NVUSRO register Portions of the device configuration, such as high voltage supply, oscillator margin, and watchdog enable/disable after reset are controlled via bit values in the Non-Volatile User Options Register (NVUSRO) register. # 3.2.1 NVUSRO[PAD3V5V] field description Table 4 shows how NVUSRO[PAD3V5V] controls the device configuration. Table 4. PAD3V5V field description<sup>1</sup> | Value <sup>2</sup> | Description | |--------------------|------------------------------| | 0 | High voltage supply is 5.0 V | | 1 | High voltage supply is 3.3 V | <sup>&</sup>lt;sup>1</sup> See the device reference manual for more information on the NVUSRO register. The DC electrical characteristics are dependent on the PAD3V5V bit value. ## 3.2.2 NVUSRO[OSCILLATOR\_MARGIN] field description Table 5 shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration. Table 5. OSCILLATOR\_MARGIN field description<sup>1</sup> | Value <sup>2</sup> | Description | |--------------------|---------------------------------------------| | 0 | Low consumption configuration (4 MHz/8 MHz) | | 1 | High margin configuration (4 MHz/16 MHz) | See the device reference manual for more information on the NVUSRO register. The main external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. # 3.2.3 NVUSRO[WATCHDOG\_EN] field description Table 5 shows how NVUSRO[WATCHDOG\_EN] controls the device configuration. Table 6. WATCHDOG\_EN field description<sup>1</sup> | Value <sup>2</sup> | Description | |--------------------|---------------------| | 0 | Disable after reset | | 1 | Enable after reset | <sup>&</sup>lt;sup>1</sup> See the device reference manual for more information on the NVUSRO register. <sup>&</sup>lt;sup>2</sup> '1' is delivery value. It is part of shadow Flash, thus programmable by customer. <sup>&</sup>lt;sup>2</sup> '1' is delivery value. It is part of shadow Flash, thus programmable by customer. <sup>&</sup>lt;sup>2</sup> '1' is delivery value. It is part of shadow Flash, thus programmable by customer. # 3.3 Absolute maximum ratings Table 7. Absolute maximum ratings | C | mb al | Downwater | Conditions | Va | 11-24 | | |---------------------|-------|--------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------|----------------------|------| | Symbol | | Parameter | Conditions | Min | Max | Unit | | V <sub>SS</sub> | SR | Digital ground<br>on VSS_HV<br>pins | _ | 0 | 0 | V | | V <sub>DD</sub> | SR | Voltage on<br>VDD_HV pins<br>with respect to<br>ground (V <sub>SS</sub> ) | _ | -0.3 | 6.0 | V | | V <sub>SS_LV</sub> | SR | Voltage on<br>VSS_LV (low<br>voltage digital<br>supply) pins<br>with respect to<br>ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | $V_{DD\_BV}$ | SR | Voltage on | _ | -0.3 | 6.0 | V | | | | VDD_BV pin<br>(regulator<br>supply) with<br>respect to<br>ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | -0.3 | V <sub>DD</sub> +0.3 | | | V <sub>SS_ADC</sub> | SR | Voltage on VSS_HV_ADC 0, VSS_HV_ADC 1 (ADC reference) pin with respect to ground (VSS) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | V <sub>DD_ADC</sub> | SR | Voltage on | _ | -0.3 | 6.0 | V | | | | VSS_HV_ADC<br>0,<br>VSS_HV_ADC<br>1 (ADC<br>reference) with<br>respect to<br>ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.3 | V <sub>DD</sub> +0.3 | | | V <sub>IN</sub> | SR | Voltage on any | _ | -0.3 | 6.0 | V | | | | GPIO pin with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.3 | V <sub>DD</sub> +0.3 | | Table 7. Absolute maximum ratings (continued) | Sur | nbol | Parameter | Conditions | Va | lue | Unit | |----------------------|-------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------|-----|-----|--------| | Зуі | iiboi | rarameter | Conditions | Min | Max | - Onit | | I <sub>INJPAD</sub> | current on any<br>pin during<br>overload<br>condition | | -10 | 10 | mA | | | I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | | | I <sub>AVGSEG</sub> | SR | Sum of all the static I/O current within a | V <sub>DD</sub> = 5.0 V ±<br>10%, PAD3V5V<br>= 0 | | 70 | mA | | | | supply<br>segment | V <sub>DD</sub> = 3.3 V ±<br>10%, PAD3V5V<br>= 1 | | 64 | | | T <sub>STORAGE</sub> | T <sub>STORAGE</sub> SR Storage — temperature | | -55 | 150 | °C | | ## **NOTE** Stresses exceeding the recommended absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN} > V_{DD}$ or $V_{IN} < V_{SS}$ ), the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values. # 3.4 Recommended operating conditions Table 8. Recommended operating conditions (3.3 V) | Symbo | ı | Parameter | Conditions | Va | Unit | | |---------------------------------|----|-----------------------------------------------------------------------------------------------|-----------------------------|----------------------|----------------------|-------| | Symbol | | i didiletei | Conditions | Min | Max | Oille | | V <sub>SS</sub> | SR | Digital ground on VSS_HV pins | _ | 0 | 0 | V | | V <sub>DD</sub> <sup>1</sup> | | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> ) | _ | 3.0 | 3.6 | V | | V <sub>SS_LV</sub> <sup>2</sup> | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | $V_{DD_BV}^3$ | SR | Voltage on VDD_BV pin (regulator | _ | 3.0 | 3.6 | V | | | | supply) with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 | | Table 8. Recommended operating conditions (3.3 V) (continued) | Symbol | | Parameter | Conditions | Va | lue | Unit | |----------------------------------|----|---------------------------------------------------------------------------------------------------------|-----------------------------|----------------------|----------------------|-------| | Symbol | | raiailletei | Conditions | Min | Max | Oilit | | V <sub>SS_ADC</sub> | SR | Voltage on VSS_HV_ADC0,<br>VSS_HV_ADC1 (ADC reference) pin<br>with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | V <sub>DD_ADC</sub> <sup>4</sup> | SR | Voltage on VSS_HV_ADC0, | _ | 3.0 <sup>5</sup> | 3.6 | V | | | | VSS_HV_ADC1 (ADC reference) with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 | | | V <sub>IN</sub> | SR | Voltage on any GPIO pin with respect | _ | V <sub>SS</sub> -0.1 | _ | V | | | | to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | _ | V <sub>DD</sub> +0.1 | | | I <sub>INJPAD</sub> | SR | Injected input current on any pin during overload condition | _ | -5 | 5 | mA | | I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | | | TV <sub>DD</sub> | SR | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup> | _ | _ | 0.25 | V/µs | | T <sub>A</sub> | SR | Ambient temperature under bias | f <sub>CPU</sub> < 64 MHz | -40 | 125 | °C | | TJ | SR | Junction temperature under bias | _ | -40 | 150 | | $<sup>^{1}\,</sup>$ 100 nF capacitance needs to be provided between each $\rm V_{DD}/\rm V_{SS}$ pair Table 9. Recommended operating conditions (5.0 V) | Symbo | ı | Parameter | Conditions | Va | lue | Unit | |---------------------------------|----|---------------------------------------------------------------------------------------------------|-----------------------------|----------------------|----------------------|-------| | Зушьо | '1 | rarameter | Conditions | Min | Max | Oiiii | | V <sub>SS</sub> | SR | Digital ground on VSS_HV pins | _ | 0 | 0 | V | | V <sub>DD</sub> <sup>1</sup> | SR | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> ) | _ | 4.5 | 5.5 | V | | | | | Voltage drop <sup>2</sup> | 3.0 | 5.5 | | | V <sub>SS_LV</sub> <sup>3</sup> | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground ( $V_{SS}$ ) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | $V_{DD\_BV}^{4}$ | | Voltage on VDD_BV pin (regulator supply) with respect | _ | 4.5 | 5.5 | V | | | | to ground (V <sub>SS</sub> ) | Voltage drop <sup>2</sup> | 3.0 | 5.5 | | | | | | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 | | | V <sub>SS_ADC</sub> | SR | Voltage on VSS_HV_ADC0, VSS_HV_ADC1 (ADC reference) pin with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | $<sup>^2~</sup>$ 330 nF capacitance needs to be provided between each $\rm V_{DD\_LV}/\rm V_{SS\_LV}$ supply pair. <sup>&</sup>lt;sup>3</sup> 470 nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). $<sup>^4~</sup>$ 100 nF capacitance needs to be provided between $\rm V_{DD\_ADC}/\rm V_{SS\_ADC}$ pair. <sup>&</sup>lt;sup>5</sup> Full electrical specification cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. When voltage drops below V<sub>LVDHVL</sub>, device is reset. <sup>&</sup>lt;sup>6</sup> Guaranteed by device validation Table 9. Recommended operating conditions (5.0 V) (continued) | Cumb - | | Poromotor | Canditions | Va | lue | Unit | |----------------------------------|----|-----------------------------------------------------------------------|-----------------------------|----------------------|----------------------|------| | Symbo | 1 | Parameter | Conditions | Min | Max | Unit | | V <sub>DD_ADC</sub> <sup>5</sup> | SR | Voltage on VSS_HV_ADC0, VSS_HV_ADC1 (ADC | _ | 4.5 | 5.5 | V | | | | reference) with respect to ground (V <sub>SS</sub> ) | Voltage drop <sup>2</sup> | 3.0 | 5.5 | | | | | | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 | | | V <sub>IN</sub> | SR | Voltage on any GPIO pin with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> -0.1 | - | V | | | | | | - | V <sub>DD</sub> +0.1 | | | I <sub>INJPAD</sub> | SR | Injected input current on any pin during overload condition | _ | -5 | 5 | mA | | I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | | | $TV_DD$ | SR | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup> | _ | _ | 0.25 | V/µs | | | | | _ | 3 | _ | V/s | | T <sub>A C-Grade</sub><br>Part | SR | Ambient temperature under bias | f <sub>CPU</sub> < 64 MHz | -40 | 85 | °C | | T <sub>J C-Grade</sub><br>Part | SR | Junction temperature under bias | _ | -40 | 110 | | | T <sub>A V-Grade</sub><br>Part | SR | Ambient temperature under bias | f <sub>CPU</sub> < 64 MHz | -40 | 105 | • | | T <sub>J V-Grade</sub><br>Part | SR | Junction temperature under bias | _ | -40 | 130 | | | T <sub>A M-Grade</sub><br>Part | SR | Ambient temperature under bias | f <sub>CPU</sub> < 60 MHz | -40 | 125 | | | T <sub>J M-Grade</sub><br>Part | SR | Junction temperature under bias | _ | -40 | 150 | | <sup>1 100</sup> nF capacitance needs to be provided between each V<sub>DD</sub>/V<sub>SS</sub> pair ## **NOTE** RAM data retention is guaranteed wi'th $V_{DD\ LV}$ not below 1.08 V. <sup>&</sup>lt;sup>2</sup> Full device operation is guaranteed by design when the voltage drops below 4.5V down to 3.6V. However, certain analog electrical characteristics will not be guaranteed to stay within the stated limits. $<sup>^3</sup>$ 330 nF capacitance needs to be provided between each $\rm V_{DD\_LV}/\rm V_{SS\_LV}$ supply pair <sup>&</sup>lt;sup>4</sup> 470 nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). This decoupling need to be increased as recommended in Section 3.5.1, "External ballast resistor recommendations incase external ballast resistor is planned to be used. $<sup>^{5}~</sup>$ 100 nF capacitance needs to be provided between $\rm V_{DD\_ADC}/\rm V_{SS\_ADC}$ pair <sup>&</sup>lt;sup>6</sup> Guaranteed by device validation ## 3.5 Thermal characteristics ## 3.5.1 External ballast resistor recommendations External ballast resistor on $V_{DD\_BV}$ pin helps in reducing the overall power dissipation inside the device. This resistor is required only when maximum power consumption exceeds the limit imposed by package thermal characteristics. As stated in Table 10 LQFP thermal characteristics, considering thermal resistance of LQFP144 as 48.3 °C/W, at ambient $T_A$ = 125 °C, the junction temp $T_j$ will cross 150 °C if total power dissipation > (150 - 125)/48.3 = 517 mW. Therefore, total device current $I_{DDMAX}$ at 125 °C/5.5V must not exceed 94.1 mA (i.e. PD/VDD). Assuming an average $I_{DD}(V_{DD\_HV})$ of 15-20 mA consumption typically during device RUN mode, the LV domain consumption $I_{DD}(V_{DD\_BV})$ is thus limited to $I_{DDMAX}$ - $I_{DD}(V_{DD\_HV})$ i.e. 80 mA. Therefore, respecting the maximum power allowed as explained in Section 3.5.2, "Package thermal characteristics, it is recommended to use this resistor only in the 125 °C/5.5V operating corner as per the following guidelines: - If $I_{DD}(V_{DD BV}) < 80$ mA, then no resistor is required. - If $80 \text{ mA} < I_{DD}(V_{DD BV}) < 90 \text{ mA}$ , then 4 Ohm resistor can be used along with 14.7 $\mu$ f decoupling. - If $I_{DD}(V_{DD~BV}) > 90$ mA, then 8 Ohm resistor can be used along with 33 $\mu$ f decoupling. Using resistance in the range of 4-8 Ohm, the gain will be around 10-20% of total consumption on $V_{DD\_BV}$ . For example, if 8 Ohm resistor is used, then power consumption when $I_{DD}(V_{DD\_BV})$ is 110 mA is equivalent to power consumption when $I_{DD}(V_{DD\_BV})$ is 90 mA (approximately) when resistor not used. ## 3.5.2 Package thermal characteristics Table 10. LQFP thermal characteristics<sup>1</sup> | Sym | nbol | С | Parameter | Conditions <sup>2</sup> | Pin count | | Unit | | | | |-----------------|------|---|-----------------------------------------------|-------------------------|------------|-----|------|------|-------|--| | Syli | iboi | | raiailletei | | riii Count | Min | Тур | Max | Offic | | | $R_{\theta JA}$ | CC | D | Thermal | Single-layer | 100 | | _ | 64 | °C/W | | | | | | resistance,<br>junction-to- | to- | | 144 | _ | _ | 64 | | | | | | ambient<br>natural<br>convection <sup>4</sup> | | 176 | _ | _ | 64 | | | | | | | | Four-layer | 100 | _ | _ | 49.7 | | | | | | | | board—2s2p | 144 | _ | _ | 48.3 | | | | | | | | | 176 | _ | _ | 47.3 | | | <sup>&</sup>lt;sup>1</sup> Thermal characteristics are targets based on simulation that are subject to change per device characterization. $<sup>^{2}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C. <sup>&</sup>lt;sup>3</sup> All values need to be confirmed during device validation. Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. When Greek letters are not available, the symbols are typed as R<sub>thJA</sub> and R<sub>thJMA</sub>. Table 11. 208 MAPBGA thermal characteristics<sup>1</sup> | Symbol | | C Parameter | | Conditions | Value | Unit | |---------------|----|-------------|----------------|------------------------------------------------------|-------|------| | $R_{ hetaJA}$ | СС | _ | junction-to-am | Single-layer<br>board—1s<br>Four-layer<br>board—2s2p | TBD | °C/W | Thermal characteristics are targets based on simulation that are subject to change per device characterization. ## 3.5.3 Power considerations The average chip-junction temperature, T<sub>I</sub>, in degrees Celsius, may be calculated using Equation 1: $$T_{J} = T_{A} + (P_{D} \times R_{\theta JA})$$ Eqn. 1 Where: $T_A$ is the ambient temperature in °C. $R_{\theta IA}$ is the package junction-to-ambient thermal resistance, in °C/W. $P_D$ is the sum of $P_{INT}$ and $P_{I/O}$ ( $P_D = P_{INT} + P_{I/O}$ ). P<sub>INT</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in watts. This is the chip internal power. P<sub>I/O</sub> represents the power dissipation on input and output pins; user determined. Most of the time for the applications, $P_{I/O} < P_{INT}$ and may be neglected. On the other hand, $P_{I/O}$ may be significant, if the device is configured to continuously drive external modules and/or memories. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is given by: $$P_D = K / (T_1 + 273 °C)$$ Eqn. 2 Therefore, solving equations 1 and 2: $$K = P_D x (T_A + 273 °C) + R_{\theta, IA} x P_D^2$$ Eqn. 3 Where: K is a constant for the particular part, which may be determined from Equation 3 by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $P_D$ and $P_D$ may be obtained by solving equations 1 and 2 iteratively for any value of $P_D$ . # 3.6 I/O pad electrical characteristics # 3.6.1 I/O pad types The device provides four main I/O pad types depending on the associated alternate functions: - Slow pads are the most common pads, providing a good compromise between transition time and low electromagnetic emission. - Medium pads provide transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission. Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. When Greek letters are not available, the symbols are typed as R<sub>thJA</sub> and R<sub>thJMA</sub>. - Fast pads provide maximum speed. These are used for improved Nexus debugging capability. - Input only pads are associated with ADC channels and 32 kHz low power external crystal oscillator providing low input leakage. Medium and Fast pads can use slow configuration to reduce electromagnetic emission, at the cost of reducing AC performance. ## 3.6.2 I/O input DC characteristics Table 12 provides input DC electrical characteristics as described in Figure 5. Figure 5. I/O input DC electrical characteristics definition | Table 12. I/O i | nput DC electrica | I characteristics | |-----------------|-------------------|-------------------| | | | | | Syml | hal | С | Parameter Conditions <sup>1</sup> | | | Unit | | | |------------------|-----|---|-----------------------------------------|------------|---------------------|------|----------------------|-----| | Syllii | JUI | C | raiailletei | Conditions | Min | Тур | Max | Onn | | V <sub>IH</sub> | SR | Р | Input high level CMOS (Schmitt Trigger) | _ | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | Р | Input low level CMOS (Schmitt Trigger) | _ | -0.4 | _ | 0.35V <sub>DD</sub> | | | V <sub>HYS</sub> | CC | С | Input hysteresis CMOS (Schmitt Trigger) | _ | 0.1V <sub>DD</sub> | _ | _ | | Table 12. I/O input DC electrical characteristics (continued) | Symb | nol | С | Parameter | Condit | Conditions <sup>1</sup> | | | Value <sup>2</sup> | | | | |------------------|-----|---|------------------------------------------------------------------------|-----------------|-------------------------|------|-----|--------------------|------|--|--| | Cynn | ,01 | Ū | T didilictor | Condi | | | Тур | Max | Unit | | | | I <sub>LKG</sub> | CC | Р | Digital input leakage | No injection | $T_A = -40 ^{\circ}C$ | _ | 2 | _ | nA | | | | | | Р | | on adjacent pin | T <sub>A</sub> = 25 °C | _ | 2 | _ | | | | | | | D | | | T <sub>A</sub> = 105 °C | _ | 12 | 500 | | | | | | | Р | | | T <sub>A</sub> = 125 °C | _ | 70 | 1000 | | | | | W <sub>FI</sub> | SR | Р | Width of input pulse surely filtered by analog filter <sup>3</sup> | _ | | | _ | 40 | ns | | | | W <sub>NFI</sub> | SR | Р | Width of input pulse surely not filtered by analog filter <sup>3</sup> | _ | - | 1000 | 1 | | ns | | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, $T_{A}$ = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>&</sup>lt;sup>3</sup> Analog filters are available on all wakeup lines. ## 3.6.3 I/O output DC characteristics The following tables provide DC characteristics for bidirectional pads: - Table 13 provides weak pull figures. Both pull-up and pull-down resistances are supported. - Table 15 provides output driver characteristics for I/O pads when in SLOW configuration. - Table 16 provides output driver characteristics for I/O pads when in MEDIUM configuration. - Table 14 provides output driver characteristics for I/O pads when in FAST configuration. Table 13. I/O pull-up/pull-down DC electrical characteristics | Syn | nbol | С | Parameter | Cond | itions <sup>1</sup> | | Value | | Unit | |------------------|------|---|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-------|-----|---------| | J Syn | | | | 33 | | Min | Тур | Max | O i iii | | I <sub>WPU</sub> | CC | Р | Weak<br>pull-up | $V_{DD} =$ | PAD3V5V<br>= 0 | 10 | _ | 150 | μΑ | | | | С | current<br>absolute<br>value | 5.0 V ±<br>10% | PAD3V5V<br>= 1 <sup>2</sup> | 10 | _ | 250 | | | | | Р | \<br>\<br>3 | $V_{IN} = V_{IL},$<br>$V_{DD} =$<br>3.3 V ±<br>10% | PAD3V5V<br>= 1 | 10 | _ | 150 | | | I <sub>WPD</sub> | CC | Р | Weak<br>pull-down | $\begin{array}{ll} \text{II-down} & \text{V}_{\text{DD}} = \\ \text{rrent} & 5.0 \text{ V} \pm \\ \text{solute} & 10\% \end{array}$ | PAD3V5V<br>= 0 | 10 | _ | 150 | μΑ | | | | С | current<br>absolute<br>value | | PAD3V5V<br>= 1 | 10 | _ | 250 | | | | | Р | | $V_{IN} = V_{IH},$<br>$V_{DD} =$<br>3.3 V ±<br>10% | PAD3V5V<br>= 1 | 10 | _ | 150 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. Table 14. FAST configuration output buffer electrical characteristics | Sym | nbol | С | Parameter | Cond | itions <sup>1</sup> | | Value | | Unit | |-----------------|-------|---|---------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|--------------------|------| | Syli | IIDOI | | Parameter | Cona | itions | Min | Тур | Max | Unit | | V <sub>OH</sub> | CC | Р | Output<br>high level<br>FAST<br>configurati<br>on | Push Pull | $I_{OH} = \\ -14\text{mA}, \\ V_{DD} = \\ 5.0 \text{ V } \pm \\ 10\%, \\ PAD3V5V = 0 \\ (recomme \\ nded)$ | 0.8V <sub>DD</sub> | _ | _ | V | | | | С | | | $I_{OH} =$ $-7mA$ , $V_{DD} =$ $5.0 V \pm$ $10\%$ , $PAD3V5V$ $= 1^2$ | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | | $\begin{array}{l} I_{OH} = \\ -11 mA, \\ V_{DD} = \\ 3.3 \ V \pm \\ 10\%, \\ PAD3V5V \\ = 1 \\ (recomme \\ nded) \end{array}$ | V <sub>DD</sub> -0.8 | _ | _ | | | V <sub>OL</sub> | CC | Р | Output low<br>level<br>FAST<br>configurati<br>on | Push Pull | $I_{OL}$ = 14mA,<br>$V_{DD}$ = 5.0 V ± 10%,<br>PAD3V5V = 0 (recomme nded) | _ | _ | 0.1V <sub>DD</sub> | V | | | | С | | | $I_{OL} = 7mA,$<br>$V_{DD} =$<br>$5.0 \text{ V} \pm$<br>10%,<br>PAD3V5V<br>$= 1^2$ | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | | $I_{OL}$ = 11mA, $V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1 (recomme nded) | _ | _ | 0.5 | | ## 3.6.4 Output pin transition times Table 15. Output pin transition times | Sym | nhol | С | Parameter | Conc | litions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |-----------------|------|---|-------------------------------------------|----------------------------|---------------------------|-----|--------------------|-----|------| | Oy.i | 1501 | J | T di dillictor | John | | Min | Тур | Max | | | T <sub>tr</sub> | CC | D | Output<br>transition | C <sub>L</sub> = 25 pF | V <sub>DD</sub> = 5.0 V ± | _ | _ | 50 | ns | | | | T | time output<br>pin <sup>3</sup><br>SLOW | C <sub>L</sub> = 50 pF | 10%,<br>PAD3V5V<br>= 0 | _ | _ | 100 | | | | | D | on | C <sub>L</sub> = 100 pF | | _ | 1 | 125 | | | | | D | | C <sub>L</sub> =<br>25 pF | oF 3.3 V ± | _ | 1 | 50 | | | | | T | | C <sub>L</sub> = 50 pF | 10%,<br>PAD3V5V<br>= 1 | _ | | 100 | | | | | D | | C <sub>L</sub> =<br>100 pF | | _ | | 125 | | | T <sub>tr</sub> | CC | D | Output<br>transition | C <sub>L</sub> =<br>25 pF | V <sub>DD</sub> = 5.0 V ± | _ | 1 | 10 | ns | | | | Т | time output<br>pin <sup>3</sup><br>MEDIUM | C <sub>L</sub> = 50 pF | 10%,<br>PAD3V5V<br>= 0 | _ | 1 | 20 | | | | | D | configurati<br>on | C <sub>L</sub> = 100 pF | SIUL.PCR<br>x.SRC = 1 | _ | _ | 40 | | | | | D | C | C <sub>L</sub> = 25 pF | V <sub>DD</sub> = 3.3 V ± | _ | 1 | 12 | | | | | Т | C <sub>L</sub> = 50 pF | 10%,<br>PAD3V5V<br>= 1 | _ | _ | 25 | | | | | | D | ( | C <sub>L</sub> = 100 pF | SIUL.PCR<br>x.SRC = 1 | _ | _ | 40 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. Table 15. Output pin transition times (continued) | Sym | phol | С | Parameter | Condi | itions <sup>1</sup> | Value <sup>2</sup> | | | Unit | |-----------------|------|------------|-----------------------------------------|-----------------------------------------------|-----------------------------------------------------------------|--------------------|-----|-----|-------| | Oy. | iboi | | T di dillictor | Cond | ition3 | Min | Тур | Max | Oille | | T <sub>tr</sub> | | transition | C <sub>L</sub> =<br>25 pF | V <sub>DD</sub> = 5.0 V ± | _ | _ | 4 | ns | | | | | | time output<br>pin <sup>3</sup><br>FAST | C <sub>L</sub> = 50 pF | $\begin{array}{c c} 50 \text{ pF} & = 0 \\ C_L = & \end{array}$ | _ | _ | 6 | | | | | | configurati<br>on | C <sub>L</sub> = 100 pF | | _ | _ | 12 | | | | | | | $C_L = 25 \text{ pF}$ $C_L = 10\%, PAD3V5V_0$ | 3.3 V ± | _ | | 4 | | | | | | | | PAD3V5V | _ | | 7 | | | | | | | C <sub>L</sub> =<br>100 pF | | _ | _ | 12 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified # 3.6.5 I/O pad current specification The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a $V_{DD}/V_{SS}$ supply pair as described in Table 16. Table 17 provides I/O consumption figures. In order to ensure device reliability, the average current of the I/O on a single segment should remain below the $I_{AVGSEG}$ maximum value. In order to ensure device functionality, the sum of the dynamic and static current of the I/O on a single segment should remain below the $I_{DYNSEG}$ maximum value. Table 16. I/O supply segments | Package | Supply segment | | | | | | | | | | | |----------------------------|------------------|----------------------------------------------------|--------------------|--------------------|---|---|--------------------|------------------|--|--|--| | rackage | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | | | | 208<br>MAPBGA <sup>1</sup> | | Equivalent to 176 LQFP segment pad distribution M0 | | | | | | | | | | | 176 LQFP | pin7– pin27 | pin28 –<br>pin57 | pin59 –<br>pin85 | pin86 –<br>pin123 | | | pin124 –<br>pin150 | pin151 –<br>pin6 | | | | | 144 LQFP | pin20 –<br>pin49 | pin51 –<br>pin99 | pin100 –<br>pin122 | pin 123 –<br>pin19 | _ | _ | _ | _ | | | | | 100 LQFP | pin16 –<br>pin35 | pin37 –<br>pin69 | pin70 –<br>pin83 | pin84 –<br>pin15 | _ | _ | _ | _ | | | | <sup>1 208</sup> MAPBGA available only as development package for Nexus2+ <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>&</sup>lt;sup>3</sup> C<sub>L</sub> includes device and package capacitances (C<sub>PKG</sub> < 5 pF). Table 17. I/O consumption | Sym | ahal | С | Parameter | Cond | itions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |------------------------------------|------|---|-----------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------|-----|--------------------|-----|------| | Sym | IDOI | | Parameter | Cond | itions | Min | Тур | Max | Unit | | I <sub>DYNSEG</sub> | SR | D | Sum of all the | $V_{DD} = 5.0$<br>PAD3V5V | V ± 10%,<br>= 0 | | _ | 110 | mA | | | | | dynamic<br>and static<br>I/O current<br>within a<br>supply<br>segment | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | | _ | _ | 65 | | | I <sub>SWTSLW</sub> , <sup>3</sup> | CC | D | Dynamic I/O current for SLOW configurati on | C <sub>L</sub> = 25 pF | V <sub>DD</sub> =<br>5.0 V ±<br>10%,<br>PAD3V5V<br>= 0 | - | 1 | 20 | mA | | | | | | | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _ | _ | 16 | | | I <sub>SWTMED</sub> <sup>3</sup> | CC | D | D Dynamic I/O current for MEDIUM configurati | | V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | _ | _ | 29 | mA | | | | | on | | V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 17 | | | I <sub>SWTFST</sub> <sup>3</sup> | CC | D | Dynamic<br>I/O current<br>for FAST<br>configurati<br>on | C <sub>L</sub> = 25 pF | V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | _ | _ | 110 | mA | | | | | | | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _ | _ | 50 | | Table 17. I/O consumption (continued) | Sym | ahal | С | Parameter | Condi | itions <sup>1</sup> | | Value <sup>2</sup> | | Unit | | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------|---------------------------------------|--------------------------------|-----------|--------------------|------|------|-----| | Syli | IDOI | | Parameter | Cond | itions | Min | Тур | Max | Unit | | | I <sub>RMSSLW</sub> | CC | D | Root<br>medium<br>square I/O | C <sub>L</sub> =<br>25 pF, 2<br>MHz | V <sub>DD</sub> = 5.0 V ± 10%, | | | 2.3 | mA | | | | | | current for<br>SLOW<br>configurati<br>on | C <sub>L</sub> =<br>25 pF, 4<br>MHz | PAD3V5V<br>= 0 | | _ | 3.2 | | | | | | | | C <sub>L</sub> =<br>100 pF, 2<br>MHz | | _ | _ | 6.6 | | | | | $\begin{array}{c c} C_L = & V_{DD} = \\ 25 \text{ pF, 2} & 3.3 \text{ V} \pm \\ MHz & 10\%, \\ \hline C_L = & \\ 25 \text{ pF, 4} \\ MHz & \\ \hline C_L = & \\ 100 \text{ pF, 2} \\ MHz & \\ \end{array}$ | | | 25 pF, 2 | 3.3 V ± 10%, | _ | _ | 1.6 | | | | | | | _ | _ | 2.3 | | | | | | | | | | _ | _ | 4.7 | | | | | | | I <sub>RMSMED</sub> | CC | D | Root<br>medium<br>square I/O | C <sub>L</sub> =<br>25 pF, 13<br>MHz | V <sub>DD</sub> = 5.0 V ± 10%, | _ | _ | 6.6 | mA | | | | | | current for<br>MEDIUM<br>configurati<br>on | C <sub>L</sub> =<br>25 pF, 40<br>MHz | PAD3V5V<br>= 0 | _ | _ | 13.4 | | | | | | | | C <sub>L</sub> =<br>100 pF, 13<br>MHz | | | _ | 18.3 | | | | | $\begin{array}{c cccc} C_L = & V_{DD} = \\ 25 \text{ pF, } 13 & 3.3 \text{ V} \pm \\ MHz & 10\%, \\ C_L = & 25 \text{ pF, } 40 \\ MHz & = 1 \\ \end{array}$ | 3.3 V ± 10%, | _ | _ | 5 | | | | | | | | | | | | | 25 pF, 40 | _ 1 | _ | _ | 8.5 | | | | | | C <sub>L</sub> =<br>100 pF, 13<br>MHz | | _ | _ | 11 | | | Table 17. I/O consumption (continued) | S.um | ah al | С | Darameter | Cand | itions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |---------------------|-------|---|----------------------------------------------|---------------------------------------|---------------------------------|-----|--------------------|-----|------| | Sym | IDOI | C | Parameter | Cona | itions | Min | Тур | Max | Onit | | I <sub>RMSFST</sub> | CC | D | Root<br>medium<br>square I/O | C <sub>L</sub> =<br>25 pF, 40<br>MHz | 25 pF, 40 5.0 V ± | _ | _ | 22 | mA | | | | | current for<br>FAST<br>configurati<br>on | 25 pF, 64 | | _ | _ | 33 | | | | | | | C <sub>L</sub> =<br>100 pF, 40<br>MHz | | _ | _ | 56 | | | | | | | C <sub>L</sub> =<br>25 pF, 40<br>MHz | V <sub>DD</sub> = 3.3 V ± 10 %, | _ | _ | 14 | | | | | | | C <sub>L</sub> =<br>25 pF, 64<br>MHz | PAD3V5V<br>= 1 | _ | _ | 20 | | | | | | | C <sub>L</sub> =<br>100 pF, 40<br>MHz | | _ | _ | 35 | | | I <sub>AVGSEG</sub> | SR | D | Sum of all the static | V <sub>DD</sub> = 5.0 Y<br>PAD3V5V | | _ | _ | 70 | mA | | 1 | | | I/O current<br>within a<br>supply<br>segment | V <sub>DD</sub> = 3.3 \\ PAD3V5V | | _ | _ | 65 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to125 °C, unless otherwise specified # 3.7 nRSTIN electrical characteristics The device implements a dedicated bidirectional RESET pin. <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>&</sup>lt;sup>3</sup> Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. Figure 6. Start-up reset requirements Figure 7. Noise filtering on reset signal Table 18. Reset electrical characteristics | Symb | ol. | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |--------------------|-----|---|-----------------------------------------|-------------------------------------------------------------------------------------------------|---------------------|--------------------|----------------------|------| | Зушь | OI | | Parameter | Conditions | Min | Тур | Max | Omi | | V <sub>IH</sub> | SR | Р | Input High Level CMOS (Schmitt Trigger) | _ | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | Р | Input low Level CMOS (Schmitt Trigger) | _ | -0.4 | _ | 0.35V <sub>DD</sub> | V | | V <sub>HYS</sub> | CC | С | Input hysteresis CMOS (Schmitt Trigger) | _ | 0.1V <sub>DD</sub> | _ | _ | V | | V <sub>OL</sub> | СС | Р | Output low level | Push Pull, $I_{OL} = 2mA$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | V | | | | | | Push Pull, $I_{OL} = 1mA$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^3$ | _ | _ | 0.1V <sub>DD</sub> | | | | | | | Push Pull, $I_{OL} = 1$ mA,<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ , PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | | T <sub>tr</sub> | CC | D | output pin <sup>4</sup> | $C_L = 25pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 10 | ns | | | | | MEDIUM configuration | $C_L = 50pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 20 | | | | | | | $C_L = 100pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 40 | | | | | | | $C_L = 25pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 12 | | | | | | | $C_L = 50pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 25 | | | | | | | $C_L = 100pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 40 | | | W <sub>FRST</sub> | SR | Р | nRSTIN input filtered pulse | _ | _ | _ | 40 | ns | | W <sub>NFRST</sub> | SR | Р | nRSTIN input not filtered pulse | _ | 1000 | _ | _ | ns | | I <sub>WPU</sub> | CC | Р | Weak pull-up current | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | 10 | | 150 | μΑ | | | | | | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | 10 | | 150 | | | | | | | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^5$ | 10 | _ | 250 | | $<sup>10^{-1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>&</sup>lt;sup>3</sup> This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to RGM module section of the device reference manual). $<sup>^4~</sup>$ $\rm C_L$ includes device and package capacitance (C\_{PKG} < 5 pF). The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. ## 3.8 Power management electrical characteristics ## 3.8.1 Voltage regulator electrical characteristics The device implements an internal voltage regulator to generate the low voltage core supply $V_{DD\_LV}$ from the high voltage ballast supply $V_{DD\_BV}$ . The regulator itself is supplied by the common I/O supply $V_{DD}$ . The following supplies are involved: - HV: High voltage external power supply for voltage regulator module. This must be provided externally through V<sub>DD</sub> power pin. - BV: High voltage external power supply for internal ballast module. This must be provided externally through V<sub>DD\_BV</sub> power pin. Voltage values should be aligned with V<sub>DD</sub>. - LV: Low voltage internal power supply for core, FMPLL and Flash digital logic. This is generated by the internal voltage regulator but provided outside to connect stability capacitor. It is further split into four main domains to ensure noise isolation between critical LV modules within the device: - LV\_COR: Low voltage supply for the core. It is also `used to provide supply for FMPLL through double bonding. - LV\_CFLA: Low voltage supply for code Flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding. - LV\_DFLA: Low voltage supply for data Flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding. - LV\_PLL: Low voltage supply for FMPLL. It is shorted to LV\_COR through double bonding. Figure 8. Voltage regulator capacitance connection The internal voltage regulator requires external capacitance ( $C_{REGn}$ ) to be connected to the device in order to provide a stable low voltage digital supply to the device. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH. Each decoupling capacitor must be placed between each of the three $V_{DD\_LV}/V_{SS\_LV}$ supply pairs to ensure stable voltage (see Section 3.4, "Recommended operating conditions). Table 19. Voltage regulator electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |------------------------|----|---|-----------------------------------------------------------------------------------------|-------------------------------------------------------|-----|--------------------|------------------|-------| | Symbol | | C | raiailietei | Conditions | Min | Тур | Max | Joint | | $C_{REGn}$ | SR | | Internal voltage regulator external capacitance | _ | 200 | _ | 330 | nF | | R <sub>REG</sub> | SR | | Stability capacitor equivalent serial resistance | _ | _ | _ | 0.2 | W | | C <sub>DEC1</sub> | SR | — | Decoupling capacitance <sup>3,4</sup> ballast | V <sub>DD_BV</sub> /V <sub>SS_LV</sub> pair | 400 | 470 <sup>5</sup> | _ | nF | | C <sub>DEC2</sub> | SR | _ | Decoupling capacitance regulator supply | V <sub>DD</sub> /V <sub>SS</sub> pair | 10 | 100 | _ | nF | | $V_{MREG}$ | СС | Р | Main regulator output voltage | Before trimming | _ | 1.32 | _ | V | | | | | | After trimming | _ | 1.28 | _ | | | I <sub>MREG</sub> | SR | | Main regulator current provided to V <sub>DD_LV</sub> domain | _ | _ | _ | 150 | mA | | I <sub>MREGINT</sub> | СС | D | Main regulator module current | I <sub>MREG</sub> = 200 mA | _ | _ | 2 | mA | | | | | consumption | I <sub>MREG</sub> = 0 mA | _ | _ | 1 | | | $V_{LPREG}$ | CC | Р | Low power regulator output voltage | After trimming | _ | 1.23 | _ | V | | I <sub>LPREG</sub> | SR | | Low power regulator current provided to $V_{DD\_LV}$ domain | _ | _ | _ | 15 | mA | | I <sub>LPREGINT</sub> | СС | D | Low power regulator module current consumption | I <sub>LPREG</sub> = 15 mA;<br>T <sub>A</sub> = 55 °C | _ | _ | 600 | μA | | | | | | I <sub>LPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C | _ | 5 | TBD | | | V <sub>ULPREG</sub> | СС | Р | Ultra low power regulator output voltage | Post trimming | _ | 1.23 | _ | V | | I <sub>ULPREG</sub> | SR | | Ultra low power regulator current provided to V <sub>DD_LV</sub> domain | _ | _ | _ | 5 | mA | | I <sub>ULPREGINT</sub> | СС | D | Ultra low power regulator module current consumption | I <sub>ULPREG</sub> = 5 mA;<br>T <sub>A</sub> = 55 °C | _ | _ | 100 | μA | | | | | | I <sub>ULPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C | _ | 2 | TBD | | | I <sub>VREGREF</sub> | CC | D | Main LVDs and reference current consumption (low power and main regulator switched off) | T <sub>A</sub> = 55 °C | _ | 17 | _ | μА | | I <sub>VREDLVD12</sub> | СС | D | Main LVD current consumption (switch-off during standby) | T <sub>A</sub> = 55 °C | _ | 2 | TBD | μΑ | | I <sub>DD_BV</sub> | CC | D | In-rush current on V <sub>DD_BV</sub> during power-up | _ | _ | _ | 400 <sup>6</sup> | mA | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. - This capacitance value is driven by the constraints of the external voltage regulator supplying the V<sub>DD\_BV</sub> voltage. A typical value is in the range of 470 nF. - In case external ballast resistor is planned to be used, then to avoid a LVD reset during standby mode exit, the following configuration need to be respected. - for 8 ohm ballast resistor, decoupling cap of 33 µf is required. - for 4 ohm ballast resistor, decoupling cap of 14.7µf is required. These values are only after preliminary validation and are subject to change. - External regulator and capacitance circuitry must be capable of providing I<sub>DD\_BV</sub> while maintaining supply V<sub>DD\_BV</sub> in operating range. - In-rush current is seen only for short time during power-up and on standby exit (max 20µs, depending on external capacitances to be load) ## 3.8.2 Voltage monitor electrical characteristics The device implements a Power-on Reset module to ensure correct power-up initialization, as well as four low voltage detectors to monitor the $V_{DD}$ and the $V_{DD}$ LV voltage while device is supplied: - POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state - LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply - LVDHV3B monitors VDD\_BV to ensure device reset below minimum functional supply - LVDHV5 monitors $V_{DD}$ when application uses device in the 5.0 V $\pm$ 10% range - LVDLVCOR monitors power domain No. 1 - LVDLVBKP monitors power domain No. 0 ## **NOTE** When enabled, power domain No. 2 is monitored through LVD\_DIGBKP. Figure 9. Low voltage monitor vs reset Table 20. Low voltage monitor electrical characteristics | Sym | bol | С | Parameter | Condition s <sup>1</sup> | | Value <sup>2</sup> | | Unit | Symbol | |----------------------------|-----|---|-------------------------------------------------------------|----------------------------------------------|------|--------------------|------|------|----------------------------| | V <sub>PORUP</sub> | SR | Р | Supply for functional POR module | T <sub>A</sub> = 25 °C,<br>after<br>trimming | 1.0 | _ | 5.5 | V | V <sub>PORUP</sub> | | V <sub>PORH</sub> | CC | Р | Power-on reset threshold | | 1.5 | _ | 2.6 | | V <sub>PORH</sub> | | V <sub>LVDHV3H</sub> | CC | Т | LVDHV3<br>lowvoltage<br>detector<br>high<br>threshold | | _ | _ | 2.95 | | V <sub>LVDHV3H</sub> | | V <sub>LVDHV3L</sub> | CC | Р | LVDHV3<br>lowvoltage<br>detector<br>low<br>threshold | | 2.7 | _ | 2.9 | | V <sub>LVDHV3L</sub> | | V <sub>LVDHV3BH</sub> | CC | Р | LVDHV3B<br>lowvoltage<br>detector<br>high<br>threshold | | _ | _ | 2.95 | | V <sub>LVDHV3BH</sub> | | V <sub>LVDHV3BL</sub> | CC | Р | LVDHV3B<br>L low<br>voltage<br>detector<br>low<br>threshold | | 2.7 | _ | 2.9 | | V <sub>LVDHV3BL</sub> | | V <sub>LVDHV5H</sub> | CC | Т | LVDHV5<br>low voltage<br>detector<br>high<br>threshold | | _ | _ | 4.5 | | V <sub>LVDHV5H</sub> | | V <sub>LVDHV5L</sub> | CC | Р | LVDHV5<br>low voltage<br>detector<br>low<br>threshold | | 3.8 | _ | 4.4 | | V <sub>LVDHV5L</sub> | | V <sub>LVDLVCOR</sub><br>L | CC | Р | LVDLVCO<br>R low<br>voltage<br>detector<br>low<br>threshold | | 1.07 | _ | 1.11 | | V <sub>LVDLVCOR</sub><br>L | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified <sup>2</sup> All values need to be confirmed during device validation. # 3.9 Low voltage domain power consumption Table 21 provides DC electrical characteristics for significant application modes. These values are indicative values; actual consumption depends on the application. Table 21. Low voltage power domain electrical characteristics | Sym | shal | С | Parameter | Cond | itions <sup>1</sup> | | Value | | Unit | |---------------------------------|------|---|--------------------------------------------|--------------------------------------------|-----------------------------|-----|-------|------------------|------| | Syli | iboi | | Parameter | Cond | itions | Min | Тур | Max | Onit | | I <sub>DDMAX</sub> <sup>2</sup> | CC | D | RUN mode<br>maximum<br>average<br>current | _ | | _ | 115 | 140 <sup>3</sup> | mA | | I <sub>DDRUN</sub> <sup>4</sup> | CC | Т | RUN mode | - | _ | _ | 80 | 100 | mA | | | | Р | typical<br>average<br>current <sup>5</sup> | typical<br>average<br>current <sup>5</sup> | | _ | TBD | TBD | | | I <sub>DDHALT</sub> | CC | Р | HALT<br>mode<br>current <sup>6</sup> | - | _ | _ | 8 | TBD | mA | | I <sub>DDSTOP</sub> | CC | Р | STOP<br>mode | mode internal | | _ | 350 | 9008 | μΑ | | | | D | current <sup>7</sup> | oscillator | T <sub>A</sub> = 55 °<br>C | _ | 750 | _ | | | | | D | | running | T <sub>A</sub> = 85 ° | _ | 2 | _ | mA | | | | D | | | T <sub>A</sub> = 105 °<br>C | _ | 4 | _ | | | | | Р | | | T <sub>A</sub> = 125 °<br>C | _ | 9 | TBD <sup>8</sup> | | | I <sub>DDSTDBY2</sub> | CC | Р | STANDBY<br>2 mode<br>current <sup>9</sup> | Slow<br>internal | T <sub>A</sub> = 25 °<br>C | _ | 30 | 100 | μA | | | | D | current | RC<br>oscillator<br>(128 kHz) | T <sub>A</sub> = 55 °<br>C | | TBD | _ | | | | | D | running T <sub>A</sub> C | T <sub>A</sub> = 85 ° | _ | | _ | | | | | | D | | T <sub>A</sub> = 105 ° | _ | | _ | | | | | | Р | | | T <sub>A</sub> = 125 °<br>C | _ | | TBD | | Table 21. Low voltage power domain electrical characteristics (continued) | Sym | Symbol | С | C Parameter Conditions <sup>1</sup> | | | Value | | Unit | | | |-----------------------|--------|---|-------------------------------------|-----------------------------------------|------------------------|-------|-----------------------------|------|------|---| | J J | cysc. | | o di di | | 33 | | Тур | Max | Onne | | | I <sub>DDSTDBY1</sub> | CC | Т | STANDBY<br>1 mode | Slow<br>internal | T <sub>A</sub> = 25 ° | _ | 20 | 60 | μА | | | | | D | current <sup>10</sup> | oscillator<br>(128 kHz)<br>running<br>( | T <sub>A</sub> = 55 ° | _ | TBD | _ | | | | | | D | | | T <sub>A</sub> = 85 ° | _ | | _ | | | | | | D | | | | | T <sub>A</sub> = 105 °<br>C | | | _ | | | | D | | | T <sub>A</sub> = 125 ° | _ | 280 | TBD | | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified - <sup>3</sup> Higher current may be sinked by device during power-up and standby exit. please refer to in rush current on Table 19. - <sup>4</sup> RUN current measured with typical application with accesses on both flash and RAM. - Only for the "P" classification: Code fetched from RAM: Serial IPs CAN and LIN in loop back mode, DSPi as Master, PLL as system Clock (4 x Multiplier) peripherals on (eMIOS/CTU/ADC) and running at max frequency, periodic SW/WDG timer reset enabled. - Data Flash Power Down. Code Flash in Low Power. RC-osc128kHz & RC-OSC 16MHz on. 10MHz XTAL clock. FlexCAN: instances: 0, 1, 2 ON (clocked but not reception or transmission), instances: 4, 5, 6 clock gated. LINFlex: instances: 0, 1, 2 ON (clocked but not reception or transmission), instance: 3 clock gated. eMIOS: instance: 0 ON (16 channels on PA[0]-PA[11] and PC[12]-PC[15]) with PWM 20KHz, instance: 1 clock gated. DSPI: instance: 0 (clocked but no communication). RTC/API ON.PIT ON. STM ON. ADC ON but not conversion except 2 analogue watchdog - Only for the "P" classification: No clock, RC 16MHz off, RC128kHz on, PLL off, HPvreg off, ULPVreg/LPVreg on. All possible peripherals off and clock gated. Flash in power down mode. - <sup>8</sup> When going from RUN to STOP mode and the core consumption is > 6 mA, it is normal operation for the main regulator module to be kept on by the on-chip current monitoring circuit. This is most likely to occur with junction temperatures exceeding 125 °C and under these circumstances, it is possible for the current to initially exceed the maximum STOP specification by up to 2 mA. After entering stop, the application junction temperature will reduce to the ambient level and the main regulator will be automatically switched off when the load current is below 6 mA. - Only for the "P" classification: ULPreg on, HP/LPVreg off, 32 KB RAM on, device configured for minimum consumption, all possible modules switched-off. - <sup>10</sup> ULPreg on, HP/LPVreg off, 8KB RAM on, device configured for minimum consumption, all possible modules switched-off. Running consumption is given on voltage regulator supply (V<sub>DDREG</sub>). It does not include consumption linked to I/Os toggling. This value is **highly** dependent on the application. The given value is thought to be a **worst case value** with all peripherals running, and code fetched from code flash while modify operation on-going on data flash. It is to be noticed that this value can be significantly reduced by application: switch-off not used peripherals (default), reduce peripheral frequency through internal prescaler, fetch from RAM most used functions, use low power mode when possible. # 3.10 Flash memory electrical characteristics # 3.10.1 Program/Erase characteristics Table 22 shows the program and erase characteristics. Table 22. Program and erase specifications | | | | | | Va | lue | | | |---------------------------|----|---|-------------------------------------------------------------|-----|------------------|-----------------------------|------------------|------| | Symbol | | С | Parameter | Min | Typ <sup>1</sup> | Initial<br>max <sup>2</sup> | Max <sup>3</sup> | Unit | | T <sub>dwprogram</sub> | CC | С | Double<br>word (64<br>bits)<br>program<br>time <sup>4</sup> | _ | 22 | TBD | 500 | μѕ | | T <sub>16Kpperase</sub> | | | 16 KB block<br>pre-progra<br>m and<br>erase time | _ | 300 | 500 | 5000 | ms | | T <sub>32Kpperase</sub> | | | 32 KB block<br>pre-progra<br>m and<br>erase time | _ | 400 | 600 | 5000 | ms | | T <sub>128Kpperas</sub> e | | | 128 KB<br>block<br>pre-progra<br>m and<br>erase time | _ | 800 | 1300 | 7500 | ms | Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization. Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage.</p> The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed. <sup>&</sup>lt;sup>4</sup> Actual hardware programming times. This does not include software overhead. Table 23. Flash module life | Symbo | ı | С | Parameter | Conditions | Va | lue | Unit | |-----------|----|---|----------------------------------------------------------------------------------------------------------------------|--------------------------------|---------|----------------------|--------| | Symbo | '' | C | raiametei | Conditions | Min | Тур | | | P/E | CC | С | Number of program/erase cycles per block for 16 Kbyte blocks over the operating temperature range (T <sub>J</sub> ) | _ | 100,000 | _ | cycles | | P/E | CC | С | Number of program/erase cycles per block for 32 Kbyte blocks over the operating temperature range (T <sub>J</sub> ) | _ | 10,000 | 100,000 <sup>1</sup> | cycles | | P/E | CC | С | Number of program/erase cycles per block for 128 Kbyte blocks over the operating temperature range (T <sub>J</sub> ) | _ | 1,000 | 100,000 <sup>1</sup> | cycles | | Retention | CC | С | Minimum data retention at 85 °C average ambient temperature <sup>2</sup> | Blocks with 0–1,000 P/E cycles | 20 | _ | years | | | | | | Blocks with 10,000 P/E cycles | 10 | _ | years | | | | | | Blocks with 100,000 P/E cycles | 5 | _ | years | <sup>&</sup>lt;sup>1</sup> To be confirmed ECC circuitry provides correction of single bit faults and is used to improve further automotive reliability results. Some units will experience single bit corrections throughout the life of the product with no impact to product reliability. Table 24. Flash read access timing | Syr | mbol | С | Parameter | Conditions <sup>1</sup> | Max | Unit | |-------------------|------|---|--------------------------------|-------------------------|-----|------| | f <sub>READ</sub> | CC | | Maximum | 2 wait states | 64 | MHz | | | | | frequency for<br>Flash reading | 1 wait state | 40 | | | | | С | | 0 wait states | 20 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified # 3.10.2 Flash power supply DC characteristics Table 25 shows the power supply DC characteristics on external supply. Ambient temperature averaged over duration of application, not to exceed recommended product operating temperature range. Table 25. Flash power supply DC electrical characteristics | Sun | nbol | Parameter | Cond | litions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------|-----|--------------------|-----|------| | Syli | iboi | Parameter | Cond | iitions | Min | Тур | Max | Onit | | I <sub>CFREAD</sub> <sup>3</sup> | CC | Sum of the | Flash | Code Flash | | | 33 | mA | | I <sub>DFREAD</sub> <sup>3</sup> | | current<br>consumptio<br>n on V <sub>DDHV</sub><br>and V <sub>DDBV</sub><br>on read<br>access | | Data Flash | | | 33 | | | I <sub>CFMOD</sub> <sup>3</sup> | CC | | | Code Flash | | | 52 | mA | | I <sub>DFMOD</sub> <sup>3</sup> | | current<br>consumptio<br>n on V <sub>DDHV</sub><br>and V <sub>DDBV</sub><br>on matrix<br>modificatio<br>n<br>(program/er<br>ase) | while<br>reading<br>Flash<br>registers | Data Flash | | | 33 | | | I <sub>CFLPW</sub> <sup>3</sup> | CC | Sum of the | | Code Flash | | | 1.1 | mA | | I <sub>DFLPW</sub> <sup>3</sup> | | current consumptio n on V <sub>DDHV</sub> and V <sub>DDBV</sub> during Flash low power mode | | Data Flash | | | 900 | μА | | I <sub>CFPWD</sub> <sup>3</sup> | CC | Sum of the | | Code Flash | | | 150 | μA | | I <sub>DFPWD</sub> <sup>3</sup> | | current<br>consumptio<br>n on V <sub>DDHV</sub><br>and V <sub>DDBV</sub><br>during<br>Flash<br>power<br>down mode | | Data Flash | | | 150 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 / 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>&</sup>lt;sup>3</sup> Data based on characterization results, not tested in production <sup>4</sup> f<sub>CPU</sub> 64 MHz can be achieved only at up to 105 °C ### 3.10.3 Start-up/Switch-off timings Table 26. Start-up time/Switch-off time | 6 | ah al | С | Donometer | Conditions <sup>1</sup> | | Value | | Unit | |-----------------------------|-------|---|----------------------------------------------------------------|-------------------------|-----|-------|-----|------| | Syn | nbol | | Parameter | Conditions | Min | Тур | Max | Onit | | T <sub>FLARSTEXI</sub> | СС | Т | Delay for<br>Flash<br>module to<br>exit reset<br>mode | _ | _ | _ | 125 | μs | | T <sub>FLALPEXIT</sub> | СС | Т | Delay for<br>Flash<br>module to<br>exit<br>low-power<br>mode | _ | _ | _ | 0.5 | | | T <sub>FLAPDEXIT</sub> | СС | Т | Delay for<br>Flash<br>module to<br>exit<br>power-dow<br>n mode | _ | _ | _ | 30 | | | T <sub>FLALPENTR</sub> Y | СС | T | Delay for<br>Flash<br>module to<br>enter<br>low-power<br>mode | _ | _ | _ | 0.5 | | | T <sub>FLAPDENT</sub><br>RY | СС | Т | Delay for<br>Flash mod-<br>ule to enter<br>power-dow<br>n mode | _ | _ | _ | 1.5 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, $T_{A}$ = -40 to 125 °C, unless otherwise specified # 3.11 Electromagnetic compatibility (EMC) characteristics Susceptibility tests are performed on a sample basis during product characterization. ### 3.11.1 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user apply EMC software optimization and prequalification tests in relation with the EMC level requested for the application. - Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical data corruption (control registers...) - Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring. ### 3.11.2 Electromagnetic interference (EMI) The product is monitored in terms of emission based on a typical application. This emission test conforms to the IEC61967-1 standard, which specifies the general conditions for EMI measurements. Table 27. EMI radiated emission measurement<sup>1,2</sup> | Syn | nbol | С | Paramete | Cond | itions | | Value | | Unit | |--------------------|------|---|-----------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------|-------|-------|-----------------|-------| | - Oyli | iboi | | r | Cond | itions | Min | Тур | Max | Oilit | | _ | SR | _ | Scan<br>range | _ | | 0.150 | | 1000 | MHz | | f <sub>CPU</sub> | SR | _ | Operating frequency | _ | _ | | 64 | _ | MHz | | V <sub>DD_LV</sub> | SR | _ | LV<br>operating<br>voltages | _ | | _ | 1.28 | _ | V | | S <sub>EMI</sub> | СС | Т | Peak level | 5 V,<br>T <sub>A</sub> = 25 °<br>C, | No PLL<br>frequency<br>modulatio<br>n | 1 | 1 | 18 | dΒμV | | | | | | LQFP144 package Test conformin g to IEC 61967-2, f <sub>OSC</sub> = 8 MHz/f <sub>CPU</sub> = 64 MHz | ± 2% PLL<br>frequency<br>modulatio<br>n | _ | _ | 14 <sup>3</sup> | dΒμV | <sup>1</sup> EMI testing and I/O port waveforms per IEC 61967-1, -2, -4 ### 3.11.3 Absolute maximum ratings (electrical sensitivity) Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. <sup>&</sup>lt;sup>2</sup> For information on conducted emission and susceptibility measurement (norm IEC 61967-4), please contact your local marketing representative. <sup>&</sup>lt;sup>3</sup> All values need to be confirmed during device validation ### 3.11.3.1 Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n+1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard. Table 28. ESD absolute maximum ratings<sup>1,2</sup> | Symbol | Ratings | Conditions | Class | Max value <sup>3</sup> | Unit | |-----------------------|----------------------------------------------------|---------------------------------------------------|-------|------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (Human Body Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-002 | H1C | 2000 | V | | | Electrostatic discharge voltage (Machine Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-003 | M2 | 200 | | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage | T <sub>A</sub> = 25 °C | C3A | 500 | | | | (Charged Device Model) | conforming to AEC-Q100-011 | | 750 (corners) | | All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. ### 3.11.3.2 Static latch-up (LU) Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with the EIA/JESD 78 IC latch-up standard. Table 29. Latch-up results | Symbol | Parameter | Conditions | Class | |--------|-----------|--------------------------------------------------|------------| | LU | · · | T <sub>A</sub> = 125 °C<br>conforming to JESD 78 | II level A | # 3.12 Fast external crystal oscillator (4 to 16 MHz) electrical characteristics The device provides an oscillator/resonator driver. Figure describes a simple model of the internal oscillator driver and provides an example of a connection for an oscillator or a resonator. Table 30 provides the parameter description of 4 MHz to 16 MHz crystals used for the design simulations. A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. <sup>&</sup>lt;sup>3</sup> Data based on characterization results, not tested in production Figure 10. Crystal oscillator and resonator connection scheme #### **NOTE** XTAL/EXTAL must not be directly used to drive external circuits. Table 30. Crystal description | Nominal<br>frequency<br>(MHz) | NDK crystal reference | Crystal<br>equivalent<br>series<br>resistance<br>ESR Ω | Crystal<br>motional<br>capacitance<br>(C <sub>m</sub> ) fF | Crystal<br>motional<br>inductance<br>(L <sub>m</sub> ) mH | Load on<br>xtalin/xtalout<br>C1 = C2<br>(pF) <sup>1</sup> | Shunt<br>capacitance<br>between<br>xtalout<br>and xtalin<br>C0 <sup>2</sup> (pF) | |-------------------------------|-----------------------|--------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------| | 4 | NX8045GB | 300 | 2.68 | 591.0 | 21 | 2.93 | | 8 | NX5032GA | 300 | 2.46 | 160.7 | 17 | 3.01 | | 10 | | 150 | 2.93 | 86.6 | 15 | 2.91 | | 12 | | 120 | 3.11 | 56.5 | 15 | 2.93 | | 16 | | 120 | 3.90 | 25.3 | 10 | 3.00 | <sup>&</sup>lt;sup>1</sup> The values specified for C1 and C2 are the same as used in simulations. It should be ensured that the testing includes all the parasitics (from the board, probe, crystal, etc.) as the AC / transient behavior depends upon them. <sup>&</sup>lt;sup>2</sup> The value of C0 specified here includes 2 pF additional capacitance for parasitics (to be seen with bond-pads, package, etc.). Figure 11. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics Table 31. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |-----------------------|----|---|---------------------------------------------------|----------------------------------------------------------------------------|-----|--------------------|------|---------| | Symbol | | | raiametei | Conditions | Min | Тур | Max | J 01111 | | f <sub>FXOSC</sub> | SR | — | Fast external crystal oscillator frequency | _ | 4.0 | _ | 16.0 | MHz | | 9 <sub>mFXOSC</sub> | CC | С | Fast external crystal oscillator transconductance | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 0 | 2.2 | _ | 8.2 | mA/V | | | CC | Р | | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 0 | 2.0 | _ | 7.4 | | | | CC | С | | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 1 | 2.7 | _ | 9.7 | | | | CC | С | | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 1 | 2.5 | _ | 9.2 | | | V <sub>FXOSC</sub> | СС | Т | Oscillation amplitude at EXTAL | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | 1.3 | _ | _ | V | | | | | | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | 1.3 | _ | _ | | | V <sub>FXOSCOP</sub> | СС | Р | Oscillation operating point | _ | _ | 0.95 | | V | | I <sub>FXOSC</sub> ,3 | СС | Т | Fast external crystal oscillator consumption | _ | _ | 2 | 3 | mA | | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |----------------------|----|---|------------------------------------------------|-----------------------------------------------------|---------------------|--------------------|----------------------|------| | | | | raiametei | Conditions | Min | Тур | Max | | | T <sub>FXOSCSU</sub> | СС | Т | Fast external crystal oscillator start-up time | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | _ | _ | 6 | ms | | | | | | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | _ | _ | 1.8 | | | V <sub>IH</sub> | SR | Р | Input high level CMOS (Schmitt Trigger) | Oscillator bypass mode | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | Р | Input low level CMOS | Oscillator bypass mode | -0.4 | _ | 0.35V <sub>DD</sub> | V | Table 31. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics (continued) (Schmitt Trigger) # 3.13 Slow external crystal oscillator (32 kHz) electrical characteristics The device provides a low power oscillator/resonator driver. Figure 12. Crystal oscillator and resonator connection scheme #### NOTE OSC32K\_XTAL/OSC32K\_EXTAL must not be directly used to drive external circuits. $<sup>^{\</sup>rm I}$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, $T_{\rm A}$ = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>3</sup> Stated values take into account only analog module consumption but not the digital contributor (clock tree and enabled peripherals) Figure 13. Equivalent circuit of a quartz crystal Table 32. Crystal motional characteristics<sup>1</sup> | Symbol | Parameter | Conditions | | Unit | | | | |----------------|--------------------------------------------------------------------------------------|---------------------------------------|-----|--------|-----|----|--| | Symbol | raiametei | Conditions | Min | Тур | Max | | | | L <sub>m</sub> | Motional inductance | _ | _ | 11.796 | _ | KH | | | C <sub>m</sub> | Motional capacitance | _ | _ | 2 | _ | fF | | | C1/C2 | Load capacitance at OSC32K_XTAL and OSC32K_EXTAL with respect to ground <sup>2</sup> | _ | 18 | _ | 28 | pF | | | $R_{m}^{3}$ | Motional resistance | AC coupled @ $C0 = 2.85 \text{ pF}^4$ | _ | _ | 65 | kW | | | | | AC coupled @ $C0 = 4.9 \text{ pF}^4$ | _ | _ | 50 | | | | | | AC coupled @ $C0 = 7.0 \text{ pF}^4$ | _ | _ | 35 | | | | | | AC coupled @ $C0 = 9.0 \text{ pF}^4$ | _ | _ | 30 | | | <sup>&</sup>lt;sup>1</sup> The crystal used is Epson Toyocom MC306. This is the recommended range of load capacitance at OSC32K\_XTAL and OSC32K\_EXTAL with respect to ground. It includes all the parasitics due to board traces, crystal and package. $<sup>^3</sup>$ Maximum ESR (R<sub>m</sub>) of the crystal is 50 k $\Omega$ <sup>&</sup>lt;sup>4</sup> C0 Includes a parasitic capacitance of 2.0 pF between OSC32K\_XTAL and OSC32K\_EXTAL pins Figure 14. Slow external crystal oscillator (32 kHz) electrical characteristics Table 33. Slow external crystal oscillator (32 kHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |------------------------|----|---|---------------------------------------------------|---------------------------------------------------|-----|--------------------|----------------|------| | Symbol | | | raiametei | Conditions | Min | Тур | Max | | | f <sub>sxosc</sub> | SR | | Slow external crystal oscillator frequency | _ | 32 | 32.768 | 40 | kHz | | 9 <sub>mSXOSC</sub> | СС | | Slow external crystal oscillator transconductance | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | | TBD | | mA/V | | | | | | V <sub>DD</sub> = 5.0 V ± 10%<br>PAD3V5V = 0 | | TBD | | | | | | | | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | | TBD | | | | | | | | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | | TBD | | | | V <sub>SXOSC</sub> | СС | Т | Oscillation amplitude | _ | _ | 2.1 | _ | V | | I <sub>SXOSCBIAS</sub> | СС | Т | Oscillation bias current | _ | | TBD | | μA | | I <sub>sxosc</sub> | CC | Т | Slow external crystal oscillator consumption | _ | _ | _ | 8 | μA | | T <sub>SXOSCSU</sub> | CC | Т | Slow external crystal oscillator start-up time | _ | _ | _ | 2 <sup>3</sup> | S | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. Start-up time has been measured with EPSON TOYOCOM MC306 crystal. Variation may be seen with other crystal #### 3.14 FMPLL electrical characteristics The device provides a frequency modulated phase locked loop (FMPLL) module to generate a fast system clock from the main oscillator driver. Table 34. FMPLL electrical characteristics | Symbo | N. | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |---------------------|----|---|-----------------------------------------------|---------------------------------------------------------------------------------------|-----|--------------------|-----------------|---------| | Oymbo | " | Ū | Tarameter | Conditions | Min | Тур | Max | O.I.I.C | | f <sub>PLLIN</sub> | SR | _ | FMPLL reference clock <sup>3</sup> | _ | 4 | _ | 64 | MHz | | $\Delta_{PLLIN}$ | SR | _ | FMPLL reference clock duty cycle <sup>3</sup> | _ | 40 | _ | 60 | % | | f <sub>PLLOUT</sub> | СС | Р | FMPLL output clock frequency | _ | 16 | _ | 64 | MHz | | f <sub>CPU</sub> | SR | _ | System clock frequency | _ | _ | _ | 64 <sup>4</sup> | MHz | | f <sub>FREE</sub> | CC | Р | Free-running frequency | _ | 20 | _ | 150 | MHz | | t <sub>LOCK</sub> | CC | Р | FMPLL lock time | Stable oscillator (f <sub>PLLIN</sub> = 16 MHz) | | 40 | 100 | μs | | Δt <sub>LTJIT</sub> | CC | _ | FMPLL long term jitter | f <sub>PLLIN</sub> = 16 MHz (resonator),<br>f <sub>PLLCLK</sub> @ 64 MHz, 4000 cycles | | | 10 | ns | | I <sub>PLL</sub> | CC | С | FMPLL consumption | T <sub>A</sub> = 25 °C | _ | _ | 4 | mA | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, $T_{A}$ = -40 to 125 °C, unless otherwise specified. ### 3.15 Fast internal RC oscillator (16 MHz) electrical characteristics The device provides a 16 MHz main internal RC oscillator. This is used as the default clock at the power-up of the device. Table 35. Fast internal RC oscillator (16 MHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |------------------------------------|----|---|--------------------------------------------------------------------|---------------------------------|-----|--------------------|-----|------| | - Cymbol | | | i didiliotoi | Containons | Min | Тур | Max | | | f <sub>FIRC</sub> | СС | Р | _ | T <sub>A</sub> = 25 °C, trimmed | _ | 16 | _ | MHz | | | SR | — | frequency | _ | 12 | | 20 | | | I <sub>FIRCRUN</sub> <sup>3,</sup> | СС | | Fast internal RC oscillator high frequency current in running mode | T <sub>A</sub> = 25 °C, trimmed | _ | | 200 | μΑ | | I <sub>FIRCPWD</sub> | СС | D | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C | _ | TBD | 10 | μA | | | | | frequency current in power down mode | T <sub>A</sub> = 55 °C | _ | TBD | TBD | | <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>&</sup>lt;sup>3</sup> PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify f<sub>PLLIN</sub> and Δ<sub>PLLIN</sub>. <sup>&</sup>lt;sup>4</sup> f<sub>CPU</sub> 64 MHz can be achieved only at up to 105 °C Table 35. Fast internal RC oscillator (16 MHz) electrical characteristics (continued) | Symbol | | С | Parameter | C | onditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |-----------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------|-----------|--------------------|-----|-------| | - Cyllibol | | | i didiletei | | multions | Min | Тур | Max | Oiiii | | I <sub>FIRCSTOP</sub> | СС | Т | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C | sysclk = off | _ | 500 | _ | μΑ | | | | | frequency and system clock current in stop mode | | sysclk = 2 MHz | | 600 | | | | | | | · | | sysclk = 4 MHz | _ | 700 | | | | | | | | | sysclk = 8 MHz | _ | 900 | _ | | | | | | | | sysclk = 16 MHz | _ | 1250 | _ | | | T <sub>FIRCSU</sub> | СС | С | Fast internal RC oscillator | T <sub>A</sub> = 55 °C | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | 1.1 | 2.0 | μs | | | | _ | start-up time | | $V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | 1.2 | TBD | | | | | _ | | T <sub>A</sub> = 125 °C | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | | _ | 2.0 | | | | | _ | | | $V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | | TBD | | | $\Delta$ FIRCPRE | СС | С | Fast internal RC oscillator precision after software trimming of f <sub>FIRC</sub> | T <sub>A</sub> = 25 °C | | -1 | _ | +1 | % | | $\Delta_{FIRCTRIM}$ | CC | С | Fast internal RC oscillator trimming step | T <sub>A</sub> = 25 °C | | _ | 1.6 | | % | | ΔFIRCVAR | CC | С | Fast internal RC oscillator variation over temperature and supply with respect to f <sub>FIRC</sub> at T <sub>A</sub> = 25 °C in high-frequency configuration | | _ | <b>-5</b> | _ | +5 | % | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. ## 3.16 Slow internal RC oscillator (128 kHz) electrical characteristics The device provides a 128 kHz low power internal RC oscillator. This can be used as the reference clock for the RTC module. Table 36. Slow internal RC oscillator (128 kHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |----------------------|----|---|---------------------------------------------------|---------------------------------|-----|--------------------|-----|------| | Oyillboi | | • | rarameter | Conditions | Min | Тур | Max | | | f <sub>SIRC</sub> | СС | | Slow internal RC oscillator low | T <sub>A</sub> = 25 °C, trimmed | _ | 128 | _ | kHz | | | SR | _ | frequency | _ | 100 | _ | 150 | | | I <sub>SIRC</sub> 3, | CC | _ | Slow internal RC oscillator low frequency current | T <sub>A</sub> = 25 °C, trimmed | | | 5 | μΑ | <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>&</sup>lt;sup>3</sup> This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON. Table 36. Slow internal RC oscillator (128 kHz) electrical characteristics (continued) | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |-------------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|--------------------|-----|------| | Cymbol | | | raidiffeter | Conditions | Min | Тур | Max | Oint | | T <sub>SIRCSU</sub> | CC | Р | Slow internal RC oscillator start-up time | $T_A = 25 ^{\circ}\text{C}, V_{DD} = 5.0 \text{V} \pm 10\%$ | _ | 8 | 12 | μs | | $\Delta_{\sf SIRCPRE}$ | CC | С | Slow internal RC oscillator precision after software trimming of f <sub>SIRC</sub> | T <sub>A</sub> = 25 °C | -2 | _ | +2 | % | | $\Delta_{\sf SIRCTRIM}$ | CC | С | Slow internal RC oscillator trimming step | _ | _ | 2.7 | _ | | | $\Delta_{\sf SIRCVAR}$ | CC | | Slow internal RC oscillator variation in temperature and supply with respect to $f_{SIRC}$ at $T_A = 55$ °C in high frequency configuration | High frequency configuration | -10 | _ | +10 | % | $<sup>10^{-1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. ### 3.17 ADC electrical characteristics #### 3.17.1 Introduction The device provides two Successive Approximation Register (SAR) analog-to-digital converters (10-bit and 12-bit). <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON. Figure 15. ADC0 characteristic and error definitions ### 3.17.2 Input impedance and ADC accuracy In the following analysis, the input circuit corresponding to the precise channels is considered. To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; furthermore, it sources charge during the sampling phase, when the analog signal source is a high-impedance source. A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself. In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: $C_S$ being substantially a switched capacitance, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with $C_S$ equal to 3 pF, a resistance of 330 k $\Omega$ is obtained ( $R_{EQ} = 1 / (fc * C_S)$ ), where fc represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on $C_S$ ) and the sum of $R_S + R_F + R_L + R_{SW} + R_{AD}$ , the external circuit must be designed to respect the Equation 4: Eqn. 4 $$V_A \bullet \frac{R_S + R_F + R_L + R_{SW} + R_{AD}}{R_{EO}} < \frac{1}{2}LSB$$ Equation 4 generates a constraint for external network design, in particular on resistive path. Internal switch resistances ( $R_{SW}$ and $R_{AD}$ ) can be neglected with respect to external resistances. Figure 16. Input equivalent circuit (precise channels) Figure 17. Input equivalent circuit (extended channels) A second aspect involving the capacitance network shall be considered. Assuming the three capacitances $C_F$ , $C_{P1}$ and $C_{P2}$ are initially charged at the source voltage $V_A$ (refer to the equivalent circuit reported in Figure 16): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close). Figure 18. Transient behavior during sampling phase In particular two different transient periods can be distinguished: 1. A first and quick charge transfer from the internal capacitance $C_{P1}$ and $C_{P2}$ to the sampling capacitance $C_S$ occurs ( $C_S$ is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which $C_{P2}$ is reported in parallel to $C_{P1}$ (call $C_P = C_{P1} + C_{P2}$ ), the two capacitances $C_P$ and $C_S$ are in series, and the time constant is $$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$ Equation 5 can again be simplified considering only C<sub>S</sub> as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time T<sub>S</sub> is always much longer than the internal time constant: Eqn. 6 $$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll T_S$$ The charge of CP1 and CP2 is redistributed also on CS, determining a new value of the voltage VA1 on the capacitance according to Equation 7: Egn. 7 $$\mathbf{V}_{\mathbf{A}\mathbf{1}}\bullet(\mathbf{C}_{\mathbf{S}}+\mathbf{C}_{\mathbf{P}\mathbf{1}}+\mathbf{C}_{\mathbf{P}\mathbf{2}}) = \mathbf{V}_{\mathbf{A}}\bullet(\mathbf{C}_{\mathbf{P}\mathbf{1}}+\mathbf{C}_{\mathbf{P}\mathbf{2}})$$ A second charge transfer involves also $C_F$ (that is typically bigger than the on-chip capacitance) through the resistance $R_{I}$ : again considering the worst case in which $C_{P2}$ and $C_{S}$ were in parallel to $C_{P1}$ (since the time constant in reality would be faster), the time constant is: Egn. 8 $$\tau_2 < R_L \bullet (C_S + C_{P1} + C_{P2})$$ In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time $T_S$ , a constraints on $R_L$ sizing is obtained: Egn. 9 $$10 \bullet \tau_2 = 10 \bullet R_L \bullet (C_S + C_{P1} + C_{P2}) < T_S$$ Of course, R<sub>L</sub> shall be sized also according to the current limitation constraints, in combination with R<sub>S</sub> (source impedance) and R<sub>F</sub> (filter resistance). Being C<sub>F</sub> definitively bigger than C<sub>P1</sub>, C<sub>P2</sub> and C<sub>S</sub>, then the final voltage V<sub>A2</sub> (at the end of the charge transfer transient) will be much higher than V<sub>A1</sub>. Equation 10 must be respected (charge balance assuming now $C_S$ already charged at $V_{A1}$ ): Ean. 10 $$V_{A2} \bullet (C_S + C_{P1} + C_{P2} + C_F) = V_A \bullet C_F + V_{A1} \bullet (C_{P1} + C_{P2} + C_S)$$ The two transients above are not influenced by the voltage source that, due to the presence of the R<sub>F</sub>C<sub>F</sub> filter, is not able to provide the extra charge to compensate the voltage drop on $C_S$ with respect to the ideal source $V_A$ ; the time constant $R_FC_F$ of the filter is very high with respect to the sampling time $(T_S)$ . The filter is typically designed to act as anti-aliasing. Figure 19. Spectral representation of input signal Calling $f_0$ the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter, $f_F$ ), according to the Nyquist theorem the conversion rate $f_C$ must be at least $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period $(T_C)$ . Again the conversion period $T_C$ is longer than the sampling time $T_S$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter $R_F C_F$ is definitively much higher than the sampling time $T_S$ , so the charge level on $T_S$ cannot be modified by the analog signal source during the time in which the sampling switch is closed. The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on $C_S$ ; from the two charge balance equations above, it is simple to derive Equation 11 between the ideal and real sampled voltage on $C_S$ : Egn. 11 $$\frac{v_A}{v_{A2}} = \frac{c_{P1} + c_{P2} + c_F}{c_{P1} + c_{P2} + c_F + c_S}$$ From this formula, in the worst case (when $V_A$ is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on $C_F$ value: ADC0 (10-bit) Eqn. 12 $$C_F > 2048 \bullet C_S$$ ADC1 (12-bit) Eqn. 13 $$C_F > 8192 \cdot C_S$$ ### 3.17.3 ADC electrical characteristics Table 37. ADC input leakage current | Syr | nbol | _ | Parameter | | Conditions | | Value | | Unit | |------------------|-------|---|-----------------------|-------------------------|--------------------------------------|-----|-------|-----|-------| | Эуп | iiboi | | raiametei | | Conditions | Min | Тур | Max | Oiiii | | I <sub>LKG</sub> | СС | С | Input leakage current | T <sub>A</sub> = -40 °C | No current injection on adjacent pin | _ | 1 | _ | nA | | | | С | | T <sub>A</sub> = 25 °C | | | 1 | _ | | | | | С | | T <sub>A</sub> = 105 °C | | _ | 8 | 200 | | | | | Р | | T <sub>A</sub> = 125 °C | | | 45 | 400 | | Table 38. ADC conversion characteristics (10-bit ADC0) | 0 | L - 1 | С | Paramete | Conditions <sup>1</sup> | | Value | | 11!1 | |----------------------|-------|---|---------------------------------------------------------------------------------------|---------------------------|------------------------------|-------|------------------------------|------| | Sym | DOI | C | r | Conditions | Min | Тур | Max | Unit | | V <sub>SS_ADC0</sub> | SR | _ | Voltage on VSS_HV_ADC0 (ADC0 reference) pin with respect to ground (VSS) <sup>2</sup> | _ | -0.1 | _ | 0.1 | V | | V <sub>DD_ADC0</sub> | SR | _ | Voltage on VDD_HV_ADC pin (ADC reference) with respect to ground (Vss) | _ | V <sub>DD</sub> -0.1 | _ | V <sub>DD</sub> +0.1 | V | | V <sub>AINx</sub> | SR | _ | Analog<br>input<br>voltage <sup>3</sup> | _ | V <sub>SS_ADC0</sub><br>-0.1 | _ | V <sub>DD_ADC0</sub><br>+0.1 | V | | f <sub>ADC0</sub> | SR | _ | ADC0<br>analog<br>frequency | _ | 6 | _ | 32 + 4% | MHz | | ΔADCO_SY<br>S | SR | _ | ADC0<br>digital<br>clock duty<br>cycle<br>(ipg_clk) | ADCLKSEL = 1 <sup>4</sup> | 45 | _ | 55 | % | | t <sub>ADC0_PU</sub> | SR | _ | ADC0<br>power up<br>delay | _ | _ | _ | 1.5 | μs | Table 38. ADC conversion characteristics (continued)(10-bit ADC0) | Cum | ah al | _ | Paramete | Conditions <sup>1</sup> | | Value | | Unit | |---------------------|-------|---|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------|-------|-----|------| | Sym | IDOI | С | r | Conditions | Min | Тур | Max | Unit | | t <sub>ADC0_S</sub> | CC | Т | Sample time <sup>5</sup> | f <sub>ADC</sub> = 32 MHz,<br>ADC0_conf_sampl<br>nput = 17 | 0.5<br>e_i | _ | | μs | | | | | | f <sub>ADC</sub> = 6 MHz,<br>INPSAMP = 255 | | _ | 42 | | | t <sub>ADC0_C</sub> | CC | Р | Conversio<br>n time <sup>6</sup> | f <sub>ADC</sub> = 32 MHz,<br>ADC_conf_comp = | 0.625 | _ | | μs | | C <sub>S</sub> | CC | D | ADC0<br>input<br>sampling<br>capacitan<br>ce | _ | _ | _ | 3 | pF | | C <sub>P1</sub> | CC | D | ADC0<br>input pin<br>capacitan<br>ce 1 | _ | _ | _ | 3 | pF | | C <sub>P2</sub> | CC | D | ADC0<br>input pin<br>capacitan<br>ce 2 | _ | _ | _ | 1 | pF | | C <sub>P3</sub> | CC | D | ADC0<br>input pin<br>capacitan<br>ce 3 | _ | _ | _ | 1 | pF | | R <sub>SW1</sub> | CC | D | Internal<br>resistance<br>of analog<br>source | _ | _ | _ | 3 | kΩ | | R <sub>SW2</sub> | CC | D | Internal<br>resistance<br>of analog<br>source | _ | _ | _ | 2 | kΩ | | R <sub>AD</sub> | CC | D | Internal<br>resistance<br>of analog<br>source | _ | _ | _ | 2 | kΩ | | I <sub>INJ</sub> | SR | _ | Input<br>current<br>Injection | Current $V_{DD} = 3.3 V \pm 10\%$ | -5 | _ | 5 | mA | | | | | | ADC0 input, different from the converted one $ \begin{array}{c} V_{DD} = \\ 5.0 \ V \pm \\ 10\% \end{array} $ | -5 | _ | 5 | | Table 38. ADC conversion characteristics (continued)(10-bit ADC0) | C | ala al | С | Paramete | Conditions <sup>1</sup> | | Value | | Unit | |------|--------|---|------------------------------------------------------------------------|---------------------------|-----|-------|-----|------| | Sym | IDOI | | r | Conditions | Min | Тур | Max | Unit | | INL | CC | Т | Absolute value for integral non-linear ity | No overload | _ | 0.5 | 1.5 | LSB | | DNL | CC | Т | Absolute<br>differential<br>non-linear<br>ity | No overload | _ | 0.5 | 1.0 | LSB | | OFS | CC | Т | Absolute offset error | _ | _ | 0.5 | _ | LSB | | GNE | CC | Т | Absolute gain error | _ | _ | 0.6 | _ | LSB | | TUEP | CC | Р | Total unadjuste | Without current injection | -2 | 0.6 | 2 | LSB | | | | Т | d error <sup>7</sup> for<br>precise<br>channels,<br>input only<br>pins | With current injection | -3 | | 3 | | | TUEX | CC | Т | Total unadjuste | Without current injection | -3 | 1 | 3 | LSB | | | | Т | derror <sup>7</sup> for extended channel | With current injection | -4 | | 4 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. <sup>&</sup>lt;sup>2</sup> Analog and digital V<sub>SS</sub> **must** be common (to be tied together externally). <sup>&</sup>lt;sup>3</sup> V<sub>AINx</sub> may exceed V<sub>SS\_ADC0</sub> and V<sub>DD\_ADC0</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0x3FF. Duty cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2. <sup>&</sup>lt;sup>5</sup> During the sample time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>ADC0\_S</sub>. After the end of the sample time t<sub>ADC0\_S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>ADC0\_S</sub> depend on programming. <sup>&</sup>lt;sup>6</sup> This parameter does not include the sample time t<sub>ADC0\_S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result. Total Unadjusted Error: The maximum error that occurs without adjusting Offset and Gain errors. This error is a combination of Offset, Gain and Integral Linearity errors. Figure 20. ADC1 characteristic and error definitions Table 39. Conversion characteristics (12-bit ADC1) | Sum | hal | Doromotor | Conditions <sup>1</sup> | | Value | | Unit | |----------------------|-----|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------|-------|-------------------------------|------| | Sym | DOI | Parameter | Conditions | Min | Тур | Max | Unit | | Vss_ADC1 | SR | Voltage on<br>VSS_HV_A<br>DC1 (ADC1<br>reference)<br>pin with<br>respect to<br>ground<br>(V <sub>SS</sub> ) <sup>2</sup> | _ | -0.1 | | 0.1 | V | | V <sub>DD_ADC1</sub> | SR | Voltage on<br>VDD_HV_<br>ADC1 pin<br>(ADC1<br>reference)<br>with<br>respect to<br>ground<br>(V <sub>SS</sub> ) | _ | V <sub>DD</sub> -0.1 | | V <sub>DD</sub> +0.1 | V | | V <sub>AINx</sub> | SR | Analog<br>input<br>voltage <sup>3</sup> | _ | V <sub>SS_ADC1</sub> -0 | | V <sub>DD_ADC1</sub> +<br>0.1 | V | | f <sub>ADC1</sub> | SR | ADC1<br>analog<br>frequency | _ | 32 + 3% | 32 + | + 4% | MHz | | t <sub>ADC1_PU</sub> | SR | ADC1<br>power up<br>delay | _ | | 1.5 | | μs | | t <sub>ADC1_S</sub> | CC | Sample<br>time <sup>4</sup><br>VDD=3.3 V | f <sub>ADC1</sub> = 32 MHz,<br>ADC1_conf_sample_inp<br>ut = 20 | 600 | | | ns | | | | Sample<br>time <sup>4</sup><br>VDD =5.0 V | f <sub>ADC1</sub> = 32 MHz,<br>ADC1_conf_sample_inp<br>ut = 17 | 500 | | | | | | | Sample time <sup>4</sup> VDD=3.3 V | f <sub>ADC1</sub> = 3.33 MHz,<br>ADC1_conf_sample_inp<br>ut = 255 | | | 76.2 | μs | | | | Sample time <sup>4</sup> VDD =5.0 V | f <sub>ADC1</sub> = 3.33 MHz,<br>ADC1_conf_sample_inp<br>ut = 255 | | | 76.2 | | Table 39. Conversion characteristics (12-bit ADC1) (continued) | 0 | h a l | Dong | Conditions <sup>1</sup> | | Value | | 11 | |-----------------------|-------|--------------------------------------------------|-------------------------------------------------------|-----|-------|-----|------| | Sym | DOI | Parameter | Conditions | Min | Тур | Max | Unit | | t <sub>ADC1_C</sub> | CC | Conversion<br>time <sup>5</sup><br>VDD=3.3 V | f <sub>ADC1</sub> = 20MHz,<br>ADC1_conf_comp = 0 | 2.4 | | | μs | | | | Conversion time <sup>5</sup> VDD =5.0 V | f <sub>ADC 1</sub> = 13.33 MHz,<br>ADC1_conf_comp = 0 | 1.5 | | | μs | | | | Conversion<br>time <sup>5</sup><br>VDD=3.3 V | f <sub>ADC 1</sub> = 13.33 MHz,<br>ADC1_conf_comp = 0 | 3.6 | | | μs | | | | Conversion<br>time <sup>5</sup><br>VDD =5.0 V | f <sub>ADC1</sub> = 32 MHz,<br>ADC1_conf_comp = 0 | 3.6 | | | μs | | Δ <sub>ADC0_SYS</sub> | SR | ADC1<br>digital clock<br>duty cycle<br>(ipg_clk) | ADCLKSEL = 1 <sup>6</sup> | 45 | _ | 55 | % | | C <sub>S</sub> | CC | ADC1 input<br>sampling<br>capacitanc<br>e | _ | | 5 | | pF | | C <sub>P1</sub> | CC | ADC1 input<br>pin<br>capacitanc<br>e 1 | _ | | 3 | | pF | | C <sub>P2</sub> | CC | ADC1 input<br>pin<br>capacitanc<br>e 2 | _ | | 1 | | pF | | C <sub>P3</sub> | СС | ADC1 input<br>pin<br>capacitanc<br>e 3 | _ | | 1.5 | | pF | | R <sub>SW1</sub> | CC | Internal<br>resistance<br>of analog<br>source | _ | | | 1 | kΩ | | R <sub>SW2</sub> | CC | Internal<br>resistance<br>of analog<br>source | _ | | | 2 | kΩ | | R <sub>AD</sub> | СС | Internal<br>resistance<br>of analog<br>source | _ | | | 0.3 | kΩ | Table 39. Conversion characteristics (12-bit ADC1) (continued) | Symbol | | Dorometer | Conditions <sup>1</sup> | | Value | | | | | |-------------------|------|-----------------------------------------------------------------------|---------------------------------------------------------------------------|-----|---------|----|------|--|--| | Sym | IDOI | Parameter | Conditions | Min | Min Typ | | Unit | | | | I <sub>INJ</sub> | SR | Input<br>current | Current V <sub>DD</sub> = 3.3 V<br>injection on ± 10% | -5 | _ | 5 | mA | | | | | | Injection | one ADC1 input, different from the converted one $V_{DD} = 5.0 \text{ V}$ | -5 | _ | 5 | | | | | INLP | CC | Absolute<br>Integral<br>non-linearit<br>y-Precise<br>channels | No overload | | 1 | 3 | LSB | | | | INLX | CC | Absolute<br>Integral<br>non-linearit<br>y-Extended<br>channels | No overload | | 1.5 | 5 | LSB | | | | DNL | CC | Absolute<br>Differential<br>non-linearit<br>y | No overload | | 0.5 | 1 | LSB | | | | OFS | CC | Absolute<br>Offset error | _ | | 2 | | LSB | | | | GNE | CC | Absolute<br>Gain error | _ | | 2 | | LSB | | | | TUEP <sup>7</sup> | CC | Total | | | | • | | | | | | | Unadjusted<br>Error for<br>precise<br>channels,<br>input only<br>pins | Without current injection | -6 | | 6 | | | | | | | | With current injection | -8 | | 8 | | | | | TUEX <sup>7</sup> | CC | Total | | | 1 | 1 | | | | | | | Unadjusted<br>Error for | Without current injection | -10 | | 10 | LSB | | | | | | extended channel | With current injection | -12 | | 12 | LSB | | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 / 125 °C, unless otherwise specified. $<sup>^{2}\,</sup>$ Analog and digital VSS must be common (to be tied together externally). <sup>&</sup>lt;sup>3</sup> V<sub>AINx</sub> may exceed V<sub>SS\_ADC1</sub> and V<sub>DD\_ADC1</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0xFFF. <sup>&</sup>lt;sup>4</sup> During the sample time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>ADC1\_S</sub>. After the end of the sample time t<sub>ADC1\_S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>ADC1\_S</sub> depend on programming. - <sup>5</sup> This parameter does not include the sample time t<sub>ADC1\_S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result. - Outy cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2. - Total Unadjusted Error: The maximum error that occurs without adjusting Offset and Gain errors. This error is a combination of Offset, Gain and Integral Linearity errors. # 3.18 On-chip peripherals ### 3.18.1 Current consumption Table 40. On-chip peripherals current consumption<sup>1</sup> | Symbol | | C Parameter | | Conditions | | | Unit | | | |-------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------|--------|------| | Sym | 1001 | C | Parameter | eter Conditions | | Min | Тур | Max | Unit | | IDD_BV(CAN | CC | Т | CAN<br>(FlexCAN)<br>supply<br>current on<br>V <sub>DD_BV</sub> | 500 Kbps Total (static + dynamic) consumpti on: FlexCAN in loop-ba ck mode XTAL@8 MHz used as CAN engine clock source Message sending period is 580 µs | | 7.652 * f <sub>periph</sub> + 84.73<br>8.0743 * f <sub>periph</sub> + 26.757 | | | μΑ | | I <sub>DD_BV(eMI</sub><br>OS) | CC | Т | eMIOS<br>supply<br>current on<br>V <sub>DD_BV</sub> | Static consults of eMIOS consults of eMIOS consults of enabled Dynamic consults of enabled Dynamic consults of enabled Polynamic Polynam | hannel OFF<br>rescaler<br>rnsumption:<br>ot change<br>ne | 28.7 * f <sub>periph</sub> | | | | | I <sub>DD_BV(SCI)</sub> | CC | Т | SCI<br>(LINFlex)<br>supply<br>current on<br>V <sub>DD_BV</sub> | Total (static + dynamic) consumption: • LIN mode • Baudrate: 20 Kbps | | 4.780 | 4 * f <sub>periph</sub> + | 30.946 | | | I <sub>DD_BV(SPI)</sub> | CC | supply consumption (consumption | n (only<br>amic | | 1<br>16.3 * f <sub>peripl</sub> | h | | | | | | | | | (continuus<br>communica<br>• Baudrate<br>• Trasmiss<br>µs | communication): • Baudrate: 2 Mbit • Trasmission every 8 | | | | | Table 40. On-chip peripherals current consumption<sup>1</sup> (continued) | Symbol | | • | Danamatan | Come | 1141 | | Value | | Unit | | |---------------------------------|----|-------------|--------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------|-----------------------------------------------------------|-------|-----|------|----| | | | C Parameter | | Conditions - | | Min | Тур | Max | Unit | | | I <sub>DD_BV(ADC</sub> | CC | T | ADC<br>supply<br>current on<br>V <sub>DD_BV</sub> | V <sub>DD</sub> = 5.5<br>V | Ballast<br>static<br>consumpti<br>on (no<br>conversion<br>) | 0.0409 * f <sub>periph</sub> 0.0049 * f <sub>periph</sub> | | | | mA | | | | | | V <sub>DD</sub> = 5.5<br>V | Ballast<br>dynamic<br>consumpti<br>on<br>(continuus<br>conversion<br>) | | | | | | | I <sub>DD_HV_AD</sub><br>C(ADC) | CC | T | ADC<br>supply<br>current on<br>V <sub>DD_HV_AD</sub><br>c | V <sub>DD</sub> = 5.5<br>V | Analog<br>static<br>consumpti<br>on (no<br>conversion<br>) | 0.075 * f <sub>periph</sub> + 0.032 | | h | | | | | | | | V <sub>DD</sub> = 5.5<br>V | Analog<br>dynamic<br>consumpti<br>on<br>(continuus<br>conversion<br>) | | | | | | | I <sub>DD_HV</sub> (FLA<br>SH) | CC | T | CFlash +<br>DFlash<br>supply<br>current on<br>V <sub>DD_HV_AD</sub><br>c | V <sub>DD</sub> = 5.5<br>V | - | 13.25 | | | | | | I <sub>DD_HV(PLL)</sub> | CC | T | PLL supply<br>current on<br>V <sub>DD_HV</sub> | V <sub>DD</sub> = 5.5<br>V | - | 0.0031 * f <sub>periph</sub> | | | | | <sup>&</sup>lt;sup>1</sup> Operating conditions: $T_A = 25$ °C, $f_{periph} = 8$ MHz to 64 MHz ### 3.18.2 DSPI characteristics **Table 41. DSPI characteristics** | No | Symbol | | mbol C | | Parameter | | Value | | | | |-----|----------------------------------|------------|-------------------------------|---------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------|--------------------|------------------|------|--| | No. | Sym | - Cyllibol | | Farameter | | Min | Тур | Max | Unit | | | 1 | t <sub>SCK</sub> | SR | D | SCK cycle | time | 64 | _ | _ | ns | | | _ | f <sub>DSPI</sub> | SR | D | DSPI digital controller frequency | | _ | _ | f <sub>CPU</sub> | MHz | | | _ | Δt <sub>CSC</sub> | CC | D | Internal delay<br>between pad<br>associated to SCK<br>and pad associated to<br>CSn in master mode | | | _ | 120 <sup>1</sup> | ns | | | 2 | t <sub>CSCext</sub> <sup>2</sup> | CC | D CS to Master SCK delay mode | | t <sub>CSCe</sub> | $xt = t_{CSC} + $ | $\Delta t_{CSC}$ | ns | | | | | | SR | D | | Slave<br>mode | 32 | _ | _ | | | | 3 | t <sub>ASCext</sub> <sup>3</sup> | CC | D | After SCK delay | Master<br>mode | $t_{ASCext} = t_{ASC} + \Delta t_{CSC}$ | | $\Delta t_{CSC}$ | ns | | | | | SR | D | | Slave<br>mode | 1/f <sub>DSPI</sub> + 5<br>ns | _ | _ | ns | | | 4 | t <sub>SDC</sub> | CC | D | SCK duty cycle | Master<br>mode | _ | t <sub>SCK/2</sub> | _ | ns | | | | | SR | D | | Slave<br>mode | t <sub>SCK/2</sub> | _ | _ | | | | 5 | t <sub>A</sub> | SR | D | Slave<br>access<br>time | _ | 27 | _ | _ | ns | | | 6 | t <sub>DI</sub> | SR | D | Slave<br>SOUT<br>disable<br>time | _ | 0 | _ | _ | ns | | | 7 | t <sub>SUI</sub> | SR | D | Data<br>setup time<br>for inputs | Master<br>(MTFE =<br>0) | 35 | _ | _ | ns | | | | | | | | Slave | 5 | _ | _ | | | | | | | | | Master<br>(MTFE =<br>1) | 35 | _ | _ | | | | 8 | t <sub>HI</sub> | SR | D | Data hold time for inputs | Master<br>(MTFE =<br>0) | 0 | _ | _ | ns | | | | | | | | Slave | 2 <sup>4</sup> | _ | _ | ] | | | | | | | | Master<br>(MTFE =<br>1) | 0 | _ | _ | | | | No. | Syn | Symbol | | Parameter | | Value | | | Unit | |-----|-------------------------------|--------|---|---------------------------------|-------------------------|-------|-----|-----|------| | NO. | Cymbol | | С | Fara | illetei | Min | Тур | Max | Onne | | 9 | t <sub>SUO</sub> <sup>5</sup> | CC | D | Data valid<br>after SCK<br>edge | | _ | _ | 32 | ns | | | | | | | Slave | _ | _ | 34 | | | | | | | | Master<br>(MTFE =<br>1) | _ | _ | 32 | | | 10 | t <sub>HO</sub> <sup>5</sup> | CC | D | Data hold time for outputs | Master<br>(MTFE =<br>0) | 2 | _ | _ | ns | | | | | | | Slave | 5.5 | _ | _ | | | | | | | | Master<br>(MTFE =<br>1) | 2 | _ | _ | | Maximum is reached when CSn pad is configured as SLOW pad while SCK pad is configured as MEDIUM pad. <sup>&</sup>lt;sup>2</sup> The $t_{CSC}$ delay value is configurable through a register. When configuring $t_{CSC}$ (using PCSSCK and CSSCK fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than $\Delta t_{CSC}$ to ensure positive $t_{CSCext}$ . The t<sub>ASC</sub> delay value is configurable through a register. When configuring t<sub>ASC</sub> (using PASC and ASC fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>ASC</sub> to ensure positive t<sub>ASCext</sub>. <sup>&</sup>lt;sup>4</sup> This delay value corresponds to SMPL\_PT = 00b which is bit field 9 and 8 of DSPI\_MCR register. <sup>&</sup>lt;sup>5</sup> SCK and SOUT configured as MEDIUM pad Figure 21. DSPI classic SPI timing - master, CPHA = 0 Figure 22. DSPI classic SPI timing - master, CPHA = 1 SS **SCK Input** (CPOL = 0)4 **SCK Input** (CPOL = 1)5 **→**(11) First Data Data Last Data SOUT 9 (10) First Data SIN Data Last Data Note: Numbers shown reference Table 41. Figure 23. DSPI classic SPI timing - slave, CPHA = 0 Figure 25. DSPI modified transfer format timing - master, CPHA = 0 Figure 26. DSPI modified transfer format timing - master, CPHA = 1 SS SCK Input (CPOL = 0) 4 SCK Input (CPOL = 1)(12) 6 5 First Data Data Last Data SOUT (10)9 Data First Data Last Data SIN Note: Numbers shown reference Table 41. Figure 27. DSPI modified transfer format timing - slave, CPHA = 0 Figure 29. DSPI PCS strobe (PCSS) timing ## 3.18.3 Nexus characteristics **Table 42. Nexus characteristics** | No. | Symb | vmbol C | | Parameter | | | Unit | | |-----|--------------------|---------|---|----------------------------------|---------------------|-----|------|-------| | NO. | Symb | Oi | C | Farameter | Min | Тур | Max | Oilit | | 1 | t <sub>TCYC</sub> | CC | D | TCK cycle time | 64 | _ | _ | ns | | 2 | t <sub>MCYC</sub> | СС | D | MCKO cycle time | 32 | _ | _ | ns | | 3 | t <sub>MDOV</sub> | СС | D | MCKO low to MDO data valid | _ | _ | 8 | ns | | 4 | t <sub>MSEOV</sub> | СС | D | MCKO low to MSEO_b data valid | _ | _ | 8 | ns | | 5 | t <sub>EVTOV</sub> | СС | D | MCKO low to EVTO data valid | _ | _ | 8 | ns | | 6 | t <sub>NTDIS</sub> | CC | D | TDI data setup time | 15 | _ | _ | ns | | | t <sub>NTMSS</sub> | CC | D | TMS data setup time | 15 | _ | _ | ns | | 7 | t <sub>NTDIH</sub> | CC | D | TDI data hold time | 5 | _ | _ | ns | | | t <sub>NTMSH</sub> | CC | D | TMS data hold time | MS data hold time 5 | | _ | ns | | 8 | t <sub>TDOV</sub> | CC | D | TCK low to TDO data valid 35 — — | | _ | ns | | | 9 | t <sub>TDOI</sub> | CC | D | TCK low to TDO data invalid | 6 | _ | _ | ns | Figure 30. Nexus TDI, TMS, TDO timing ## 3.18.4 JTAG characteristics **Table 43. JTAG characteristics** | No. | Symb | Symbol C Parame | | Parameter | Value | | | | | |-----|-------------------|-----------------|---|------------------------|-------|-----|-----|------|--| | NO. | Syllic | iOi | | raiametei | Min | Тур | Max | Unit | | | 1 | t <sub>JCYC</sub> | СС | D | TCK cycle time | 64 | _ | _ | ns | | | 2 | t <sub>TDIS</sub> | СС | D | TDI setup time | 15 | _ | _ | ns | | | 3 | t <sub>TDIH</sub> | СС | D | TDI hold time | 5 | _ | _ | ns | | | 4 | t <sub>TMSS</sub> | СС | D | TMS setup time | 15 | _ | _ | ns | | | 5 | t <sub>TMSH</sub> | СС | D | TMS hold time | 5 | _ | _ | ns | | | 6 | t <sub>TDOV</sub> | СС | D | TCK low to TDO valid | | _ | 33 | ns | | | 7 | t <sub>TDOI</sub> | СС | D | TCK low to TDO invalid | 6 | _ | _ | ns | | Figure 31. Timing diagram - JTAG boundary scan # 4 Package characteristics # 4.1 Package mechanical data # 4.1.1 176 LQFP Figure 32. 176 LQFP package mechanical drawing (Part 1 of 3) Figure 33. 176 LQFP package mechanical drawing (Part 2 of 3) #### NOTES: - 1. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25MM PER SIDE. DIMENSIONS D1 AND E1 DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE DATUM H. - 2. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM 6 DIMENSION BY MORE THEN 0.08MM. DAMBAR CAN NOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM BETWEEN PROTRUSION AND AN ADJACENT LEAD IS 0.07MM FOR 0.4MM AND 0.5MM PITCH PACKAGES. | DIM | MIN | NOM | MAX | DIM | MIN | NOM | MAX | DIM | MIN | NOM | MAX | |-----|---------------|---------|------|-----|-------------|---------|------------|-----|-------|--------|---------| | Α | | | 1.6 | L1 | | 1 REF | | | | | | | A1 | 0.05 | | 0.15 | R1 | 0.08 | | | | | | | | A2 | 1.35 | 1.4 | 1.45 | R2 | 0.08 | | 0.2 | | | | | | b | 0.17 | 0.22 | 0.27 | S | ( | D.2 REF | = | | | | | | b1 | 0.17 | 0.2 | 0.23 | Θ | 0. | 3.5° | 7 <b>°</b> | | | | | | С | 0.09 | | 0.2 | θ1 | 0. | | | | | | | | c1 | 0.09 | | 0.16 | θ2 | 11 <b>°</b> | 12° | 13° | | | | | | D | | 26 BSC | ; | θ3 | 11 <b>°</b> | 12° | 13° | | | | | | D1 | | 24 BSC | , | | | | | | | | | | e | ( | 0.5 BS0 | | | | | | | | | | | E | | 26 BSC | , | | | | | | | | | | E1 | | 24 BSC | ; | | | | IMENSION A | | _ | | | | L | 0.45 0.6 0.75 | | | | UNIT | | TOLERANCI | | REFER | ANCE D | OCUMENT | | | | | | | MM | | ASME Y14. | 5M | 64- | -06-28 | 0-1392 | Figure 34. 176 LQFP package mechanical drawing (Part 3 of 3) #### Package characteristics Table 44. LQFP176 mechanical data<sup>1</sup> | Symbol | | mm | | inches <sup>2</sup> | | | | |----------------|--------|-------|--------|---------------------|-------|-------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | А | 1.400 | | 1.600 | | | 0.063 | | | A1 | 0.050 | | 0.150 | 0.002 | | | | | A2 | 1.350 | | 1.450 | 0.053 | | 0.057 | | | b | 0.170 | | 0.270 | 0.007 | | 0.011 | | | С | 0.090 | | 0.200 | 0.004 | | 0.008 | | | D | 23.900 | | 24.100 | 0.941 | | 0.949 | | | Е | 23.900 | | 24.100 | 0.941 | | 0.949 | | | е | | 0.500 | | | 0.020 | | | | HD | 25.900 | | 26.100 | 1.020 | | 1.028 | | | HE | 25.900 | | 26.100 | 1.020 | | 1.028 | | | L <sup>3</sup> | 0.450 | | 0.750 | 0.018 | | 0.030 | | | L1 | | 1.000 | | | 0.039 | | | | ZD | | 1.250 | | | 0.049 | | | | ZE | | 1.250 | | | 0.049 | | | | q | 0° | | 7° | 0 ° | | 7° | | | Tolerance | | mm | • | inches | | | | | CCC | | 0.080 | | 0.0031 | | | | <sup>&</sup>lt;sup>1</sup> Controlling dimension: millimeter <sup>&</sup>lt;sup>2</sup> Values in inches are converted from mm and rounded to 4 decimal digits. $<sup>^{3}\,</sup>$ L dimension is measured at gauge plane at 0.25 mm above the seating plane ## 4.1.2 144 LQFP Figure 35. 144 LQFP package mechanical drawing (Part 1 of 2) Figure 36. 144 LQFP package mechanical drawing (Part 2 of 2) Table 45. LQFP144 mechanical data | Comple of | | mm | | inches <sup>1</sup> | | | | | |-----------|--------|--------|--------|---------------------|--------|--------|--|--| | Symbol | Min | Тур | Max | Min | Тур | Мах | | | | А | | | 1.600 | | | 0.0630 | | | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | | | D | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.8740 | | | | D1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 | | | | D3 | | 17.500 | | | 0.6890 | | | | | E | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.8740 | | | | E1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 | | | | E3 | | 17.500 | | | 0.6890 | | | | | е | | 0.500 | | | 0.0197 | | | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | | L1 | | 1.000 | | | 0.0394 | | | | | k | 0.0 ° | 3.5 ° | 7.0° | 3.5 ° | 0.0 ° | 7.0 ° | | | | Tolerance | | mm | • | inches | | | | | | ccc | | 0.080 | | 0.0031 | | | | | Values in inches are converted from mm and rounded to 4 decimal digits. ## 4.1.3 100 LQFP Figure 37. 100 LQFP package mechanical drawing (Part 1 of 3) Figure 38. 100 LQFP package mechanical drawing (Part 2 of 3) Figure 39. 100 LQFP package mechanical drawing (Part 3 of 3) Table 46. LQFP100 mechanical data | Cumbal | | mm | | inches <sup>1</sup> | | | | | |-----------|--------|--------|--------|---------------------|--------|--------|--|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | | А | | | 1.600 | | | 0.0630 | | | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | | D3 | | 12.000 | | | 0.4724 | | | | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | | E3 | | 12.000 | | | 0.4724 | | | | | е | | 0.500 | | | 0.0197 | | | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | | L1 | | 1.000 | | | 0.0394 | | | | | k | 0.0 ° | 3.5 ° | 7.0 ° | 0.0 ° | 3.5 ° | 7.0 ° | | | | Tolerance | | mm | • | inches | | | | | | ccc | 0.080 | | | 0.0031 | | | | | <sup>&</sup>lt;sup>1</sup> Values in inches are converted from mm and rounded to 4 decimal digits. ## 4.1.4 208MAPBGA Figure 40. 208 MAPBGA package mechanical drawing (Part 1 of 2) Figure 41. 208 MAPBGA package mechanical drawing (Part 2 of 2) Table 47. LBGA208 mechanical data | Symbol | | mm | | | Notes | | | |--------|------|-------|------|--------|--------|--------|-------| | Symbol | Min | Тур | Max | Min | Тур | Max | Notes | | Α | | | 1.70 | | | 0.0669 | 2 | | A1 | 0.30 | | | 0.0118 | | | | | A2 | | 1.085 | | | 0.0427 | | | | A3 | | 0.30 | | | 0.0118 | | | | A4 | | | 0.80 | | | 0.0315 | | | b | 0.50 | 0.60 | 0.70 | 0.0197 | 0.0236 | 0.0276 | 3 | #### Package characteristics Table 47. LBGA208 mechanical data (continued) | Symbol | | mm | | | Notes | | | |--------|-------|-------|-------|--------|--------|--------|-------| | Symbol | Min | Тур | Max | Min | Тур | Max | Notes | | D | 16.80 | 17.00 | 17.20 | 0.6614 | 0.6693 | 0.6772 | | | D1 | | 15.00 | | | 0.5906 | | | | Е | 16.80 | 17.00 | 17.20 | 0.6614 | 0.6693 | 0.6772 | | | E1 | | 15.00 | | | 0.5906 | | | | е | | 1.00 | | | 0.0394 | | | | F | | 1.00 | | | 0.0394 | | | | ddd | | | 0.20 | | | 0.0079 | | | eee | | | 0.25 | | | 0.0098 | 4 | | fff | | | 0.10 | | | 0.0039 | 5 | Values in inches are converted from mm and rounded to 4 decimal digits. - Low profile: The total profile height (Dim A) is measured from the seating plane to the top of the component - The maximum total package height is calculated by the following methodology: A2 Typ+A1 Typ + $\sqrt{(A1^2+A3^2+A4^2)}$ tolerance values) - Low profile: 1.20mm < A ≤ 1.70mm - <sup>3</sup> The typical ball diameter before mounting is 0.60mm. - <sup>4</sup> The tolerance of position that controls the location of the pattern of balls with respect to datums A and B. For each ball there is a cylindrical tolerance zone eee perpendicular to datum C and located on true position with respect to datums A and B as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. - The tolerance of position that controls the location of the balls within the matrix with respect to each other. For each ball there is a cylindrical tolerance zone fff perpendicular to datum C and located on true position as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. Each tolerance zone fff in the array is contained entirely in the respective zone eee above. The axis of each ball must lie simultaneously in both tolerance zones. <sup>&</sup>lt;sup>2</sup> LBGA stands for **L**ow profile **B**all **G**rid **A**rray. # 5 Ordering information Figure 42. Commercial product code structure <sup>&</sup>lt;sup>1</sup> 208 MAPBGA available only as development package for Nexus2+ # 6 Revision history Table 48 summarizes revisions to this document. Table 48. Revision history | Revision | Date | Substantive changes | |----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 12-Jan-2009 | Initial release | | 2 | 09 Nov-2009 | Updated Features -Replaced 27 IRQs in place of 23 -ADC features -External Ballast resistor support conditions -updated device summary-added 208 BGA details -updated block diagram to include WKUP -updated block diagram to include 5 ch ADC 12 -bit -updated Block summary table -updated LQFP 144, 176 and 100 pinouts. Applied new naming convention for ADC signals as ADCx_P[x] and ADCx_S[x] Section 1, "General description -updated Bolero 1.5M device comparison table -updated block diagram-aligned with 512k Section 2, "Package pinouts -updated block summary-aligned with 512k Section 2, "Package pinouts -updated 100,144,176,208 packages according to cut2.0 changes Added Section 3.5.1, "External ballast resistor recommendations Added NVUSRO [WATCHDOG_EN] field description updated Absolute maximum ratings updated LOFP thermal characteristics updated Uo supply segments updated Voltage regulator capacitance connection updated Low voltage monitor electrical characteristics updated Do electrical characteristics updated Do electrical characteristics updated Program/Erase specifications updated Program/Erase specifications updated FMPLL electrical characteristics ADC characteristics and error definitions diagram updated ADC characteristics and error definitions diagram for 12 bit ADC | | 3 | 25 Jan-2010 | Updated Features Updated block diagram to connect peripherals to pad I/O Updated block summary to include ADC 12-bit Updated 144, 176 and 100 pinouts to adjust format issues Table 26 Flash module life-retention value changed from 1-5 to 5 yrs Minor editing changes | # Appendix A Abbreviations Table 49 lists abbreviations used but not defined elsewhere in this document. **Table 49. Abbreviations** | Abbreviation | Meaning | |--------------|-----------------------------------------| | CMOS | Complementary metal-oxide-semiconductor | | СРНА | Clock phase | | CPOL | Clock polarity | | CS | Peripheral chip select | | EVTO | Event out | | LED | Light emitting diode | | МСКО | Message clock out | | MDO | Message data out | | MSEO | Message start/end out | | MTFE | Modified timing format enable | | SCK | Serial communications clock | | SOUT | Serial data out | | TBD | To be defined | | TCK | Test clock input | | TDI | Test data input | | TDO | Test data output | | TMS | Test mode select | #### How to Reach Us: #### Home Page: www.freescale.com #### Web Support: http://www.freescale.com/support #### USA/Europe or Locations Not Listed: Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2009. All rights reserved. MPC5607B Rev. 3 01/2010