## 3 - DC and Power Characteristics

## General Specifications

## Operating Conditions

Stresses beyond those listed in Table 3-1 may cause permanent damage to the device.
Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the recommended operating ranges specified in Table 3-2 on page 3-3.

Table 3-1 • Absolute Maximum Ratings

| Symbol | Parameter | Commercial | Industrial | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {cc }}$ | DC core supply voltage | -0.3 to 1.65 | -0.3 to 1.65 | V |
| $\mathrm{V}_{\text {JTAG }}$ | JTAG DC voltage | -0.3 to 3.75 | -0.3 to 3.75 | V |
| $V_{\text {PUMP }}$ | Programming voltage | -0.3 to 3.75 | -0.3 to 3.75 | V |
| $\mathrm{V}_{\text {CCPLL }}$ | Analog power supply (PLL) | -0.3 to 1.65 | -0.3 to 1.65 | V |
| $\mathrm{V}_{\mathrm{CCI}}$ | DC I/O output buffer supply voltage | -0.3 to 3.75 | -0.3 to 3.75 | V |
| VI | I/O input voltage ${ }^{1}$ | -0.3 V to 3.6 V (when I/O hot insertion mode is enabled) <br> -0.3 V to $\left(\mathrm{V}_{\mathrm{CCI}}+1 \mathrm{~V}\right)$ or 3.6 V , whichever voltage is lower (when I/O hot-insertion mode is disabled) |  | V |
| $\mathrm{V}_{\text {CC33A }}$ | +3.3 V power supply | -0.3 to $3.75^{2}$ | -0.3 to $3.75{ }^{2}$ | V |
| VAREF | Voltage reference for ADC | -0.3 to 3.75 | -0.3 to 3.75 | V |
| $\mathrm{V}_{\text {CC15A }}$ | Digital power supply for the analog system | -0.3 to 1.65 | -0.3 to 1.65 | V |
| $\mathrm{V}_{\text {CCNVM }}$ | Embedded flash power supply | -0.3 to 1.65 | -0.3 to 1.65 | V |
| $\mathrm{V}_{\text {ccosc }}$ | Oscillator power supply | -0.3 to 3.75 | -0.3 to 3.75 | V |
| AV, AC | Unpowered, ADC reset asserted or unconfigured | -11.0 to 12.6 | -11.0 to 12.4 | V |
|  | Analog input ( +16 V to +2 V prescaler range) | -0.4 to 12.6 | -0.4 to 12.4 | V |
|  | Analog input (+1 V to +0.125 V prescaler range) | -0.4 to 3.75 | -0.4 to 3.75 | V |
|  | Analog input (-16 V to -2 V prescaler range) | -11.0 to 0.4 | -11.0 to 0.4 | V |
|  | Analog input ( -1 V to -0.125 V prescaler range) | -3.75 to 0.4 | -3.75 to 0.4 | V |

Notes:

1. The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 3-4 on page 3-4.
2. Analog data not valid beyond 3.65 V .
3. For flash programming and retention maximum limits, refer to Table 3-5 on page 3-5. For recommended operating limits refer to Table 3-2 on page 3-3.

Table 3-1 • Absolute Maximum Ratings (continued)

| Symbol | Parameter | Commercial | Industrial | Units |
| :---: | :---: | :---: | :---: | :---: |
|  | Analog input (direct input to ADC) | -0.4 to 3.75 | -0.4 to 3.75 | V |
|  | Digital input | -0.4 to 12.6 | -0.4 to 12.4 | V |
| AG | Unpowered, ADC reset asserted or unconfigured | -11.0 to 12.6 | -11.0 to 12.4 | V |
|  | Low Current Mode ( $1 \mu \mathrm{~A}, 3 \mu \mathrm{~A}, 10 \mu \mathrm{~A}, 30 \mu \mathrm{~A}$ ) | -0.4 to 12.6 | -0.4 to 12.4 | V |
|  | Low Current Mode ( $-1 \mu \mathrm{~A},-3 \mu \mathrm{~A},-10 \mu \mathrm{~A},-30$ $\mu \mathrm{A}$ ) | -11.0 to 0.4 | -11.0 to 0.4 | V |
|  | High Current Mode ${ }^{3}$ | -11.0 to 12.6 | -11.0 to 12.4 | V |
| AT | Unpowered, ADC reset asserted or unconfigured . | -0.4 to 16.5 | -0.4 to 16.0 | V |
|  | Analog input (+16 V, 4 V prescaler range) | -0.4 to 16.5 | -0.4 to 16.0 | V |
|  | Analog input (direct input to ADC) | -0.4 to 3.75 | -0.4 to 3.75 | V |
|  | Digital input | -0.4 to 16.5 | -0.4 to 16.0 | V |
| $\mathrm{T}_{\text {STG }}{ }^{3}$ | Storage temperature | -65 to +150 |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j}}{ }^{3}$ | Junction temperature | +125 |  | ${ }^{\circ} \mathrm{C}$ |

Notes:

1. The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 3-4 on page 3-4.
2. Analog data not valid beyond 3.65 V .
3. For flash programming and retention maximum limits, refer to Table 3-5 on page 3-5. For recommended operating limits refer to Table 3-2 on page 3-3.

Table 3-2 • Recommended Operating Conditions

| Symbol | Parameter | Commercial | Industrial | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A},} \mathrm{T}_{\mathrm{J}}$ | Ambient and junction temperature | 0 to +70 | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {CC }}$ | 1.5 V DC core supply voltage | 1.425 to 1.575 | 1.425 to 1.575 | V |
| $\mathrm{V}_{\text {JTAG }}$ | JTAG DC voltage | 1.4 to 3.6 | 1.4 to 3.6 | V |
| $\mathrm{V}_{\text {PUMP }}$ | Programming voltage | 3.15 to 3.45 | 3.15 to 3.45 | V |
|  |  | 0 to 3.6 | 0 to 3.6 | V |
| $\mathrm{V}_{\text {CCPLL }}$ | Analog power supply (PLL) | 1.425 to 1.575 | 1.425 to 1.575 | V |
| $\mathrm{V}_{\text {ClI }}$ | 1.5 V DC supply voltage | 1.425 to 1.575 | 1.425 to 1.575 | V |
|  | 1.8 V DC supply voltage | 1.7 to 1.9 | 1.7 to 1.9 | V |
|  | 2.5 V DC supply voltage | 2.3 to 2.7 | 2.3 to 2.7 | V |
|  | 3.3 V DC supply voltage | 3.0 to 3.6 | 3.0 to 3.6 | V |
|  | LVDS differential I/O | 2.375 to 2.625 | 2.375 to 2.625 | V |
|  | LVPECL differential I/O | 3.0 to 3.6 | 3.0 to 3.6 | V |
| $\mathrm{V}_{\text {CC33A }}$ | +3.3 V power supply | 2.97 to 3.63 | 2.97 to 3.63 | V |
| VAREF | Voltage reference for ADC | 2.527 to 2.593 | 2.527 to 2.593 | V |
| $\mathrm{V}_{\text {CC15A }}{ }^{6}$ | Digital power supply for the analog system | 1.425 to 1.575 | 1.425 to 1.575 | V |
| $\mathrm{V}_{\text {CCNVM }}$ | Embedded flash power supply | 1.425 to 1.575 | 1.425 to 1.575 | V |
| $\mathrm{V}_{\text {ccosc }}$ | Oscillator power supply | 2.97 to 3.63 | 2.97 to 3.63 | V |
| AV, AC ${ }^{4}$ | Unpowered, ADC reset asserted or unconfigured | -10.5 to 12.0 | -10.5 to 12.0 | V |
|  | Analog input (+16 V to +2 V prescaler range) | -0.3 to 12.0 | -0.3 to 12.0 | V |
|  | Analog input (+1 V to + 0.125 V prescaler range) | -0.3 to 3.6 | -0.3 to 3.6 | V |
|  | Analog input ( -16 V to -2 V prescaler range) | -10.5 to 0.3 | -10.5 to 0.3 | V |
|  | Analog input (-1 V to -0.125 V prescaler range) | -3.6 to 0.3 | -3.6 to 0.3 | V |
|  | Analog input (direct input to ADC) | -0.3 to 3.6 | -0.3 to 3.6 | V |
|  | Digital input | -0.3 to 12.0 | -0.3 to 12.0 | V |
| $\mathrm{AG}^{4}$ | Unpowered, ADC reset asserted or unconfigured | -10.5 to 12.0 | -10.5 to 12.0 | V |
|  | Low Current Mode ( $1 \mu \mathrm{~A}, 3 \mu \mathrm{~A}, 10 \mu \mathrm{~A}, 30 \mu \mathrm{~A}$ ) | -0.3 to 12.0 | -0.3 to 12.0 | V |
|  | Low Current Mode ( $-1 \mu \mathrm{~A},-3 \mu \mathrm{~A},-10 \mu \mathrm{~A},-30 \mu \mathrm{~A}$ ) | -10.5 to 0.3 | -10.5 to 0.3 | V |
|  | High Current Mode ${ }^{5}$ | -10.5 to 12.0 | -10.5 to 12.0 | V |
| $\mathrm{AT}^{4}$ | Unpowered, ADC reset asserted or unconfigured | -0.3 to 16.0 | -0.3 to 15.5 | V |
|  | Analog input (+16 V, +4 V prescaler range) | -0.3 to 16.0 | -0.3 to 15.5 | V |
|  | Analog input (direct input to ADC) | -0.3 to 3.6 | -0.3 to 3.6 | V |
|  | Digital input | -0.3 to 16.0 | -0.3 to 15.5 | V |

## Notes:

1. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-82 on page 2-162.
2. All parameters representing voltages are measured with respect to GND unless otherwise specified.
3. $V_{\text {PUMP }}$ can be left floating during normal operation (not programming mode).
4. The input voltage may overshoot by up to 500 mV above the Recommended Maximum ( 150 mV in Direct mode), provided the duration of the overshoot is less than $50 \%$ of the operating lifetime of the device.
5. The AG pad should also conform to the limits as specified inTable 2-45 on page 2-115.
6. Violating the $V_{C C 15 A}$ recommended voltage supply during an embedded flash program cycle can corrupt the page being programmed.

Table 3-3 - Input Resistance of Analog Pads

| Pads | Pad Configuration | Prescaler Range | Input Resistance to Ground |
| :---: | :---: | :---: | :---: |
| AV, AC | Analog Input (direct input to ADC) | +16 V to +2 V | $1 \mathrm{M} \Omega$ (typical) |
|  |  | +1 V to +0.125 V | $>10 \mathrm{M} \Omega$ |
|  | Analog Input (positive prescaler) | +16 V to +2 V | $1 \mathrm{M} \Omega$ (typical) |
|  |  | +1 V to +0.125 V | $>10 \mathrm{M} \Omega$ |
|  | Analog Input (negative prescaler) | -16 V to -2 V | $1 \mathrm{M} \Omega$ (typical) |
|  |  | -1 V to -0.125 V | $>10 \mathrm{M} \Omega$ |
|  | Digital input | +16 V to +2 V | $1 \mathrm{M} \Omega$ (typical) |
|  | Current monitor | +16 V to +2 V | $1 \mathrm{M} \Omega$ (typical) |
|  |  | -16 V to -2 V | $1 \mathrm{M} \Omega$ (typical) |
| AT | Analog Input (direct input to ADC) | +16 V, +4V | $1 \mathrm{M} \Omega$ (typical) |
|  | Analog Input (positive prescaler) | +16 V, +4V | $1 \mathrm{M} \Omega$ (typical) |
|  | Digital input | +16V, +4V | $1 \mathrm{M} \Omega$ (typical) |
|  | Temperature monitor | +16 V, +4 V | $>10 \mathrm{M} \Omega$ |

Table 3-4 • Overshoot and Undershoot Limits ${ }^{1}$

| $\mathbf{V}_{\mathbf{C C I}}$ | Average $\mathbf{V}_{\text {CCI }}$-GND Overshoot or Undershoot <br> Duration as a Percentage of Clock Cycle ${ }^{2}$ | Maximum Overshoot/ <br> Undershoot $^{2}$ |
| :--- | :---: | :---: |
|  | $10 \%$ | 1.4 V |
|  | 5.0 V | $5 \%$ |
| 1.49 V |  |  |
|  | $10 \%$ | 1.1 V |
| 3.3 V | $5 \%$ | 1.19 V |
| 3.6 V | $10 \%$ | 0.79 V |
|  | $5 \%$ | 0.88 V |
|  | $10 \%$ | 0.45 V |

## Notes:

1. Based on reliability requirements at $85^{\circ} \mathrm{C}$.
2. The duration is allowed at one cycle out of six clock cycle. If the overshoot/undershoot occurs at one out of two cycles, the maximum overshoot/undershoot has to be reduced by 0.15 V .

Table 3-5 - FPGA Programming, Storage, and Operating Limits

| Product Grade | Element | Grade Programming Cycles | Retention | Storage Temperature ( ${ }^{\circ} \mathrm{C}$ ) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Minimum | Maximum |
| Commercial | FPGA/FlashROM | 500 | 20 years $^{2}$ | 0 | 85 |
|  | Embedded Flash | 1 k | 20 years $^{2}$ | 0 | 85 |
|  |  | 15 k | 5 years $^{2}$ | 0 | 85 |
| Industrial | FPGA/FlashROM | 500 | 20 years | -40 | 85 |
|  | Embedded Flash | 1 k | 20 years | -40 | 85 |
|  |  | 15 k | 5 years | -40 | 85 |

## Notes:

1. This is a stress rating only. Functional operation at any condition other than those indicated is not implied.
2. If the embedded flash has been programmed less than $1 k$ times, every time it is programmed, the data will hold for 20 years. If the embedded flash has been programmed more than $1 k$ times but less than $15 k$ times, every time it is programmed, the data will hold for 5 years.

## I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial)

Sophisticated power-up management circuitry is designed into every Fusion device. These circuits ensure easy transition from the powered off state to the powered up state of the device. The many different supplies can power up in any sequence with minimized current spikes or surges. In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 3-1 on page 3-6.
There are five regions to consider during power-up.
Fusion I/Os are activated only if ALL of the following three conditions are met:

1. $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{CCI}}$ are above the minimum specified trip points (Figure 3-1).
2. $\mathrm{V}_{\mathrm{CCI}}>\mathrm{V}_{\mathrm{CC}}-0.75 \mathrm{~V}$ (typical).
3. Chip is in the operating mode.

## $\mathbf{V}_{\text {ccı }}$ Trip Point:

Ramping up: 0.6 V < trip_point_up $<1.2 \mathrm{~V}$
Ramping down: 0.5 V < trip_point_down $<1.1 \mathrm{~V}$
$\mathbf{V}_{\mathbf{C C}}$ Trip Point:
Ramping up: $0.6 \mathrm{~V}<$ trip_point_up $<1.1 \mathrm{~V}$
Ramping down: $0.5 \mathrm{~V}<$ trip_point_down $<1 \mathrm{~V}$
$\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{CCI}}$ ramp-up trip points are about 100 mV higher than ramp-down trip points. This specifically built-in hysteresis prevents undesirable power-up oscillations and current surges. Note the following:

- During programming, I/Os become tristated and weakly pulled up to $\mathrm{V}_{\mathrm{CCI}}$.
- JTAG supply, PLL power supplies, and charge pump $\mathrm{V}_{\text {PUMP }}$ supply have no influence on I/O behavior.


## Internal Power-Up Activation Sequence

1. Core
2. Input buffers
3. Output buffers, after 200 ns delay from input buffer activation

## PLL Behavior at Brownout Condition

Actel recommends using monotonic power supplies or voltage regulators to ensure proper powerup behavior. Power ramp-up should be monotonic at least until $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\text {CCPLX }}$ exceed brownout activation levels. The $\mathrm{V}_{\mathrm{CC}}$ activation level is specified as 1.1 V worst-case (see Figure 3-1 on page 3-6 for more details).
When PLL power supply voltage and/or VCC levels drop below the VCC brownout levels ( $0.75 \mathrm{~V} \pm$ 0.25 V ), the PLL output lock signal goes low and/or the output clock is lost. Refer to the PowerUp/Down of Fusion FPGAs application note for information on clock and lock recovery.


Figure 3-1 • I/O State as a Function of $\mathrm{V}_{\mathrm{CCI}}$ and $\mathrm{V}_{\mathrm{CC}}$ Voltage Levels

## Thermal Characteristics

## Introduction

The temperature variable in the Actel Designer software refers to the junction temperature, not the ambient, case, or board temperatures. This is an important distinction because dynamic and static power consumption will cause the chip's junction temperature to be higher than the ambient, case, or board temperatures. EQ 3-1 through EQ 3-3 give the relationship between thermal resistance, temperature gradient, and power.

$$
\begin{array}{ll}
\theta_{J A}=\frac{T_{J}-\theta_{A}}{P} & E Q \text { 3-1 } \\
\theta_{J B}=\frac{T_{J}-T_{B}}{P} & E Q ~ 3-2 \\
\theta_{J C}=\frac{T_{J}-T_{C}}{P} &
\end{array}
$$

EQ 3-3
where
$\theta_{\mathrm{JA}}=$ Junction-to-air thermal resistance
$\theta_{\mathrm{JB}}=$ Junction-to-board thermal resistance
$\theta_{\mathrm{JC}}=$ Junction-to-case thermal resistance
$\mathrm{T}_{\mathrm{J}}=$ Junction temperature
$\mathrm{T}_{\mathrm{A}}=$ Ambient temperature
$\mathrm{T}_{\mathrm{B}}=$ Board temperature (measured 1.0 mm away from the package edge)
$\mathrm{T}_{\mathrm{C}}=$ Case temperature
P = Total power dissipated by the device
Table 3-6 • Package Thermal Resistance

| Product | $\theta_{\mathrm{JA}}$ |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Still Air | $\mathbf{1 . 0} \mathbf{~ m / s}$ | $\mathbf{2 . 5} \mathbf{~ m / s}$ | $\theta_{\mathbf{J C}}$ | $\theta_{\mathrm{JB}}$ | Units |
| U1AFS250-FG256 | 33.7 | 30.0 | 28.3 | 9.3 | 24.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| U1AFS600-FG256 | 28.9 | 25.2 | 23.5 | 6.8 | 19.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| U1AFS1500-FG256 | 23.3 | 19.6 | 18.0 | 4.3 | 14.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Theta-JA

Junction-to-ambient thermal resistance $\left(\theta_{J A}\right)$ is determined under standard conditions specified by JEDEC (JESD-51), but it has little relevance in actual performance of the product. It should be used with caution but is useful for comparing the thermal performance of one package to another.
A sample calculation showing the maximum power dissipation allowed for the U1AFS600-FG256 package under forced convection of $1.0 \mathrm{~m} / \mathrm{s}$ and $75^{\circ} \mathrm{C}$ ambient temperature is as follows:

$$
\text { Maximum Power Allowed }=\frac{\mathrm{T}_{\mathrm{J}(\mathrm{MAX})}-\mathrm{T}_{\mathrm{A}(\mathrm{MAX})}}{\theta_{\mathrm{JA}}}
$$

where
$\theta_{\mathrm{JA}}=25.20^{\circ} \mathrm{C} / \mathrm{W}$ (taken from Table 3-6 on page 3-7).
$\mathrm{T}_{\mathrm{A}}=75.00^{\circ} \mathrm{C}$

$$
\text { Maximum Power Allowed }=\frac{110.00^{\circ} \mathrm{C}-75.00^{\circ} \mathrm{C}}{25.2^{\circ} \mathrm{C} \mathrm{~W}}=1.39 \mathrm{~W}
$$

The power consumption of a device can be calculated using the Actel power calculator. The device's power consumption must be lower than the calculated maximum power dissipation by the package. If the power consumption is higher than the device's maximum allowable power dissipation, a heat sink can be attached on top of the case, or the airflow inside the system must be increased.

## Theta-JB

Junction-to-board thermal resistance $\left(\theta_{\mathrm{JB}}\right)$ measures the ability of the package to dissipate heat from the surface of the chip to the PCB. As defined by the JEDEC (JESD-51) standard, the thermal resistance from junction to board uses an isothermal ring cold plate zone concept. The ring cold plate is simply a means to generate an isothermal boundary condition at the perimeter. The cold plate is mounted on a JEDEC standard board with a minimum distance of 5.0 mm away from the package edge.

## Theta-JC

Junction-to-case thermal resistance $\left(\theta_{\mathrm{J}}\right)$ measures the ability of a device to dissipate heat from the surface of the chip to the top or bottom surface of the package. It is applicable for packages used with external heat sinks. Constant temperature is applied to the surface in consideration and acts as a boundary condition. This only applies to situations where all or nearly all of the heat is dissipated through the surface in consideration.

## Calculation for Heat Sink

For example, in a design implemented in an U1AFS600-FG256 package with $2.5 \mathrm{~m} / \mathrm{s}$ airflow, the power consumption value using the power calculator is 3.00 W . The user-dependent $T_{a}$ and $T_{j}$ are given as follows:
$\mathrm{T}_{\mathrm{J}}=110.00^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}=70.00^{\circ} \mathrm{C}$
From the datasheet:

```
0 JA }=23.5\mp@subsup{0}{}{\circ}\textrm{C}/\textrm{W
0JC}=6.8\mp@subsup{0}{}{\circ}\textrm{C}/\textrm{W
```

$$
P=\frac{T_{J}-T_{A}}{\theta_{\mathrm{JA}}}=\frac{110^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{23.50^{\circ} \mathrm{C} / \mathrm{W}}=1.70 \mathrm{~W}
$$

The 1.70 W power is less than the required 3.00 W . The design therefore requires a heat sink, or the airflow where the device is mounted should be increased. The design's total junction-to-air thermal resistance requirement can be estimated by EQ 3-6:

$$
\theta_{\mathrm{ja} \text { (total) }}=\frac{\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}}{\mathrm{P}}=\frac{110^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{3.00 \mathrm{~W}}=13.33^{\circ} \mathrm{C} / \mathrm{W}
$$

EQ 3-6
Determining the heat sink's thermal performance proceeds as follows:

$$
\theta_{\mathrm{JA}(\mathrm{TOTAL})}=\theta_{\mathrm{JC}}+\theta_{\mathrm{CS}}+\theta_{\mathrm{SA}}
$$

EQ 3-7
where
$\theta_{\mathrm{JA}}=0.37^{\circ} \mathrm{C} / \mathrm{W}$
$=$ Thermal resistance of the interface material between the case and the heat sink, usually provided by the thermal interface manufacturer
$\theta_{S A}=$ Thermal resistance of the heat sink in ${ }^{\circ} \mathrm{C} / \mathrm{W}$

$$
\begin{gathered}
\theta_{\mathrm{SA}}=\theta_{\mathrm{JA}(\mathrm{TOTAL})}-\theta_{\mathrm{JC}}-\theta_{\mathrm{CS}} \\
\theta_{\mathrm{SA}}=13.33^{\circ} \mathrm{CM}-6.80^{\circ} \mathrm{C} \mathrm{~N}-0.37^{\circ} \mathrm{C} M=6.16^{\circ} \dot{\mathrm{C}} / \mathrm{W}
\end{gathered}
$$

A heat sink with a thermal resistance of $6.16^{\circ} \mathrm{C} / \mathrm{W}$ or better should be used. Thermal resistance of heat sinks is a function of airflow. The heat sink performance can be significantly improved with increased airflow.
Carefully estimating thermal resistance is important in the long-term reliability of an Actel FPGA. Design engineers should always correlate the power consumption of the device with the maximum allowable power dissipation of the package selected for that device.
Note: The junction-to-air and junction-to-board thermal resistances are based on JEDEC standard (JESD-51) and assumptions made in building the model. It may not be realized in actual application and therefore should be used with a degree of caution. Junction-to-case thermal resistance assumes that all power is dissipated through the case.

## Temperature and Voltage Derating Factors

Table 3-7 • Temperature and Voltage Derating Factors for Timing Delays
(normalized to $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=1.425 \mathrm{~V}$ )

| Array <br> Voltage $\mathrm{V}_{\mathrm{CC}}$ <br> (V) | Junction Temperature $\mathbf{(}^{\circ} \mathrm{C}$ ) |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{- 4 0 ^ { \circ } \mathrm { C }}$ | $\mathbf{0}^{\circ} \mathrm{C}$ | $\mathbf{2 5}{ }^{\circ} \mathrm{C}$ | $\mathbf{7 0}{ }^{\circ} \mathrm{C}$ | $\mathbf{8 5}{ }^{\circ} \mathrm{C}$ | $\mathbf{1 1 0 ^ { \circ } \mathrm { C }}$ |
| 1.425 | 0.88 | 0.93 | 0.95 | 1.00 | 1.02 | 1.05 |
| 1.500 | 0.83 | 0.88 | 0.90 | 0.95 | 0.96 | 0.99 |
| 1.575 | 0.80 | 0.85 | 0.87 | 0.91 | 0.93 | 0.96 |

## Calculating Power Dissipation

## Quiescent Supply Current

Table 3-8 • Quiescent Supply Current Characteristics (IDDQ) ${ }^{1}$

| Parameter | Conditions and Modes | U1AFS250 | U1AFS600 | U1AFS1500 |
| :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {DC1 }}$ | Maximum in operating mode ( $\left.85^{\circ} \mathrm{C}\right)^{1}$ | 30 mA | 45 mA | TBD |
|  | Maximum in operating mode ( $\left.70^{\circ} \mathrm{C}\right)^{1}$ | 20 mA | 30 mA | TBD |
|  | Typical in operating mode ( $\left.25^{\circ} \mathrm{C}\right)^{1}$ | 3 mA | 5 mA | TBD |
| $\mathrm{l}_{\mathrm{DC} 2}$ | Typical in standby mode ( $25^{\circ} \mathrm{C}$ ) ${ }^{2,4}$ | $200 \mu \mathrm{~A}$ | $200 \mu \mathrm{~A}$ | TBD |
| $\mathrm{I}_{\text {DC3 }}$ | Typical in sleep mode ( $25^{\circ} \mathrm{C}$ ) ${ }^{3,4}$ | $10 \mu \mathrm{~A}$ | $10 \mu \mathrm{~A}$ | TBD |

Notes:

1. $I_{D C 1}$ includes $V_{C C}, V_{P U M P}$, and $V_{C C 1}$, currents. Values do not include I/O static contribution, which is shown in Table 3-9 on page 3-11 and Table 3-10 on page 3-13.
2. $I_{D C 2}$ represents the current from the $V_{C C 33 A}$ and $V_{C C I}$ supplies when the $R T C$ (and the 32 kHz crystal oscillator) is ON, the FPGA is OFF, and the voltage regulator is OFF.
3. I $I_{D C 3}$ represents the current from the $V_{C C 33 A}$ and $V_{C C I}$ supplies when the RTC (and the crystal oscillator), the FPGA, and the voltage regulator are OFF.
4. $V_{\text {CCI }}$ supply is ON, since the east and west I/O banks are not cold-sparable. Values do not include I/O static contribution, which is shown in Table 3-9 on page 3-11 and Table 3-10 on page 3-13.

## Power per I/O Pin

Table 3-9 • Summary of I/O Input Buffer Power (per pin)—Default I/O Software Settings

|  | $V_{C C I}(V)$ | Static Power <br> $P_{\mathrm{DC7}}(\mathrm{~mW})^{1}$ | Dynamic Power <br> $P_{\mathrm{AC9}}(\mu W / M H z)^{2}$ |
| :--- | :---: | :---: | :---: |

Applicable to Pro I/O Banks
Single-Ended

| $3.3 \mathrm{~V} \mathrm{LVTTL/LVCMOS}$ | 3.3 | - | 17.39 |
| :--- | :---: | :---: | :---: |
| $3.3 \mathrm{~V} \mathrm{LVTTL/LVCMOS} \mathrm{-} \mathrm{Schmitt} \mathrm{trigger}$ | 3.3 | - | 25.51 |
| 2.5 V LVCMOS | 2.5 | - | 5.76 |
| $2.5 \mathrm{~V} \mathrm{LVCMOS} \mathrm{-} \mathrm{Schmitt} \mathrm{trigger}$ | 2.5 | - | 7.16 |
| 1.8 V LVCMOS | 1.8 | - | 2.72 |
| $1.8 \mathrm{~V} \mathrm{LVCMOS} \mathrm{-} \mathrm{Schmitt} \mathrm{trigger}$ | 1.8 | - | 2.80 |
| $1.5 \mathrm{~V} \mathrm{LVCMOS} \mathrm{(JESD8-11)}$ | 1.5 | - | 2.08 |
| $1.5 \mathrm{~V} \mathrm{LVCMOS} \mathrm{(JESD8-11)} \mathrm{-} \mathrm{Schmitt} \mathrm{trigger}$ | 1.5 | - | 2.00 |
| 3.3 V PCI | 3.3 | - | 18.82 |
| $3.3 \mathrm{~V} \mathrm{PCI} \mathrm{-} \mathrm{Schmitt} \mathrm{trigger}$ | 3.3 | - | 20.12 |
| $3.3 \mathrm{~V} \mathrm{PCI-X}$ | 3.3 | - | 18.82 |
| $3.3 \mathrm{~V} \mathrm{PCI-X} \mathrm{-} \mathrm{Schmitt} \mathrm{trigger}$ | 3.3 |  | 20.12 |

## Voltage-Referenced

| 3.3 V GTL | 3.3 | 2.90 | 8.23 |
| :--- | :--- | :--- | :--- |
| 2.5 V GTL | 2.5 | 2.13 | 4.78 |
| 3.3 V GTL+ | 3.3 | 2.81 | 4.14 |
| 2.5 V GTL+ | 2.5 | 2.57 | 3.71 |
| HSTL (I) | 1.5 | 0.17 | 2.03 |
| HSTL (II) | 1.5 | 0.17 | 2.03 |
| SSTL2 (I) | 2.5 | 1.38 | 4.48 |
| SSTL2 (II) | 2.5 | 1.38 | 4.48 |
| SSTL3 (I) | 3.3 | 3.21 | 9.26 |
| SSTL3 (II) | 3.3 | 3.21 | 9.26 |
| Differ\| |  |  |  |

Differential

| LVDS | 2.5 | 2.26 | 1.50 |
| :--- | :---: | :---: | :---: |
| LVPECL | 3.3 | 5.71 | 2.17 |

## Notes:

1. $P_{D C 7}$ is the static power (where applicable) measured on $V_{C C I}$
2. $P_{A C 9}$ is the total dynamic power measured on $V_{C C}$ and $V_{C C l}$.

DC and Power Characteristics

Table 3-9 • Summary of I/O Input Buffer Power (per pin)—Default I/O Software Settings (continued)

|  | $\mathrm{V}_{\text {CCI }}(\mathrm{V})$ | Static Power $\mathrm{P}_{\mathrm{DC7}}(\mathrm{~mW})^{1}$ | Dynamic Power $\mathrm{P}_{\mathrm{AC9}}(\mu \mathrm{~W} / \mathrm{MHz})^{2}$ |
| :---: | :---: | :---: | :---: |
| Applicable to Advanced I/O Banks |  |  |  |
| Single-Ended |  |  |  |
| 3.3 V LVTTL/LVCMOS | 3.3 | - | 16.69 |
| 2.5 V LVCMOS | 2.5 | - | 5.12 |
| 1.8 V LVCMOS | 1.8 | - | 2.13 |
| 1.5 V LVCMOS (JESD8-11) | 1.5 | - | 1.45 |
| 3.3 V PCI | 3.3 | - | 18.11 |
| $3.3 \mathrm{~V} \mathrm{PCI-X}$ | 3.3 | - | 18.11 |
| Differential |  |  |  |
| LVDS | 2.5 | 2.26 | 1.20 |
| LVPECL | 3.3 | 5.72 | 1.87 |
| Applicable to Standard I/O Banks |  |  |  |
| 3.3 V LVTTL/LVCMOS | 3.3 | - | 16.79 |
| 2.5 V LVCMOS | 2.5 | - | 5.19 |
| 1.8 V LVCMOS | 1.8 | - | 2.18 |
| 1.5 V LVCMOS (JESD8-11) | 1.5 | - | 1.52 |

Notes:

1. $P_{D C 7}$ is the static power (where applicable) measured on $V_{C C l}$.
2. $P_{A C 9}$ is the total dynamic power measured on $V_{C C}$ and $V_{C C I}$.

Table 3-10 • Summary of I/O Output Buffer Power (per pin)—Default I/O Software Settings ${ }^{1}$

|  | $C_{\text {LOAD }}(\mathrm{pF})$ | $\mathrm{V}_{\text {CCI }}(\mathrm{V})$ | Static Power $\mathrm{P}_{\mathrm{DC}}(\mathrm{~mW})^{2}$ | Dynamic Power $\mathrm{P}_{\mathrm{AC} 10}(\mu \mathrm{~W} / \mathrm{MHz})^{3}$ |
| :---: | :---: | :---: | :---: | :---: |
| Applicable to Pro I/O Banks |  |  |  |  |
| Single-Ended |  |  |  |  |
| 3.3 V LVTTL/LVCMOS | 35 | 3.3 | - | 474.70 |
| 2.5 V LVCMOS | 35 | 2.5 | - | 270.73 |
| 1.8 V LVCMOS | 35 | 1.8 | - | 151.78 |
| 1.5 V LVCMOS (JESD8-11) | 35 | 1.5 | - | 104.55 |
| 3.3 V PCI | 10 | 3.3 | - | 204.61 |
| $3.3 \mathrm{~V} \mathrm{PCI-X}$ | 10 | 3.3 | - | 204.61 |
| Voltage-Referenced |  |  |  |  |
| 3.3 V GTL | 10 | 3.3 | - | 24.08 |
| 2.5 V GTL | 10 | 2.5 | - | 13.52 |
| 3.3 V GTL+ | 10 | 3.3 | - | 24.10 |
| 2.5 V GTL+ | 10 | 2.5 | - | 13.54 |
| HSTL (I) | 20 | 1.5 | 7.08 | 26.22 |
| HSTL (II) | 20 | 1.5 | 13.88 | 27.22 |
| SSTL2 (I) | 30 | 2.5 | 16.69 | 105.56 |
| SSTL2 (II) | 30 | 2.5 | 25.91 | 116.60 |
| SSTL3 (I) | 30 | 3.3 | 26.02 | 114.87 |
| SSTL3 (II) | 30 | 3.3 | 42.21 | 131.76 |
| Differential |  |  |  |  |
| LVDS | - | 2.5 | 7.70 | 89.62 |
| LVPECL | - | 3.3 | 19.42 | 168.02 |
| Applicable to Advanced I/O Banks |  |  |  |  |
| Single-Ended |  |  |  |  |
| 3.3 V LVTTL / 3.3 V LVCMOS | 35 | 3.3 | - | 468.67 |
| 2.5 V LVCMOS | 35 | 2.5 | - | 267.48 |
| 1.8 V LVCMOS | 35 | 1.8 | - | 149.46 |
| 1.5 V LVCMOS (JESD8-11) | 35 | 1.5 | - | 103.12 |
| 3.3 V PCI | 10 | 3.3 | - | 201.02 |
| $3.3 \mathrm{~V} \mathrm{PCI-X}$ | 10 | 3.3 | - | 201.02 |

## Notes:

1. Dynamic power consumption is given for standard load and software-default drive strength and output slew.
2. $P_{D C 8}$ is the static power (where applicable) measured on $V_{C C 1}$.
3. $P_{A C 10}$ is the total dynamic power measured on $V_{C C}$ and $V_{C C 1}$.

Table 3-10 • Summary of I/O Output Buffer Power (per pin)—Default I/O Software Settings ${ }^{1}$ (continued)

|  | $C_{\text {LOAD }}(\mathrm{pF})$ | $\mathrm{V}_{\mathrm{CCI}}(\mathrm{V})$ | Static Power <br> $\mathrm{P}_{\mathrm{DC} 8}(\mathrm{~mW})^{2}$ | Dynamic Power <br> $\mathrm{P}_{\mathrm{AC10}}(\mu \mathrm{~W} / \mathrm{MHz})^{3}$ |
| :--- | :---: | :---: | :---: | :---: |
| Differential |  |  |  |  |
| LVDS | - | 2.5 | 7.74 | 88.92 |
| LVPECL | - | 3.3 | 19.54 | 166.52 |

Applicable to Standard I/O Banks
Single-Ended

| 3.3 V LVTTL / 3.3 V LVCMOS | 35 | 3.3 | - | 431.08 |
| :--- | :---: | :---: | :---: | :---: |
| $2.5 ~ V ~ L V C M O S ~$ | 35 | 2.5 | - | 247.36 |
| 1.8 V LVCMOS | 35 | 1.8 | - | 128.46 |
| 1.5 V LVCMOS (JESD8-11) | 35 | 1.5 | - | 89.46 |

Notes:

1. Dynamic power consumption is given for standard load and software-default drive strength and output slew.
2. $P_{D C 8}$ is the static power (where applicable) measured on $V_{C C l}$.
3. $P_{A C 10}$ is the total dynamic power measured on $V_{C C}$ and $V_{C C 1}$.

Actel Fusion Mixed-Signal FPGA for the MicroBlade AdvancedMC Solution

## Dynamic Power Consumption of Various Internal Resources

Table 3-11 • Different Components Contributing to the Dynamic Power Consumption in MicroBlade-Based Fusion Devices

| Parameter | Definition | Power Supply |  | Device-Specific Dynamic Contributions |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Name | Setting | U1AFS1500 | U1AFS600 | U1AFS250 |  |
| $\mathrm{P}_{\text {AC1 }}$ | Clock contribution of a Global Rib | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 14.5 | 12.8 | 11 | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC2 }}$ | Clock contribution of a Global Spine | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 2.5 | 1.9 | 1.6 | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC3 }}$ | Clock contribution of a VersaTile row | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 0.81 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC4 }}$ | Clock contribution of a VersaTile used as a sequential module | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 0.11 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC5 }}$ | First contribution of a VersaTile used as a sequential module | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 0.07 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC6 }}$ | Second contribution of a VersaTile used as a sequential module | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 0.29 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC7 }}$ | Contribution of a VersaTile used as a combinatorial module | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 0.29 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC8 }}$ | Average contribution of a routing net | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 0.70 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC9 }}$ | Contribution of an I/O input pin (standard dependent) | VMVI $\mathrm{V}_{\mathrm{CC}}$ | See Table 3-9 on page 3-11 |  |  |  |  |
| $\mathrm{P}_{\text {AC10 }}$ | Contribution of an I/O output pin (standard dependent) | $\begin{aligned} & \mathrm{V}_{\mathrm{cCl}} \\ & \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | See Table 3-10 on page 3-13 |  |  |  |  |
| $\mathrm{P}_{\text {AC11 }}$ | Average contribution of a RAM block during a read operation | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 25 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC12 }}$ | Average contribution of a RAM block during a write operation | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 30 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC13 }}$ | Dynamic Contribution for PLL | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 2.6 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC15 }}$ | Contribution of NVM block during a read operation ( $\mathrm{F}<$ 33MHz) | $\mathrm{V}_{\text {CC }}$ | 1.5 V | 358 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC16 }}$ | 1st contribution of NVM block during a read operation ( F > 33MHz) | $\mathrm{V}_{\text {CC }}$ | 1.5 V | 12.88 |  |  | mW |
| $\mathrm{P}_{\text {AC17 }}$ | 2nd contribution of NVM block during a read operation ( F > 33 MHz ) | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 4.8 |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC18 }}$ | Crystal Oscillator contribution | $\mathrm{V}_{\text {CC33A }}$ | 3.3 V | 0.63 |  |  | mW |
| $\mathrm{P}_{\text {AC19 }}$ | RC Oscillator contribution | $\mathrm{V}_{\text {CC33A }}$ | 3.3 V | 3.3 |  |  | mW |
| $\mathrm{P}_{\text {AC20 }}$ | Analog Block dynamic power contribution of ADC | $\mathrm{V}_{\text {CC }}$ | 1.5 V | 3 |  |  | mW |

## Static Power Consumption of Various Internal Resources

Table 3-12• Different Components Contributing to the Static Power Consumption in Fusion Devices

| Parameter | Definition | Power Supply |  | Device-Specific Static Contributions |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | U1AFS1500 | U1AFS600 | U1AFS250 |  |
| $\mathrm{P}_{\mathrm{DC} 1}$ | Core static power contribution in operating mode | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | TBD | 7.5 | 4.50 | mW |
| $\mathrm{P}_{\mathrm{DC} 2}$ | Device static power contribution in standby mode | $\mathrm{V}_{\text {CC33A }}$ | 3.3 V | 0.66 |  |  | mW |
| $\mathrm{P}_{\mathrm{DC} 3}$ | Device static power contribution in sleep mode | $\mathrm{V}_{\text {CC33A }}$ | 3.3 V | 0.03 |  |  | mW |
| $\mathrm{P}_{\mathrm{DC4}}$ | NVM static power contribution | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 1.19 |  |  | mW |
| $\mathrm{P}_{\mathrm{DC5}}$ | Analog Block static power contribution of ADC | $\mathrm{V}_{\text {CC33A }}$ | 3.3 V | 8.25 |  |  | mW |
| $\mathrm{P}_{\mathrm{DC6}}$ | Analog Block static power contribution per Quad | $\mathrm{V}_{\text {CC33A }}$ | 3.3 V | 3.3 |  |  | mW |
| $\mathrm{P}_{\mathrm{DC7}}$ | Static contribution per input pin - standard-dependent contribution | $\mathrm{VMV} / \mathrm{V}_{\mathrm{CC}}$ | See Table 3-9 on page 3-11 |  |  |  |  |
| $\mathrm{P}_{\mathrm{DC}}$ | Static contribution per input pin - standard-dependent contribution | $\mathrm{VMV} / \mathrm{V}_{\mathrm{CC}}$ | See Table 3-10 on page 3-13 |  |  |  |  |
| $\mathrm{P}_{\mathrm{DC} 9}$ | Static contribution for PLL | $\mathrm{V}_{\mathrm{CC}}$ | 1.5 V | 2.55 |  |  | mW |

## Power Calculation Methodology

This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in the Libero IDE software.
The power calculation methodology described below uses the following variables:

- The number of PLLs as well as the number and the frequency of each output clock generated
- The number of combinatorial and sequential cells used in the design
- The internal clock frequencies
- The number and the standard of I/O pins used in the design
- The number of RAM blocks used in the design
- The number of NVM blocks used in the design
- The number of Analog Quads used in the design
- Toggle rates of I/O pins as well as VersaTiles-guidelines are provided in Table 3-13 on page 3-21.
- Enable rates of output buffers-guidelines are provided for typical applications in Table 3-14 on page 3-21.
- Read rate and write rate to the RAM—guidelines are provided for typical applications in Table 3-14 on page 3-21.
- Read rate to the NVM blocks

The calculation should be repeated for each clock domain defined in the design.

## Methodology

## Total Power Consumption- $\mathrm{P}_{\text {TOTAL }}$

Operating Mode, Standby Mode, and Sleep Mode
$P_{\text {TOTAL }}=P_{\text {STAT }}+P_{\text {DYN }}$
$\mathrm{P}_{\text {STAT }}$ is the total static power consumption.
$P_{\text {DYN }}$ is the total dynamic power consumption.

## Total Static Power Consumption- $\mathbf{P}_{\text {STAT }}$

Operating Mode
$P_{\text {STAT }}=P_{D C 1}+\left(N_{\text {NVM-BLOCKS }} * P_{D C 4}\right)+P_{D C 5}+\left(N_{\text {QUADS }} * P_{\text {DC6 }}\right)+\left(N_{\text {INPUTS }} * P_{D C 7}\right)+\left(N_{\text {OUTPUTS }} * P_{D C 8}\right)+$
( $\mathrm{NPLLS}^{*} \mathrm{P}_{\mathrm{DC9}}$ )
$\mathrm{N}_{\text {NVM-blocks }}$ is the number of NVM blocks available in the device.
$\mathrm{N}_{\text {QUADS }}$ is the number of Analog Quads used in the design.
$\mathrm{N}_{\text {INPUTS }}$ is the number of I/O input buffers used in the design.
$N_{\text {OUTPUTS }}$ is the number of I/O output buffers used in the design.
$\mathrm{N}_{\text {PLLS }}$ is the number of PLLs available in the device.

## Standby Mode

$P_{\text {STAT }}=P_{\text {DC2 }}$
Sleep Mode
$P_{\text {STAT }}=P_{\text {DC3 }}$
Total Dynamic Power Consumption- $P_{\text {DYN }}$

## Operating Mode

$$
\begin{aligned}
& P_{\text {DYN }}=P_{\text {CLOCK }}+P_{S-C E L L}+P_{C-C E L L}+P_{\text {NET }}+P_{\text {INPUTS }}+P_{\text {OUTPUTS }}+P_{\text {MEMORY }}+P_{\text {PLL }}+P_{\text {NVM }}+P_{\text {XTL-OSC }}+ \\
& P_{\text {RC-OSC }}+P_{A B}
\end{aligned}
$$

## Standby Mode

$P_{\text {DYN }}=P_{\text {XTL-OSC }}$

## Sleep Mode

$P_{\text {DYN }}=0 \mathrm{~W}$

## Global Clock Dynamic Contribution-P ${ }_{\text {CLOCK }}$

## Operating Mode

$P_{\text {CLOCK }}=\left(P_{A C 1}+N_{\text {SPINE }} * P_{A C 2}+N_{\text {ROW }} * P A C 3+N_{S-C E L L} * P_{A C 4}\right) * F_{\text {CLK }}$
$\mathrm{N}_{\text {SPINE }}$ is the number of global spines used in the user design-guidelines are provided in Table 3-13 on page 3-21.
$N_{\text {ROW }}$ is the number of VersaTile rows used in the design-guidelines are provided in Table 3-13 on page 3-21.
$\mathrm{F}_{\text {CLK }}$ is the global clock signal frequency.
$\mathrm{N}_{\text {S-CELL }}$ is the number of VersaTiles used as sequential modules in the design.

## Standby Mode and Sleep Mode

$P_{\text {Clock }}=0 \mathrm{~W}$

## Sequential Cells Dynamic Contribution- $P_{\text {S-CELL }}$

## Operating Mode

$P_{S-C E L L}=N_{S-C E L L} *\left(P_{A C 5}+\left(\alpha_{1} / 2\right) * P_{A C 6}\right) * F_{C L K}$
$\mathrm{N}_{\text {S-CELL }}$ is the number of VersaTiles used as sequential modules in the design. When a multitile sequential cell is used, it should be accounted for as 1.
$\alpha_{1}$ is the toggle rate of VersaTile outputs-guidelines are provided in Table 3-13 on page 3-21.
$\mathrm{F}_{\text {CLK }}$ is the global clock signal frequency.
Standby Mode and Sleep Mode
$P_{\text {S-CELL }}=0 \mathrm{~W}$

## Combinatorial Cells Dynamic Contribution-P ${ }_{\text {C-CELL }}$

## Operating Mode

$P_{\text {C-CELL }}=N_{\text {C-CELL }} *\left(\alpha_{1} / 2\right) * P_{\text {AC7 }} * F_{\text {CLK }}$
$\mathrm{N}_{\mathrm{C} \text {-CELL }}$ is the number of VersaTiles used as combinatorial modules in the design.
$\alpha_{1}$ is the toggle rate of VersaTile outputs-guidelines are provided in Table 3-13 on page 3-21.
$\mathrm{F}_{\text {CLK }}$ is the global clock signal frequency.

## Standby Mode and Sleep Mode

$P_{\text {C-cell }}=0 \mathrm{~W}$
Routing Net Dynamic Contribution- $\mathrm{P}_{\text {NET }}$

## Operating Mode

$P_{\text {NET }}=\left(N_{S-C E L L}+N_{\text {C-CELL }}\right) *\left(\alpha_{1} / 2\right) * P_{A C 8} * F_{\text {CLK }}$
$\mathrm{N}_{\text {S-CELL }}$ is the number VersaTiles used as sequential modules in the design.
$\mathrm{N}_{\text {C-CELL }}$ is the number of VersaTiles used as combinatorial modules in the design.
$\alpha_{1}$ is the toggle rate of VersaTile outputs-guidelines are provided in Table 3-13 on page 3-21.
$\mathrm{F}_{\text {CLK }}$ is the global clock signal frequency.

## Standby Mode and Sleep Mode

$\mathrm{P}_{\text {NET }}=0 \mathrm{~W}$
I/O Input Buffer Dynamic Contribution- $\mathrm{P}_{\text {INPUTS }}$
Operating Mode
$P_{\text {INPUTS }}=N_{\text {INPUTS }} *\left(\alpha_{2} / 2\right) * P_{\text {AC9 }} * F_{\text {CLK }}$
$\mathrm{N}_{\text {INPUTS }}$ is the number of I/O input buffers used in the design.
$\alpha_{2}$ is the I/O buffer toggle rate-guidelines are provided in Table 3-13 on page 3-21.
$\mathrm{F}_{\mathrm{CLK}}$ is the global clock signal frequency.

## Standby Mode and Sleep Mode

$P_{\text {Inputs }}=0 \mathrm{~W}$

## I/O Output Buffer Dynamic Contribution-Poutputs

Operating Mode
$P_{\text {OUTPUTS }}=N_{\text {OUTPUTS }} *\left(\alpha_{2} / 2\right) * \beta_{1} * P_{\text {AC10 }} * F_{\text {CLK }}$
$\mathrm{N}_{\text {OUTPUTS }}$ is the number of I/O output buffers used in the design.
$\alpha_{2}$ is the I/O buffer toggle rate-guidelines are provided in Table 3-13 on page 3-21.
$\beta_{1}$ is the I/O buffer enable rate-guidelines are provided in Table 3-14 on page 3-21.
$\mathrm{F}_{\text {CLK }}$ is the global clock signal frequency.
Standby Mode and Sleep Mode
$P_{\text {OUTPUTS }}=0 \mathrm{~W}$

## RAM Dynamic Contribution- $\mathbf{P}_{\text {MEMORY }}$

## Operating Mode

$P_{\text {MEMORY }}=\left(N_{\text {BLOCKS }} * P_{\text {AC11 }} * \beta_{2} * F_{\text {READ-CLOCK }}\right)+\left(N_{\text {BLOCKS }} * P_{\text {AC } 12} * \beta_{3} * F_{\text {WRITE-CLOCK }}\right)$
$N_{\text {BLOCKS }}$ is the number of RAM blocks used in the design.
$\mathrm{F}_{\text {READ-CLOCK }}$ is the memory read clock frequency.
$\beta_{2}$ is the RAM enable rate for read operations-guidelines are provided in Table 3-14 on page 3-21.
$\beta_{3}$ the RAM enable rate for write operations-guidelines are provided in Table 3-14 on page 3-21.
$F_{\text {WRITE-CLOCK }}$ is the memory write clock frequency.
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{MEMORY}}=0 \mathrm{~W}$
PLL/CCC Dynamic Contribution- $P_{\text {PLL }}$

## Operating Mode

$P_{\text {PLL }}=P_{\text {AC13 }}$ * $\mathrm{F}_{\text {CLKOUT }}$
$\mathrm{F}_{\text {CLKIN }}$ is the input clock frequency.
$\mathrm{F}_{\text {CLKOUT }}$ is the output clock frequency. ${ }^{1}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{PLL}}=0 \mathrm{~W}$

1. The PLL dynamic contribution depends on the input clock frequency, the number of output clock signals generated by the PLL, and the frequency of each output clock. If a PLL is used to generate more than one output clock, include each output clock in the formula output clock by adding its corresponding contribution ( $P_{\text {AC14 }}$ * $F_{\text {CLKOUT }}$ product) to the total PLL contribution.

## Nonvolatile Memory Dynamic Contribution- $\mathbf{P}_{\text {NVM }}$

Operating Mode
The NVM dynamic power consumption is a piecewise linear function of frequency.
$P_{\text {NVM }}=N_{\text {NVM-BLOCKS }} * \beta_{4} * P_{\text {AC } 15}$ * FrEAD-NVM when F READ-NVM $\leq 33 \mathrm{MHz}$,
$P_{\text {NVM }}=N_{\text {NVM-BLOCKS }} * \beta_{4} *\left(P_{\text {AC16 }}+P_{\text {AC17 }} * F_{\text {READ-NVM }}\right)$ when $F_{\text {READ-NVM }}>33 \mathrm{MHz}$
$\mathrm{N}_{\text {NVM-BLOCKS }}$ is the number of NVM blocks used in the design (2 in U1AFS600).
$\beta_{4}$ is the NVM enable rate for read operations. Default is 0 (NVM mainly in idle state).
$\mathrm{F}_{\text {READ-NVM }}$ is the NVM read clock frequency.
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{NVM}}=0 \mathrm{~W}$

## Crystal Oscillator Dynamic Contribution- $\mathbf{P}_{\text {XTL-OSC }}$

## Operating Mode

$P_{\text {XTL-OSC }}=P_{\text {AC18 }}$

## Standby Mode

$P_{\text {XTL-OSC }}=P_{\text {AC18 }}$

## Sleep Mode

PXtL-OSC $=0 \mathrm{~W}$
RC Oscillator Dynamic Contribution- $P_{\text {RC-OSC }}$
Operating Mode
$\mathrm{P}_{\mathrm{RC} \text {-OSC }}=\mathrm{P}_{\mathrm{AC} 19}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{RC}}-\mathrm{OSC}=0 \mathrm{~W}$
Analog System Dynamic Contribution- $\mathrm{P}_{\mathrm{AB}}$
Operating Mode
$P_{A B}=P_{A C 20}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{AB}}=0 \mathrm{~W}$

## Guidelines

## Toggle Rate Definition

A toggle rate defines the frequency of a net or logic element relative to a clock. It is a percentage. If the toggle rate of a net is $100 \%$, this means that the net switches at half the clock frequency. Below are some examples:

- The average toggle rate of a shift register is $100 \%$, as all flip-flop outputs toggle at half of the clock frequency.
- The average toggle rate of an 8 -bit counter is $25 \%$ :
- Bit 0 (LSB) $=100 \%$
- Bit 1 = 50\%
- Bit $2=25 \%$
- ...
- Bit 7 (MSB) $=0.78125 \%$
- Average toggle rate $=(100 \%+50 \%+25 \%+12.5 \%+\ldots 0.78125 \%) / 8$.


## Enable Rate Definition

Output enable rate is the average percentage of time during which tristate outputs are enabled. When non-tristate output buffers are used, the enable rate should be $100 \%$.

Table 3-13 • Toggle Rate Guidelines Recommended for Power Calculation

| Component | Definition | Guideline |
| :--- | :--- | :---: |
| $\alpha_{1}$ | Toggle rate of VersaTile outputs | $10 \%$ |
| $\alpha_{2}$ | I/O buffer toggle rate | $10 \%$ |

Table 3-14 • Enable Rate Guidelines Recommended for Power Calculation

| Component | Definition | Guideline |
| :--- | :--- | :---: |
| $\beta_{1}$ | I/O output buffer enable rate | $100 \%$ |
| $\beta_{2}$ | RAM enable rate for read operations | $12.5 \%$ |
| $\beta_{3}$ | RAM enable rate for write operations | $12.5 \%$ |
| $\beta_{4}$ | NVM enable rate for read operations | $0 \%$ |

## Example of Power Calculation

This example considers a shift register with 5,000 storage tiles, including a counter and memory that stores analog information. The shift register is clocked at 50 MHz and stores and reads information from a RAM.
The device used is a commercial U1AFS600 device operating in typical conditions.
The calculation below uses the power calculation methodology previously presented and shows how to determine the dynamic and static power consumption of resources used in the application.
Also included in the example is the calculation of power consumption in operating, standby, and sleep modes to illustrate the benefit of power-saving modes.

## Global Clock Contribution-P ${ }_{\text {clock }}$

$\mathrm{F}_{\text {CLK }}=50 \mathrm{MHz}$
Number of sequential VersaTiles: $\mathrm{N}_{\mathrm{S} \text {-CELL }}=5,000$
Estimated number of Spines: $\mathrm{N}_{\text {SPINES }}=5$
Estimated number of Rows: $\mathrm{N}_{\text {ROW }}=313$
Operating Mode
$P_{\text {CLOCK }}=\left(P_{\text {AC1 }}+N_{\text {SPINE }} * P_{\text {AC2 }}+N_{\text {ROW }} * P A C 3+N_{\text {SCCELL }} * P_{A C 4}\right) * F_{\text {CLK }}$
$P_{\text {CLOCK }}=(0.0128+5 * 0.0019+313 * 0.00081+5,000 * 0.00011) * 50$
$P_{\text {CLOCK }}=41.28 \mathrm{~mW}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\text {Clock }}=0 \mathrm{~W}$

```
Logic-Sequential Cells, Combinational Cells, and Routing Net Contributions-PS-CELL,
P
        FCLK}=50\textrm{MHz
        Number of sequential VersaTiles: }\mp@subsup{\textrm{N}}{\mathrm{ S-CELL }}{}=5,00
        Number of combinatorial VersaTiles: }\mp@subsup{N}{C-CELL}{}=6,00
        Estimated toggle rate of VersaTile outputs: }\mp@subsup{\alpha}{1}{}=0.1(10%
```

    Operating Mode
    \(P_{\text {S-CELL }}=N_{\text {S-CELL }} *\left(\mathrm{P}_{\text {AC5 }}+\left(\alpha_{1} / 2\right) * \mathrm{P}_{\text {AC6 }}\right) * \mathrm{~F}_{\text {CLK }}\)
    \(P_{\text {S-CELL }}=5,000 *(0.00007+(0.1 / 2) * 0.00029) * 50\)
    \(\mathrm{P}_{\text {S-CELL }}=21.13 \mathrm{~mW}\)
    \(P_{\text {C-CELL }}=N_{\text {C-CELL }} *\left(\alpha_{1} / 2\right) * P_{\text {AC7 }} * F_{\text {CLK }}\)
    \(P_{\text {C-CELL }}=6,000 *(0.1 / 2) * 0.00029 * 50\)
    \(P_{\text {C-CELL }}=4.35 \mathrm{~mW}\)
    \(P_{\text {NET }}=\left(N_{\text {S-CELL }}+N_{\text {C-CELL }}\right) *\left(\alpha_{1} / 2\right) * P_{\text {AC8 }} * F_{\text {CLK }}\)
    \(P_{\text {NET }}=(5,000+6,000) *(0.1 / 2) * 0.0007 * 50\)
    \(P_{\text {NET }}=19.25 \mathrm{~mW}\)
    \(P_{\text {Logic }}=P_{\text {s-Cell }}+\) P \(_{\text {C-Cell }}+\) P \(_{\text {Net }}\)
    \(P_{\text {LOGIC }}=21.13 \mathrm{~mW}+4.35 \mathrm{~mW}+19.25 \mathrm{~mW}\)
    \(P_{\text {LOGIC }}=44.73 \mathrm{~mW}\)
    Standby Mode and Sleep Mode
    $$
\begin{aligned}
& \mathrm{P}_{\text {S-CELL }}=0 \mathrm{~W} \\
& \mathrm{P}_{\mathrm{C}-\mathrm{CELL}}=0 \mathrm{~W} \\
& \mathrm{P}_{\text {NET }}=0 \mathrm{~W} \\
& \mathrm{P}_{\text {LOGIC }}=0 \mathrm{~W}
\end{aligned}
$$

## I/O Input and Output Buffer Contribution- $\mathrm{P}_{\text {I/O }}$

This example uses LVTTL 3.3 V I/O cells. The output buffers are 12 mA -capable, configured with high output slew and driving a 35 pF output load.
$\mathrm{F}_{\mathrm{CLK}}=50 \mathrm{MHz}$
Number of input pins used: $\mathrm{N}_{\text {INPUTS }}=30$
Number of output pins used: $\mathrm{N}_{\text {OUTPUTS }}=40$
Estimated I/O buffer toggle rate: $\alpha_{2}=0.1$ (10\%)
Estimated IO buffer enable rate: $\beta_{1}=1$ (100\%)
Operating Mode
$\mathrm{P}_{\text {INPUTS }}=\mathrm{N}_{\text {INPUTS }} *\left(\alpha_{2} / 2\right) * \mathrm{P}_{\text {AC9 }} * \mathrm{~F}_{\text {CLK }}$
$P_{\text {InPuTs }}=30 *(0.1 / 2) * 0.01739 * 50$
$P_{\text {INPUTS }}=1.30 \mathrm{~mW}$
$P_{\text {OUTPUTS }}=N_{\text {OUTPUTS }} *\left(\alpha_{2} / 2\right) * \beta_{1} * P_{\text {AC } 10} * F_{\text {CLK }}$
POUTPUTS $=40 *(0.1 / 2) * 1 * 0.4747 * 50$
Poutputs $=47.47 \mathrm{~mW}$
$\mathrm{P}_{\text {I/O }}=\mathrm{P}_{\text {InPuTS }}+\mathrm{P}_{\text {OUTPUTS }}$
$P_{\text {I/O }}=1.30 \mathrm{~mW}+47.47 \mathrm{~mW}$
$\mathrm{P}_{\mathrm{I} / \mathrm{O}}=48.77 \mathrm{~mW}$

## Standby Mode and Sleep Mode

$$
\begin{aligned}
& \mathrm{P}_{\text {INPUTS }}=0 \mathrm{~W} \\
& \mathrm{P}_{\text {OUTPUTS }}=0 \mathrm{~W} \\
& \mathrm{P}_{\text {I/O }}=0 \mathrm{~W}
\end{aligned}
$$

RAM Contribution- $P_{\text {MEMORY }}$
Frequency of Read Clock: $\mathrm{F}_{\text {ReAd-clock }}=10 \mathrm{MHz}$
Frequency of Write Clock: $\mathrm{F}_{\text {WRITE-CLOCK }}=10 \mathrm{MHz}$
Number of RAM blocks: $\mathrm{N}_{\text {BLOCKS }}=20$
Estimated RAM Read Enable Rate: $\beta_{2}=0.125$ (12.5\%)
Estimated RAM Write Enable Rate: $\beta_{3}=0.125$ (12.5\%)

## Operating Mode

$P_{\text {MEMORY }}=\left(N_{\text {BLOCKS }} * P_{\text {AC11 }} * \beta_{2} * F_{\text {READ-CLOCK }}\right)+\left(N_{\text {BLOCKS }} * P_{\text {AC } 12} * \beta_{3} * F_{\text {WRITE-CLOCK }}\right)$
$P_{\text {Memory }}=(20 * 0.025 * 0.125 * 10)+(20 * 0.030 * 0.125 * 10)$
$P_{\text {MEMORY }}=1.38 \mathrm{~mW}$

## Standby Mode and Sleep Mode

$\mathrm{P}_{\text {MEMORY }}=0 \mathrm{~W}$

## PLL/CCC Contribution- $\mathbf{P}_{\text {PLL }}$

PLL is not used in this application.

$$
P_{P L L}=0 \mathrm{~W}
$$

Nonvolatile Memory- $\mathbf{P}_{\text {NVM }}$
Nonvolatile memory is not used in this application.
$P_{\text {NVM }}=0 \mathrm{~W}$
Crystal Oscillator-P ${ }_{\text {xtl-osc }}$
The application utilizes standby mode. The crystal oscillator is assumed to be active.

## Operating Mode

$P_{\text {XTL-OSC }}=P_{\text {AC18 }}$
$\mathrm{P}_{\text {XTL-OSC }}=0.63 \mathrm{~mW}$
Standby Mode
$P_{\text {XTL-OSC }}=P_{\text {AC18 }}$
$P_{\text {XTL-OSC }}=0.63 \mathrm{~mW}$

## Sleep Mode

$P_{\text {XtL-OSC }}=0 \mathrm{~W}$

## RC Oscillator- $\mathbf{P}_{\text {RC-OSC }}$

Operating Mode
$P_{\text {RC-OSC }}=P_{\text {AC19 }}$
$P_{\text {RC-OSC }}=3.30 \mathrm{~mW}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{RC} \text {-OSC }}=0 \mathrm{~W}$
Analog System- $\mathbf{P}_{\mathrm{AB}}$
Number of Quads used: $\mathrm{N}_{\text {QUADS }}=4$
Operating Mode
$P_{A B}=P_{A C 20}$
$\mathrm{P}_{\mathrm{AB}}=3.00 \mathrm{~mW}$
Standby Mode and Sleep Mode
$P_{A B}=0 \mathrm{~W}$

## Total Dynamic Power Consumption- $P_{\text {DYN }}$

## Operating Mode

$P_{\text {DYN }}=P_{\text {CLOCK }}+P_{\text {S-CELL }}+P_{\text {C-CELL }}+P_{\text {NET }}+P_{\text {INPUTS }}+P_{\text {OUTPUTS }}+P_{\text {MEMORY }}+P_{\text {PLL }}+P_{\text {NVM }}+P_{\text {XTL-OSC }}+P_{\text {RC }}-$ OSC $+P_{A B}$
$P_{\text {DYN }}=41.28 \mathrm{~mW}+21.1 \mathrm{~mW}+4.35 \mathrm{~mW}+19.25 \mathrm{~mW}+1.30 \mathrm{~mW}+47.47 \mathrm{~mW}+1.38 \mathrm{~mW}+0+0+$
$0.63 \mathrm{~mW}+3.30 \mathrm{~mW}+3.00 \mathrm{~mW}$
$P_{\text {DYN }}=143.06 \mathrm{~mW}$

## Standby Mode

$P_{\text {DYN }}=P_{\text {XTL-OSC }}$
$P_{\text {DYN }}=0.63 \mathrm{~mW}$

## Sleep Mode

$P_{\text {DYN }}=0 \mathrm{~W}$

## Total Static Power Consumption- $P_{\text {STAT }}$

Number of Quads used: $\mathrm{N}_{\text {QUADS }}=4$
Number of NVM blocks available (U1AFS600): N $_{\text {NVM-BLOCKS }}=2$
Number of input pins used: $\mathrm{N}_{\text {INPUTS }}=30$
Number of output pins used: $\mathrm{N}_{\text {OUTPUTS }}=40$

## Operating Mode

```
\(P_{\text {STAT }}=P_{D C 1}+\left(N_{\text {NVM-BLOCKS }} * P_{D C 4}\right)+P_{D C 5}+\left(N_{\text {QUADS }} * P_{D C 6}\right)+\left(N_{\text {INPUTS }} * P_{D C 7}\right)+\left(N_{\text {OUTPUTS }} * P_{D C 8}\right)\)
\(P_{\text {STAT }}=7.50 \mathrm{~mW}+(2\) * 1.19 mW\()+8.25 \mathrm{~mW}+(4 * 3.30 \mathrm{~mW})+(30 * 0.00)+(40\) * 0.00\()\)
\(P_{\text {STAT }}=31.33 \mathrm{~mW}\)
```


## Standby Mode

$P_{\text {STAT }}=P_{\text {DC2 }}$
$P_{\text {STAT }}=0.03 \mathrm{~mW}$

## Sleep Mode

$$
\begin{aligned}
& P_{\text {STAT }}=P_{\text {DC3 }} \\
& P_{\text {STAT }}=0.03 \mathrm{~mW}
\end{aligned}
$$

## Total Power Consumption- $\mathbf{P}_{\text {TOTAL }}$

In operating mode, the total power consumption of the device is 174.39 mW :

$$
\begin{aligned}
& \mathrm{P}_{\text {TOTAL }}=\mathrm{P}_{\text {STAT }}+\mathrm{P}_{\text {DYN }} \\
& \mathrm{P}_{\text {TOTAL }}=143.06 \mathrm{~mW}+31.33 \mathrm{~mW} \\
& \mathrm{P}_{\text {TOTAL }}=174.39 \mathrm{~mW}
\end{aligned}
$$

In standby mode, the total power consumption of the device is limited to 0.66 mW :

$$
\begin{aligned}
& \mathrm{P}_{\text {TOTAL }}=\mathrm{P}_{\text {STAT }}+\mathrm{P}_{\text {DYN }} \\
& \mathrm{P}_{\text {TOTAL }}=0.03 \mathrm{~mW}+0.63 \mathrm{~mW} \\
& \mathrm{P}_{\text {TOTAL }}=0.66 \mathrm{~mW}
\end{aligned}
$$

In sleep mode, the total power consumption of the device drops as low as 0.03 mW :

$$
\begin{aligned}
& \mathrm{P}_{\text {TOTAL }}=\mathrm{P}_{\text {STAT }}+\mathrm{P}_{\mathrm{DYN}} \\
& \mathrm{P}_{\text {TOTAL }}=0.03 \mathrm{~mW}
\end{aligned}
$$

## Power Consumption

Table 3-15 • Power Consumption

| Parameter | Description | Condition | Min. | Typical | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal Oscillator |  |  |  |  |  |  |
| $\mathrm{I}_{\text {STBXTAL }}$ | Standby Current of Crystal Oscillator |  |  | 10 |  | $\mu \mathrm{A}$ |
| I DYNXTAL | Operating Current | RC |  | 0.6 |  | mA |
|  |  | 0.032-0.2 |  | 0.19 |  | mA |
|  |  | 0.2-2.0 |  | 0.6 |  | mA |
|  |  | 2.0-20.0 |  | 0.6 |  | mA |
| RC Oscillator |  |  |  |  |  |  |
| $\mathrm{I}_{\text {DYNRC }}$ | Operating Current |  |  | 1 |  | mA |
| ACM |  |  |  |  |  |  |
|  | Operating Current (fixed clock) |  |  | 200 |  | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  | Operating Current (user clock) |  |  | 30 |  | $\mu \mathrm{A}$ |
| NVM System |  |  |  |  |  |  |
|  | NVM Array OperatingPower | Idle |  | 795 |  | $\mu \mathrm{A}$ |
|  |  | Read operation |  | See Table 3-12 on page 3-16. |  | See Table 3-12 on page 3-16. |
|  |  | Erase |  | 900 |  | $\mu \mathrm{A}$ |
|  |  | Write |  | 900 |  | $\mu \mathrm{A}$ |
| $\mathrm{P}_{\text {NVMCTRL }}$ | NVM Controller Operating Power |  |  | 20 |  | $\mu \mathrm{W} / \mathrm{MHz}$ |

## Part Number and Revision Date

Part Number 51700104-003-0
Revised October 2008

## List of Changes

The following table lists critical changes that were made in the current version of the document. This datasheet is based on the Actel Fusion Mixed-Signal FPGAs datasheet. For any past Fusion datasheet changes, refer to the Actel Fusion Mixed-Signal FPGAs datasheet change table.

| Previous Version | Changes in Current Version (Preliminary v0.4) | Page |
| :--- | :--- | :---: |
| Advance v0.3 <br> (August 2008) | The version number category was changed from Advance to Preliminary, which <br> means the datasheet contains information based on simulation and/or initial <br> characterization. The information is believed to be correct, but changes are <br> possible. | N/A |
| Advance v0.1 <br> (July 2008) | The title of the datasheet changed from Actel Programmable System Chips for <br> the MicroBlade Advanced Mezzanine Card Solution to Actel Fusion Mixed- <br> Signal FPGAs for the MicroBlade Advanced Mezzanine Card Solution. In <br> addition, all instances of programmable system chip were changed to mixed- <br> signal FPGA. | N/A |

## Actel Safety Critical, Life Support, and High-Reliability Applications Policy

The Actel products described in this advance status datasheet may not have completed Actel's qualification process. Actel may amend or enhance products during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any Actel product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult Actel's Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of Actel's products is available on the Actel website at http://www.actel.com/documents/ORT_Report.pdf. Actel also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local Actel sales office for additional reliability information.

