#### PCI EXPRESS™ JITTER ATTENUATOR ICS8740011-05 #### GENERAL DESCRIPTION The ICS874001I-05 is a high performance Jitter Attenuator designed for use in PCI Express™ systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are generated from a low bandwidth, high phase noise PLL frequency synthesizer. In these systems, a jitter attenuator may be required to attenuate high frequency random and deterministic jitter components from the PLL synthesizer and from the system board. The ICS874001I-05 has a bandwidth of 6MHz with <1dB peaking, easily meeting PCI Express Gen2 PLL requirements. The ICS874001I-05 uses IDT's 3<sup>rd</sup> Generation FemtoClock<sup>™</sup> PLL technology to achive the lowest possible phase noise. The device is packaged in a small 20-pin TSSOP package, making it ideal for use in space constrained applications such as PCI Express add-in cards. #### **F**EATURES - One differential LVDS output pair - · One differential clock input - CLK and nCLK supports the following input types: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Output frequency range: 98MHz 640MHz - Input frequency range: 98MHz 128MHz - VCO range: 490MHz 640MHz - Cycle-to-cycle jitter: 50ps (maximum) - 3.3V operating supply - PCI Express (2.5Gb/s) and Gen 2 (5 Gb/s) jitter compliant - -40°C to 85°C ambient operating temperature - Available in lead-free (RoHS 6) package # PIN ASSIGNMENT 1 ICS874001I-05 20-Lead TSSOP 6.5mm x 4.4mm x 0.925mm package body G Package Top View # **BLOCK DIAGRAM** TABLE 1. PIN DESCRIPTIONS | Number | Name | Ty | ре | Description | |---------------------------|------------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PLL_SEL | Input | Pullup | PLL select pin. When LOW, bypasses the PLL. When HIGH selects the PLL. LVCMOS/LVTTL interface levels. See Table 3B. | | 2, 3, 4, 6,<br>15, 16, 20 | nc | Unused | | No connect. | | 5 | MR | Input | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the true output Q to go LOW and the inverted output nQ to go HIGH. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. | | 7 | F_SEL1 | Input | Pullup | Frequency select pin. LVCMOS/LVTTL interface levels. See Table 3C. | | 8 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | 9 | F_SEL0 | Input | Pulldown | Frequency select pin. LVCMOS/LVTTL interface levels. See Table 3C. | | 10 | $V_{_{\mathrm{DD}}}$ | Power | | Core supply pin. | | 11 | OE | Input | Pullup | Output enable. When HIGH, outputs are enabled. When LOW, forces outputs to a high impedance state. See Table 3A. LVCMOS/LVTTL interface levels. | | 12 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 13 | nCLK | Input | Pullup | Inverting differential clock input. | | 14 | GND | Power | | Power supply ground. | | 17, 18 | nQ, Q | Output | | Differential output pair. LVDS interface levels. | | 19 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pin. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 3A. OUTPUT ENABLE FUNCTION TABLE | Inputs | Outputs | |-------------|----------------| | OE | Q, nQ | | 0 | High-Impedance | | 1 (default) | Enabled | TABLE 3B. PLL \_SEL CONTROL TABLE 0 = Bypass 1 = VCO (default) TABLE 3C. F\_SELX FUNCTION TABLE | In | puts | | Output Frequency Range | |--------|--------|----------------|------------------------| | F_SEL1 | F_SEL0 | Output Divider | (MHz) | | 0 | 0 | 5 | 98 - 128 | | 0 | 1 | 4 | 122.5 - 160 | | 1 | 0 | 2 | 245 - 320 (default) | | 1 | 1 | 1 | 490 - 640 | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_i$ -0.5V to $V_{DD}$ + 0.5 V Outputs, I<sub>o</sub> Continuous Current 10mA Surge Current 15mA Package Thermal Impedance, $\theta_{JA}$ 86.7°C/W (0 mps) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|-----------------|---------|----------------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | $V_{DDA}$ | Analog Supply Voltage | | $V_{DD} - 0.13$ | 3.3 | $V_{_{\mathrm{DD}}}$ | V | | V <sub>DDO</sub> | Output Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | I <sub>DD</sub> | Power Supply Current | | | | 75 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 13 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 25 | mA | Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------|-------------------|--------------------------|------------------------------|---------|---------|-----------------------|-------| | $V_{\text{IH}}$ | Input High Vol | tage | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | 1 | Input | F_SEL1, OE, PLL_SEL | $V_{DD} = V_{IN} = 3.6V$ | | | 5 | μA | | I <sub>IH</sub> High Current | F_SEL0, MR | $V_{DD} = V_{IN} = 3.6V$ | | | 150 | μΑ | | | | Input | F_SEL1, OE, PLL_SEL | $V_{DD} = 3.6V, V_{IN} = 0V$ | -150 | | | μΑ | | l <sub>⊩</sub> Low Cur | Low Current | F_SEL0, MR | $V_{DD} = 3.6V, V_{IN} = 0V$ | -5 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------------------|------|------------------------------|-----------|---------|------------------------|-------| | | Input High Current | CLK | $V_{DD} = V_{IN} = 3.6V$ | | | 150 | μΑ | | ¹ <sub>IH</sub> | | nCLK | $V_{DD} = V_{IN} = 3.6V$ | | | 5 | μΑ | | | Input Low Current | CLK | $V_{DD} = 3.6V, V_{IN} = 0V$ | -5 | | | μA | | ' <sub>IL</sub> | | nCLK | $V_{DD} = 3.6V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage; NOTE 1 | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage; NOTE 1, 2 | | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: V<sub>II</sub> must be less than -0.3V. NOTE 2: Common mode voltage is defined as V<sub>IH</sub>. Table 4D. LVDS DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | 275 | 375 | 485 | mV | | $\Delta V_{\sf OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>os</sub> | Offset Voltage | | 1.20 | 1.35 | 1.50 | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | | | | 50 | mV | Table 5. AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------------|-------------------------------------------------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | 98 | | 640 | MHz | | tjit(cc) | Cycle-to-Cycle Jitter,<br>NOTE 1 | | | | 50 | ps | | | | 100MHz output,<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) | | 16.14 | | ps | | т | Phase Jitter Peak-to-Peak; | 125MHz output,<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) | | 15.64 | | ps | | T <sub>j</sub> | NOTE 2, 4 | 250MHz output,<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) | | 13.16 | | ps | | | | 500MHz, (1.2MHz –21.9MHz),<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) | | 12.17 | | ps | | | | 100MHz output,<br>High Band: 1.5MHz - Nyquist<br>(clock frequency/2) | | 1.4 | | ps | | - | Phase Jitter RMS; | 125MHz output,<br>High Band: 1.5MHz - Nyquist<br>(clock frequency/2) | | 1.39 | | ps | | T <sub>REFCLK_HF_RMS</sub> | NOTE 3, 4 | 250MHz output,<br>High Band: 1.5MHz - Nyquist<br>(clock frequency/2) | | 1.18 | | ps | | | | 500MHz output,<br>High Band: 1.5MHz - Nyquist<br>(clock frequency/2) | | 1.11 | | ps | | | | 100MHz output,<br>Low Band: 10kHz - 1.5MHz | | 0.33 | | ps | | <b>T</b> | Phase Jitter RMS; | 125MHz output,<br>Low Band: 10kHz - 1.5MHz | | 0.22 | | ps | | T <sub>REFCLK_LF_RMS</sub> | NOTE 3, 4 | 250MHz output,<br>Low Band: 10kHz - 1.5MHz | | 0.22 | | ps | | | | 500MHz output,<br>Low Band: 10kHz - 1.5MHz | | 0.22 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 200 | | 600 | ps | | | Outrot Date Outle | F_SEL[10] ≠ 11 | 48 | | 52 | % | | odc | Output Duty Cycle | F_SEL[10] = 11 | 42 | | 58 | % | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE 1: This parameter is defined in accordance with JEDEC Standard 65. NOTE 2: Peak-to-peak jitter after system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86ps peak-to-peak for a sample size of 10<sup>6</sup> clock periods. See IDT Application Note, *PCI Express Reference Clock Requirements* and also the *PCI Express Application section* of this datasheet which show each individual transfer function and the overall composite transfer function. NOTE 3: RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps rms for t<sub>REFCLK\_HF\_RMS</sub> (High Band) and 3.0ps RMS for t<sub>REFCLK\_LF\_RMS</sub> (Low Band). See IDT Application Note, *PCI Express Reference Clock Requirements* and also the *PCI Express Application section* of this datasheet which show each individual transfer function and the overall composite transfer function. NOTE 4: Guaranteed only when input clock source is PCI Express and PCI Express Gen 2 compliant. # PARAMETER MEASUREMENT INFORMATION #### 3.3V LVDS OUTPUT LOAD AC TEST CIRCUIT # $dc = \frac{t_{PW}}{t_{PERIOD}} \times 100\%$ #### DIFFERENTIAL INPUT LEVEL ## OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ## CYCLE-TO-CYCLE JITTER #### **OUTPUT RISE/FALL TIME** #### DIFFERENTIAL OUTPUT VOLTAGE SETUP # PARAMETER MEASUREMENT INFORMATION, CONTINUED # **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS874001I-05 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm DD},\ V_{\rm DDA}$ and $V_{\rm DDO}$ should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic $V_{\rm CC}$ pin and also shows that $V_{\rm DDA}$ requires that an additional10 $\Omega$ resistor along with a 10µF bypass capacitor be connected to the $V_{\rm DDA}$ pin. FIGURE 1. POWER SUPPLY FILTERING #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\tiny DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 2. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the $V_{\rm pp}$ and $V_{\rm CMR}$ input requirements. *Figures 3A to 3F* show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in Figure 3A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 3A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY AN IDT OPEN EMITTER HIPERCLOCKS LVHSTL DRIVER FIGURE 3B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 3C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER FIGURE 3E. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V HCSL DRIVER FIGURE 3F. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 2.5V SSTL DRIVER #### RECOMMENDATIONS FOR UNUSED INPUT PINS #### INPUTS: #### LVCMOS CONTROL PINS All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### 3.3V LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 4. In a 100 $\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$ across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. FIGURE 4. TYPICAL LVDS DRIVER TERMINATION #### SCHEMATIC EXAMPLE Figure 5 shows an example of ICS874001I-05 application schematic. In this example, the device is operated at $V_{DD} = 3.3V$ . The decoupling capacitors should be located as close as possible to the power pin. The input is driven by a 3.3V LVPECL driver. FIGURE 5. ICS874001I-05 SCHEMATIC LAYOUT #### **PCI EXPRESS APPLICATION NOTE** PCI Express jitter analysis methodology models the system response to reference clock jitter. The below block diagram shows the most frequently used Common Clock Architecture in which a copy of the reference clock is provided ot both ends of the PCI Express Link. In the jitter analysis, the Tx and Rx serdes PLLs are modeled as well as the phase interpolator in the receiver. These ransfer functions are called H1, H2 and H3 respectively. The overall system transfer function at the receiver is: $$Ht(s) = H3(s) * [H1(s) - H2(s)]$$ The jitter spectrum seen by the receiver is the result of applying this system transfer function to the clock spectrum X(s) and is: $$Y(s) = X(s) * H3(s) * [H1(s) - H2(s)]$$ In order to generate time domain jitter numbers, an inverse Fourier Transform is performed on X(s) \* H3(s) \* [H1(s) - H2(s)]. For PCI Express Gen 1, one transfer function is defined and the evaluation is performed over the entire spectrum: DC to Nyquist (e.g for a 100MHz reference clock: 0Hz to 50MHz) and the jitter result is reported in peak-peak. For PCI Express Gen2, two transfer functions are defined with 2 evaluation ranges and the final jitter number is reported in rms. The two evaluation ranges for PCI Express Gen 2 are 10kHz - 1.5MHz (Low Band) and 1.5MHz - Nyquist (High Band). The below plots show the individual transfer functions as function H1, F2 for H2, and f# for H3. For a more thorough overivew of PCI Express jitter analysis methodology, please refer to IDT Application Note, *PCI Express Reference Clock Requirements*. PCIe Gen 1 Magnitude of Transfer Function PCIe Gen 2A Magnitude of Transfer Function PCIe Gen 2B Magnitude of Transfer Function # POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS874001I-05. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS874001I-05 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 0.3V = 3.6V$ , which gives worst case results. - Power (core)<sub>MAX</sub> = $V_{DD_{.}MAX}^{*}$ ( $I_{DD_{.}MAX}^{*} + I_{.}DDA_{.}MAX}^{*}$ ) = 3.6V \* (75mA + 13mA) = **316.8mW** - Power (outputs)<sub>MAX</sub> = $V_{DDO\_MAX}$ \* $I_{DDO\_MAX}$ = 3.6V \* 25mA = **90mW** Total Power $$_{Max} = 316.8 \text{mW} + 90 \text{mW} = 406.8 \text{mW}$$ #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{La}$ \* Pd\_total + T<sub>a</sub> Tj = Junction Temperature $\theta_{in}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>a</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 86.7°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 0.407W \* 86.7°C/W = 120.3°C. This is below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board. #### Table 6. Thermal Resistance $\theta_{,a}$ for 20-Lead TSSOP, Forced Convection # $\theta_{_{\mathrm{JA}}}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 86.7°C/W 82.4°C/W 80.2°C/W # RELIABILITY INFORMATION Table 7. $\theta_{_{JA}} vs.$ Air Flow Table for 20 Lead $\,$ TSSOP # $\theta_{M}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 86.7°C/W 82.4°C/W 80.2°C/W #### **TRANSISTOR COUNT** The transistor count for ICS874001I-05 is: 1608 # PACKAGE DIAGRAM AND DIMENSIONS #### PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millimeters | | | | |---------|-------------|-------|--|--| | STWIBOL | MIN | MAX | | | | N | 2 | 0 | | | | А | | 1.20 | | | | A1 | 0.05 | 0.15 | | | | A2 | 0.80 | 1.05 | | | | b | 0.19 | 0.30 | | | | С | 0.09 | 0.20 | | | | D | 6.40 | 6.60 | | | | E | 6.40 E | BASIC | | | | E1 | 4.30 | 4.50 | | | | е | 0.65 E | BASIC | | | | L | 0.45 | 0.75 | | | | α | 0° | 8° | | | | aaa | | 0.10 | | | Reference Document: JEDEC Publication 95, MO-153 TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|---------------------------|--------------------|---------------| | 874001AGI-05LF | ICS4001AI05L | 20 Lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | 874001AGI-05LFT | ICS4001AI05L | 20 Lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### For Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contact IDT #### For Tech Support netcom@idt.com +480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)