# 18-Mbit DDR-II SRAM 4-Word Burst Architecture #### **Features** - 18-Mbit density (2M x 8, 1M x 18, 512K x 36) - · 250-MHz clock for high bandwidth - · 4-Word burst for reducing address bus frequency - Double Data Rate (DDR) interfaces (data transferred at 500 MHz) @ 250 MHz - Two input clocks (K and K) for precise DDR timing SRAM uses rising edges only - Two output clocks (C and C) account for clock skew and flight time mismatching - Echo clocks (CQ and CQ) simplify data capture in high-speed systems - · Synchronous internally self-timed writes - · 1.8V core power supply with HSTL inputs and outputs - · Variable drive HSTL output buffers - Expanded HSTL output voltage (1.4V–V<sub>DD</sub>) - 13 x 15 x 1.4mm 1.0-mm pitch fBGA package, 165-ball (11 x 15 matrix) - JTAG 1149.1 compatible test access port - Delay Lock Loop (DLL) for accurate data placement. ## Configurations CY7C1317AV18 – 2M x 8 CY7C1319AV18 – 1M x 18 CY7C1321AV18 – 512K x 36 ## **Functional Description** The CY7C1317AV18/CY7C1319AV18/CY7C1321AV18 are 1.8V Synchronous Pipelined SRAM equipped with DDR-II (Double Data Rate) architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a two-bit burst counter. Addresses for Read and Write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of C and $\overline{C}$ if provided, or on the rising edge of K and $\overline{K}$ if $C/\overline{C}$ are not provided. Each address location is associated with four 8-bit words in the case of CY7C1317AV18 that burst sequentially into or out of the device. The burst counter always starts with "00" internally in the case of CY7C1317AV18. On CY7C1319AV18 and CY7C1321AV18, the burst counter takes in the last two significant bits of the external address and bursts four 18-bit words in the case of CY7C1319AV18, and four 36-bit words in the case of CY7C1321AV18, seguentially into or out of the device. Asynchronous inputs include impedance match (ZQ). Synchronous data outputs (Q, sharing the same physical pins as the data inputs, D) are tightly matched to the two output echo clocks CQ/CQ, eliminating the need for separately capturing data from each individual DDR-II SRAM in the system design. Output data clocks (C/C) enable maximum system clocking and data synchronization flexibility. All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the C or C input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry. ## **Selection Guide** | | 250 MHz | 200 MHz | 167 MHz | Unit | |-----------------------------|---------|---------|---------|------| | Maximum Operating Frequency | 250 | 200 | 167 | MHz | | Maximum Operating Current | 800 | 750 | 700 | mA | # **Pin Configurations** # CY7C1317AV18 (2M × 8) - 11 × 15 FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|----------------------|-----------|-----------------|------------------|----------|------------------|--------------------|-----------|----------------------|-----| | Α | CQ | V <sub>SS</sub> /72M | Α | R/W | BWS <sub>1</sub> | K | NC | LD | Α | V <sub>SS</sub> /36M | CQ | | В | NC | NC | NC | Α | NC | K | BWS <sub>0</sub> | Α | NC | NC | DQ3 | | С | NC | NC | NC | $V_{SS}$ | Α | NC | Α | $V_{SS}$ | NC | NC | NC | | D | NC | NC | NC | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | NC | NC | NC | | E | NC | NC | DQ4 | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{\mathrm{DDQ}}$ | NC | NC | DQ2 | | F | NC | NC | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | NC | NC | | G | NC | NC | DQ5 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | NC | NC | NC | | Н | DOFF | $V_{REF}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{REF}$ | ZQ | | J | NC | NC | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQ1 | NC | | K | NC | NC | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | NC | NC | | L | NC | DQ6 | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | NC | DQ0 | | M | NC | NC | NC | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | NC | NC | NC | | N | NC | NC | NC | V <sub>SS</sub> | Α | Α | Α | V <sub>SS</sub> | NC | NC | NC | | Р | NC | NC | DQ7 | Α | Α | С | Α | Α | NC | NC | NC | | R | TDO | TCK | Α | Α | Α | C | Α | Α | Α | TMS | TDI | # CY7C1319AV18 (1M × 18) - 11 × 15 FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|----------------------|-----------|-----------|------------------|----------|------------------|-----------|-----------|----------------------|-----| | Α | CQ | V <sub>SS</sub> /72M | Α | R/W | BWS <sub>1</sub> | K | NC | LD | Α | V <sub>SS</sub> /36M | CQ | | В | NC | DQ9 | NC | Α | NC | K | BWS <sub>0</sub> | Α | NC | NC | DQ8 | | С | NC | NC | NC | $V_{SS}$ | Α | A0 | A1 | $V_{SS}$ | NC | DQ7 | NC | | D | NC | NC | DQ10 | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | NC | NC | NC | | E | NC | NC | DQ11 | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | NC | DQ6 | | F | NC | DQ12 | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ5 | | G | NC | NC | DQ13 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | NC | NC | | Н | DOFF | $V_{REF}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{REF}$ | ZQ | | J | NC | NC | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQ4 | NC | | K | NC | NC | DQ14 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ3 | | L | NC | DQ15 | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | NC | DQ2 | | M | NC | NC | NC | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | NC | DQ1 | NC | | N | NC | NC | DQ16 | $V_{SS}$ | Α | Α | Α | $V_{SS}$ | NC | NC | NC | | P | NC | NC | DQ17 | Α | Α | С | Α | Α | NC | NC | DQ0 | | R | TDO | TCK | Α | Α | Α | C | Α | Α | Α | TMS | TDI | # Pin Configurations (continued) # CY7C1321AV18 (512K × 36) – 11 × 15 FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-----------------------|-----------|-----------------|------------------|-----------------|------------------|--------------------|--------------------|----------------------|------| | Α | CQ | V <sub>SS</sub> /144M | NC/36M | R/W | BWS <sub>2</sub> | K | BWS <sub>1</sub> | LD | Α | V <sub>SS</sub> /72M | CQ | | В | NC | DQ27 | DQ18 | Α | BWS <sub>3</sub> | K | BWS <sub>0</sub> | Α | NC | NC | DQ8 | | С | NC | NC | DQ28 | $V_{SS}$ | Α | A0 | A1 | $V_{SS}$ | NC | DQ17 | DQ7 | | D | NC | DQ29 | DQ19 | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | NC | DQ16 | | E | NC | NC | DQ20 | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | DQ15 | DQ6 | | F | NC | DQ30 | DQ21 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ5 | | G | NC | DQ31 | DQ22 | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ14 | | Н | DOFF | $V_{REF}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{REF}$ | ZQ | | J | NC | NC | DQ32 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQ13 | DQ4 | | K | NC | NC | DQ23 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQ12 | DQ3 | | L | NC | DQ33 | DQ24 | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | NC | DQ2 | | M | NC | NC | DQ34 | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | NC | DQ11 | DQ1 | | N | NC | DQ35 | DQ25 | V <sub>SS</sub> | Α | Α | Α | $V_{SS}$ | NC | NC | DQ10 | | Р | NC | NC | DQ26 | Α | Α | С | Α | Α | NC | DQ9 | DQ0 | | R | TDO | TCK | Α | Α | Α | C | Α | Α | Α | TMS | TDI | ## **Pin Definitions** | Pin Name | I/O | Pin Description | |------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DQ <sub>[x:0]</sub> | Input/Output-<br>Synchronous | <b>Data Input/Output signals</b> . Inputs are sampled on the rising edge of K and K clocks during valid Write operations. These pins drive out the requested data during a Read operation. Valid data is driven out on the rising edge of both the C and $\overline{C}$ clocks during Read operations or K and $\overline{K}$ when in single clock mode. When Read access is deselected, $Q_{[x:0]}$ are automatically three-stated. CY7C1317AV18 - DQ $_{[7:0]}$ CY7C1319AV18 - DQ $_{[17:0]}$ CY7C1321AV18 - DQ $_{[35:0]}$ | | LD | Input-<br>Synchronous | Synchronous Load. This input is brought LOW when a bus cycle sequence is to be defined. This definition includes address and read/write direction. All transactions operate on a burst of 4 data (two clock periods of bus activity). | | BWS <sub>0</sub> , BWS <sub>1</sub> ,<br>BWS <sub>2</sub> , BWS <sub>3</sub> | Input-<br>Synchronous | Byte Write Select 0, 1, 2, and 3 – active LOW. Sampled on the rising edge of the K and K clocks during Write operations. Used to select which byte is written into the device during the current portion of the Write operations. Bytes not written remain unaltered. | | A, A0, A1 | Input-<br>Synchronous | Address Inputs. These address inputs are multiplexed for both Read and Write operations. Internally, the device is organized as 2M x 8 (four arrays each of 512K x 8) for CY7C1317AV18, a single 1M x 18 array for CY7C1319AV18, and a single 512K x 36 array for CY7C1321AV18. CY7C1317AV18 – Since the least two significant bits of the address internally are "00," only 19 address inputs are needed to access the entire memory array. CY7C1319AV18 – A0 and A1 are the inputs to the burst counter. These are incremented in a linear fashion internally. 20 address inputs are needed to access the entire memory array. CY7C1321AV18 – A0 and A1 are the inputs to the burst counter. These are incremented in a linear fashion internally. 19 address inputs are needed to access the entire memory array. All the address inputs are ignored when write access is deselected. | # Pin Definitions (continued) | Pin Name | I/O | Pin Description | |-----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R/W | Input-<br>Synchronous | Synchronous Read/Write Input. When LD is LOW, this input designates the access type (Read when R/W is HIGH, Write when R/W is LOW) for loaded address. R/W must meet the set-up and hold times around edge of K. | | С | Input-<br>Clock | <b>Positive Output Clock Input.</b> C is used in conjunction with $\overline{C}$ to clock out the Read data from the device. C and $\overline{C}$ can be used together to deskew the flight times of various devices on the board back to the controller. See application example for further details. | | C | Input-<br>Clock | <b>Negative Output Clock Input.</b> C is used in conjunction with C to clock out the Read data from the device. C and C can be used together to deskew the flight times of various devices on the board back to the controller. See application example for further details. | | K | Input-<br>Clock | <b>Positive Input Clock Input</b> . The rising edge of K is used to capture synchronous inputs to the device and to drive out data through $Q_{[x:0]}$ when in single clock mode. All accesses are initiated on the rising edge of K. | | K | Input-<br>Clock | <b>Negative Input Clock Input</b> . $\overline{K}$ is used to capture synchronous inputs being presented to the device and to drive out data through $Q_{[x:0]}$ when in single clock mode. | | CQ | Clock Output | <b>CQ</b> is referenced with respect to <b>C</b> . This is a free-running clock and is synchronized to the output clock (C) of the DDR-II. In the single clock mode, CQ is generated with respect to K. The timings for the echo clocks are shown in the AC Timing table. | | CQ | Clock Output | CQ is referenced with respect to C. This is a free-running clock and is synchronized to the output clock (C) of the DDR-II. In the single clock mode, CQ is generated with respect to K. The timings for the echo clocks are shown in the AC Timing table. | | ZQ | Input | <b>Output Impedance Matching Input</b> . This input is used to tune the device outputs to the system data bus impedance. CQ, CQ, and $Q_{[x:0]}$ output impedance are set to 0.2 x RQ, where RQ is a resistor connected between ZQ and ground. Alternately, this pin can be connected directly to $V_{DD}$ , which enables the minimum impedance mode. This pin cannot be connected directly to GND or left unconnected. | | DOFF | Input | <b>DLL Turn Off - active LOW</b> . Connecting this pin to ground will turn off the DLL inside the device. The timings in the DLL turned off operation will be different from those listed in this data sheet. More details on this operation can be found in the application note, "DLL Operation in the QDR™-II." | | TDO | Output | TDO for JTAG. | | TCK | Input | TCK pin for JTAG. | | TDI | Input | TDI pin for JTAG. | | TMS | Input | TMS pin for JTAG. | | NC | N/A | Not connected to the die. Can be tied to any voltage level. | | V <sub>SS</sub> /36M | N/A | Address expansion for 36M. This is not connected to the die and so can be tied to any voltage level. | | V <sub>SS</sub> /72M | Input | Address expansion for 72M. This must be tied LOW. | | V <sub>SS</sub> /144M | Input | Address expansion for 144M. This must be tied LOW. | | V <sub>SS</sub> /288M | Input | Address expansion for 288M. This must be tied LOW. | | V <sub>REF</sub> | Input-<br>Reference | <b>Reference Voltage Input</b> . Static input used to set the reference level for HSTL inputs and Outputs as well as AC measurement points. | | $V_{DD}$ | Power Supply | Power supply inputs to the core of the device. | | $V_{SS}$ | Ground | Ground for the device. | | $V_{DDQ}$ | Power Supply | Power supply inputs for the outputs of the device. | ## Introduction #### **Functional Overview** The CY7C1317AV18/CY7C1319AV18/CY7C1321AV18 are synchronous pipelined Burst SRAMs equipped with a DDR interface. Accesses are initiated on the rising edge of the positive input clock (K). All synchronous input timing is referenced from the rising edge of the input clocks (K and K) and all output timing is referenced to the rising edge of the output clocks (C/C or K/K when in single-clock mode). All synchronous data inputs $(D_{[x:0]})$ pass through input registers controlled by the rising edge of the input clocks (K and $\overline{K}$ ). All synchronous data outputs $(Q_{[x:0]})$ pass through output registers controlled by the rising edge of the output clocks (C/ $\overline{C}$ or K/ $\overline{K}$ when in single clock mode). All synchronous control (R/ $\overline{W}$ , $\overline{LD}$ , $\overline{BWS}_{[0:X]}$ ) inputs pass through input registers controlled by the rising edge of the input clock (K). CY7C1319AV18 is described in the following sections. The same basic descriptions apply to CY7C1317AV18 and CY7C1321AV18. #### **Read Operations** The CY7C1319AV18 is organized internally as a 1M x 18 SRAM. Accesses are completed in a burst of four sequential 18-bit data words. Read operations are initiated by asserting R/W HIGH and LD LOW at the rising edge of the positive input clock (K). The address presented to the Address inputs is stored in the Read address register and the least two significant bits of the address are presented to the burst counter. The burst counter increments the address in a linear fashion. Following the next K clock rise the corresponding 18-bit word of data from this address location is driven onto the Q[17:0] using C as the output timing reference. On the subsequent rising edge of C the next 18-bit data word from the address location generated by the burst counter is driven onto the Q<sub>[17:0]</sub>. This process continues until all four 18-bit data words have been driven out onto Q<sub>[17:0]</sub>. The requested data will be valid 0.45 ns from the rising edge of the output clock (C or $\overline{C}$ , or K or K when in single clock mode, 250-MHz and 200-MHz device). In order to maintain the internal logic, each Read access must be allowed to complete. Each Read access consists of four 18-bit data words and takes two clock cycles to complete. Therefore, Read accesses to the device can not be initiated on two consecutive K clock rises. The internal logic of the device will ignore the second Read request. Read accesses can be initiated on every other K clock rise. Doing so will pipeline the data flow such that data is transferred out of the device on every rising edge of the output clocks (C/C or K/K when in single-clock mode). When read access is deselected, the CY7C1319AV18 will first complete the pending read transactions. Synchronous internal circuitry will automatically three-state the outputs following the next rising edge of the positive output clock (C). This will allow for a seamless transition between devices without the insertion of wait states in a depth expanded memory. ## **Write Operations** Write operations are initiated by asserting R/W LOW and LD LOW at the rising edge of the positive input clock (K). The address presented to Address inputs are stored in the Write address register and the least two significant bits of the address are presented to the burst counter. The burst counter increments the address in a linear fashion. On the following K clock rise the data presented to D[17:0] is latched and stored into the 18-bit Write Data register provided BWS<sub>[1:0]</sub> are both asserted active. On the subsequent rising edge of the Negative Input Clock ( $\overline{K}$ ) the information presented to $D_{[17:0]}$ is also stored into the Write Data register provided BWS[1:0] are both asserted active. This process continues for one more cycle until four 18-bit words (a total of 72 bits) of data are stored in the SRAM. The 72 bits of data are then written into the memory array at the specified location. Therefore, Write accesses to the device can not be initiated on two consecutive K clock rises. The internal logic of the device will ignore the second Write request. Write accesses can be initiated on every other rising edge of the positive input clock (K). Doing so will pipeline the data flow such that 18 bits of data can be transferred into the device on every rising edge of the input clocks (K and K). When write access is deselected, the device will ignore all inputs after the pending Write operations have been completed. #### **Byte Write Operations** Byte Write operations are supported by the CY7C1319AV18. A Write operation is initiated as described in the Write Operation section above. The bytes that are written are determined by $\overline{BWS_0}$ and $\overline{BWS_1}$ , which are sampled with each set of 18-bit data words. Asserting the appropriate Byte Write Select input during the data portion of a write will allow the data being presented to be latched and written into the device. Deasserting the Byte Write Select input during the data portion of a write will allow the data stored in the device for that byte to remain unaltered. This feature can be used to simplify Read/Modify/Write operations to a Byte Write operation. #### **Single Clock Mode** The CY7C1319AV18 can be used with a single clock that controls both the input and output registers. In this mode the device will recognize only a single pair of input clocks (K and $\overline{K}$ ) that control both the input and output registers. This operation is identical to the operation if the device had zero skew between the $K/\overline{K}$ and $C/\overline{C}$ clocks. All timing parameters remain the same in this mode. To use this mode of operation, the user must tie C and $\overline{C}$ HIGH at power-on. This function is a strap option and not alterable during device operation. ## **DDR Operation** The CY7C1319AV18 enables high-performance operation through high clock frequencies (achieved through pipelining) and double data rate mode of operation. The CY7C1319AV18 requires a No Operation (NOP) cycle when transitioning from a Read to a Write cycle. At higher frequencies, some applications may require a second NOP cycle to prevent contention. If a Read occurs after a Write cycle, address and data for the Write are stored in registers. The write information must be stored because the SRAM can not perform the last word Write to the array without conflicting with the Read. The data stays in this register until the next Write cycle occurs. On the first Write cycle after the Read(s), the stored data from the earlier Write will be written into the SRAM array. This is called a Posted Write. #### **Depth Expansion** Depth expansion requires replicating the LD control signal for each bank. All other control signals can be common between banks as appropriate. #### **Programmable Impedance** An external resistor, RQ must be connected between the ZQ pin on the SRAM and $V_{\mbox{\footnotesize SS}}$ to allow the SRAM to adjust its output driver impedance. The value of RQ must be 5x the value of the intended line impedance driven by the SRAM, The allowable range of RQ to guarantee impedance matching with a tolerance of $\pm 15\%$ is between $175\Omega$ and $350\Omega$ , with $V_{\rm DDO}$ = 1.5V. The output impedance is adjusted every 1024 cycles upon power-up to account for drifts in supply voltage and temperature. #### **Echo Clocks** Echo clocks are provided on the DDR-II to simplify data capture on high-speed systems. Two echo clocks are generated by the DDR-II. CQ is referenced with respect to C and CQ is referenced with respect to C. These are free running clocks and are synchronized to the output clock of the DDR-II. In the single clock mode, CQ is generated with respect to K and $\overline{CQ}$ is generated with respect to $\overline{K}$ . The timings for the echo clocks are shown in the AC Timing table. These chips utilize a Delay Lock Loop (DLL) that is designed to function between 80 MHz and the specified maximum clock frequency. The DLL may be disabled by applying ground to the DOFF pin. The DLL can also be reset by slowing the cycle time of input clocks K and $\overline{K}$ to greater than 30 ns. ## Application Example<sup>[1]</sup> ## Truth Table<sup>[2, 3, 4, 5, 6, 7]</sup> | Operation | K | LD | R/W | DQ | DQ | DQ | DQ | |----------------------------------------------------------------------------------------------------------------------|---------|----|-------|--------------------|---------------------|---------------------|---------------------| | Operation | I. | LD | 17/44 | | | | | | Write Cycle: Load address; wait one cycle; input write data on four consecutive K and K rising edges. | L-H | L | L | D(A1)at K(t + 1) ↑ | D(A2) at K(t + 1) ↑ | D(A3) at K(t + 2) ↑ | D(A4) at K(t + 2) ↑ | | Read Cycle:<br>Load address; wait one<br>and a half cycle; read data<br>on four consecutive C and<br>C rising edges. | L-H | L | Н | Q(A1) at C(t + 1)↑ | Q(A2) at C(t + 2) ↑ | Q(A3) at C(t + 2)↑ | Q(A4) at C(t + 3) 1 | | NOP: No Operation | L-H | Н | Х | High-Z | High-Z | High-Z | High-Z | | Standby: Clock Stopped | Stopped | X | Х | Previous State | Previous State | Previous State | Previous State | - The above application shows 2 DDR-II being used. X = "Don't Care," H = Logic HIGH, L = Logic LOW, ↑ represents rising edge. - 3. Device will power-up deselected and the outputs in a three-state condition. - On CY7C1319AV18 and CY7C1321AV18, "A1" represents address location latched by the devices when transaction was initiated and A2, A3, A4 represents the addresses sequence in the burst. On CY7C1317AV18, "A1" represents A + '00', A2 represents A + '01', "A3" represents A + '10' and "A4" represents A + '11'. "t" represents the cycle at which a Read/Write operation is started. t+1, t + 2 and t +3 are the first, second and third clock cycles succeeding the "t" clock cycle. - Data inputs are registered at K and K rising edges. Data outputs are delivered on C and $\overline{C}$ rising edges, except when in single clock mode - It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically. ## Linear Burst Address Table (CY7C1319AV18 and CY7C1321AV18) | First Address (External) | Second Address (Internal) | Third Address (Internal) | Fourth Address (Internal) | |--------------------------|---------------------------|--------------------------|---------------------------| | XX00 | XX01 | XX10 | XX11 | | XX01 | XX10 | XX11 | XX00 | | XX10 | XX11 | XX00 | XX01 | | XX11 | XX00 | XX01 | XX10 | # Write Cycle Descriptions<sup>[2, 8]</sup>(CY7C1317AV18 and CY7C1319AV18) | BWS <sub>0</sub> | BWS <sub>1</sub> | K | K | Comments | |------------------|------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L | L | L-H | - | During the Data portion of a Write sequence : CY7C1317AV18 – both nibbles ( $D_{[7:0]}$ ) are written into the device, CY7C1319AV18 – both bytes ( $D_{[17:0]}$ ) are written into the device. | | L | L | - | L-H | During the Data portion of a Write sequence : CY7C1317AV18 – both nibbles ( $D_{[7:0]}$ ) are written into the device, CY7C1319AV18 – both bytes ( $D_{[17:0]}$ ) are written into the device. | | L | Н | L-H | - | During the Data portion of a Write sequence : CY7C1317AV18 – only the lower nibble ( $D_{[3:0]}$ ) is written into the device. $D_{[7:4]}$ will remain unaltered, CY7C1319AV18 – only the lower byte ( $D_{[8:0]}$ ) is written into the device. $D_{[17:9]}$ will remain unaltered. | | L | Н | - | | During the Data portion of a Write sequence : CY7C1317AV18 – only the lower nibble ( $D_{[3:0]}$ ) is written into the device. $D_{[7:4]}$ will remain unaltered, CY7C1319AV18 – only the lower byte ( $D_{[8:0]}$ ) is written into the device. $D_{[17:9]}$ will remain unaltered. | | Н | L | L-H | - | During the Data portion of a Write sequence : CY7C1317AV18 – only the upper nibble ( $D_{[7:4]}$ ) is written into the device. $D_{[3:0]}$ will remain unaltered, CY7C1319AV18 – only the upper byte ( $D_{[17:9]}$ ) is written into the device. $D_{[8:0]}$ will remain unaltered. | | Н | L | - | | During the Data portion of a Write sequence: CY7C1317AV18 – only the upper nibble ( $D_{[7:4]}$ ) is written into the device. $D_{[3:0]}$ will remain unaltered, CY7C1319AV18 – only the upper byte ( $D_{[17:9]}$ ) is written into the device. $D_{[8:0]}$ will remain unaltered. | | Н | Н | L-H | - | No data is written into the devices during this portion of a Write operation. | | Н | Н | - | L-H | No data is written into the devices during this portion of a Write operation. | # Write Cycle Descriptions (CY7C1321AV18) $^{[2, 8]}$ | BWS <sub>0</sub> | BWS <sub>1</sub> | BWS <sub>2</sub> | BWS <sub>3</sub> | K | K | Comments | |------------------|------------------|------------------|------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | L | L | L | L | L-H | - | During the Data portion of a Write sequence, all four bytes (D <sub>[35:0]</sub> ) are written into the device. | | L | L | L | L | - | L-H | During the Data portion of a Write sequence, all four bytes ( $D_{[35:0]}$ ) are written into the device. | | L | Н | Н | Н | L-H | - | During the Data portion of a Write sequence, only the lower byte $(D_{[8:0]})$ is written into the device. $D_{[35:9]}$ will remain unaltered. | | L | Η | I | Н | - | L-H | During the Data portion of a Write sequence, only the lower byte $(D_{[8:0]})$ is written into the device. $D_{[35:9]}$ will remain unaltered. | | Н | L | Н | Н | L-H | - | During the Data portion of a Write sequence, only the byte $(D_{[17:9]})$ is written into the device. $D_{[8:0]}$ and $D_{[35:18]}$ will remain unaltered. | | Н | L | Н | Н | - | L-H | During the Data portion of a Write sequence, only the byte $(D_{[17:9]})$ is written into the device. $D_{[8:0]}$ and $D_{[35:18]}$ will remain unaltered. | | Н | Η | L | Н | L-H | - | During the Data portion of a Write sequence, only the byte $(D_{[26:18]})$ is written into the device. $D_{[17:0]}$ and $D_{[35:27]}$ will remain unaltered. | | Н | Н | L | Н | - | L-H | During the Data portion of a Write sequence, only the byte $(D_{[26:18]})$ is written into the device. $D_{[17:0]}$ and $D_{[35:27]}$ will remain unaltered. | | Н | Η | Н | L | L-H | | During the Data portion of a Write sequence, only the byte $(D_{[35:27]})$ is written into the device. $D_{[26:0]}$ will remain unaltered. | | Н | Н | Н | L | - | L-H | During the Data portion of a Write sequence, only the byte $(D_{[35:27]})$ is written into the device. $D_{[26:0]}$ will remain unaltered. | | Н | Н | Н | Н | L-H | - | No data is written into the device during this portion of a Write operation. | | Н | Н | Н | Η | - | L-H | No data is written into the device during this portion of a Write operation. | #### Note: <sup>8. &</sup>lt;u>Assumes a Write cycle was initiated per the Write Cycle Description Truth Table.</u> <u>BWS<sub>0</sub>, BWS<sub>1</sub> in the case of CY7C1317AV18 and CY7C1319AV18 and also BWS<sub>2</sub>, BWS<sub>3</sub> in the case of CY7C1321AV18 can be altered on different portions of a write cycle, as long as the set-up and hold requirements are achieved.</u> ## **Maximum Ratings** (Above which the useful life may be impaired.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied .. –55°C to +125°C Supply Voltage on V<sub>DD</sub> Relative to GND...... –0.5V to +2.9V DC Applied to Outputs in High-Z...... –0.5V to V<sub>DDQ</sub> + 0.5V | Current into Outputs (LOW) | . 20 mA | |--------------------------------------------------|---------| | Static Discharge Voltage (MIL-STD-883, M 3015) > | 2001V | | Latch-up Current> | 200 mA | ## **Operating Range** | Range | Ambient<br>Temperature | <b>V</b> <sub>DD</sub> <sup>[10]</sup> | <b>V</b> DDQ <sup>[10]</sup> | |-------|------------------------|----------------------------------------|------------------------------| | Com'l | 0°C to +70°C | 1.8 ± 0.1V | 1.4V to V <sub>DD</sub> | ## Electrical Characteristics Over the Operating Range<sup>[11]</sup> ## **DC Electrical Characteristics** | Parameter | Description | Test Condition | ıs | Min. | Тур. | Max. | Unit | |----------------------|-----------------------------------------|--------------------------------------------------------------------------|-------------|----------------------------|------|------------------------|------| | $V_{DD}$ | Power Supply Voltage | | | 1.7 | 1.8 | 1.9 | V | | $V_{DDQ}$ | I/O Supply Voltage | | | 1.4 | 1.5 | $V_{DD}$ | V | | V <sub>OH</sub> | Output HIGH Voltage | Note 12 | | V <sub>DDQ</sub> /2 – 0.12 | | $V_{DDQ}/2 + 0.12$ | V | | $V_{OL}$ | Output LOW Voltage | Note 13 | | V <sub>DDQ</sub> /2 – 0.12 | | $V_{DDQ}/2 + 0.12$ | V | | V <sub>OH(LOW)</sub> | Output HIGH Voltage | $I_{OH} = -0.1 \text{ mA}$ , Nominal I | mpedance | V <sub>DDQ</sub> – 0.2 | | $V_{\mathrm{DDQ}}$ | V | | $V_{OL(LOW)}$ | Output LOW Voltage | $I_{OL}$ = 0.1 mA, Nominal Ir | npedance | $V_{SS}$ | | 0.2 | V | | $V_{IH}$ | Input HIGH Voltage[9] | | | V <sub>REF</sub> + 0.1 | | V <sub>DDQ</sub> + 0.3 | V | | $V_{IL}$ | Input LOW Voltage <sup>[9, 14]</sup> | | | -0.3 | | V <sub>REF</sub> – 0.1 | V | | V <sub>IN</sub> | Clock Input Voltage | | | -0.3 | | V <sub>DD</sub> + 0.3 | V | | I <sub>X</sub> | Input Load Current | $GND \leq V_I \leq V_{DDQ}$ | | <b>-</b> 5 | | 5 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_I \le V_{DDQ}$ , Output | ıt Disabled | <b>-</b> 5 | | 5 | μΑ | | $V_{REF}$ | Input Reference Voltage <sup>[15]</sup> | Typical Value = 0.75V | | 0.68 | 0.75 | 0.95 | V | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply | $V_{DD} = Max., I_{OUT} = 0 mA,$ | 167 MHz | | | 700 | mA | | ļ | | $f = f_{MAX} = 1/t_{CYC}$ | 200 MHz | | | 750 | mA | | ļ | | | 250 MHz | | | 800 | mA | | I <sub>SB1</sub> | Automatic | Max. V <sub>DD</sub> , both ports | 167 MHz | | | 450 | mA | | | Power-down<br>Current | Deselected, $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX} =$ | 200 MHz | | | 470 | mA | | | Outton | 1/t <sub>CYC</sub> , Inputs Static | 250 MHz | | | 490 | mA | ## **AC Input Requirements** | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Unit | |-----------|------------------------------|-----------------|------------------------|------|------------------------|------| | $V_{IH}$ | Input High (Logic 1) Voltage | | V <sub>REF</sub> + 0.2 | _ | _ | V | | $V_{IL}$ | Input Low (Logic 0) Voltage | | _ | _ | V <sub>REF</sub> – 0.2 | V | ## Thermal Resistance<sup>[16]</sup> | Parameter | Description | Test Conditions | 165 FBGA Package | Unit | |-------------------|------------------------------------------|-----------------------------------------------------------------------|------------------|------| | $\Theta_{\sf JA}$ | Thermal Resistance (Junction to Ambient) | | 16.7 | °C/W | | $\Theta_{\sf JC}$ | i i neimai Resisiance Giunciion io Case) | ods and procedures for measuring thermal impedance, per EIA / JESD51. | 2.5 | °C/W | #### Notes: - 9. Overshoot: $V_{IH}(AC) \le V_{DD} + 0.85V$ (Pulse width less than $t_{TCYC}/2$ ); Undershoot $V_{IL}(AC) > -1.5V$ (Pulse width less than $t_{TCYC}/2$ ). 10. Power-up: Assumes a linear ramp from 0V to $V_{DD}(Min.)$ within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} < V_{DD}$ . - 11. All voltage referenced to ground. - 12. Outputs are impedance controlled. $I_{OH} = -(V_{DDQ}/2)/(RQ/5)$ for values of $175\Omega \le RQ \le 350\Omega$ . 13. Outputs are impedance controlled. $I_{OL} = -(V_{DDQ}/2)/(RQ/5)$ for values of $175\Omega \le RQ \le 350\Omega$ . 14. This spec is for all inputs except C and C Clock. For C and C Clock, $V_{IL}(Max.) = V_{REF} 0.2V$ . - 15. $V_{REF}$ (Min.) = 0.68V or 0.46 $V_{DDQ}$ , whichever is larger, $V_{REF}$ (Max.) = 0.95V or 0.54 $V_{DDQ}$ , whichever is smaller. 16. Tested initially and after any design or process change that may affect these parameters. ## Capacitance<sup>[16]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|-------------------------|---------------------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 5 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | V <sub>DD</sub> = 1.8V<br>V <sub>DDQ</sub> = 1.5V | 6 | pF | | C <sub>O</sub> | Output Capacitance | V DDQ 1.5 V | 7 | pF | ## **AC Test Loads and Waveforms** ## Switching Characteristics Over the Operating Range [17, 18] | Cyprose | Cypress Consortium | | 250 MHz | | 200 MHz | | 167 MHz | | | |--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|---------|------|---------|------|------| | Parameter | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>CYC</sub> | t <sub>KHKH</sub> | K Clock and C Clock Cycle Time | 4.0 | 6.3 | 5.0 | 7.9 | 6.0 | 8.4 | ns | | t <sub>KH</sub> | t <sub>KHKL</sub> | Input Clock (K/K and C/C) HIGH | 1.6 | _ | 2.0 | - | 2.4 | _ | ns | | t <sub>KL</sub> | t <sub>KLKH</sub> | Input Clock (K/K and C/C) LOW | 1.6 | _ | 2.0 | - | 2.4 | _ | ns | | tĸн <del>к</del> н | t <sub>KHKH</sub> | K Clock Rise to $\overline{K}$ Clock Rise and C to $\overline{C}$ Rise (rising edge to rising edge) | 1.8 | _ | 2.2 | _ | 2.7 | _ | ns | | t <sub>KHCH</sub> | t <sub>KHCH</sub> | $K/\overline{K}$ Clock Rise to $C/\overline{C}$ Clock Rise (rising edge to rising edge) | 0.0 | 1.8 | 0.0 | 2.3 | 0.0 | 2.8 | ns | | Set-up Time | es | | | | ı | | | | | | t <sub>SA</sub> | t <sub>SA</sub> | Address Set-up to K Clock Rise | 0.5 | _ | 0.6 | _ | 0.7 | _ | ns | | t <sub>SC</sub> | t <sub>SC</sub> | Control Set-up to Clock (K, K) Rise (LD, R/W) | 0.5 | _ | 0.6 | - | 0.7 | _ | ns | | t <sub>SCDDR</sub> | t <sub>SC</sub> | $\frac{\texttt{Double} \texttt{Data} \texttt{Rate} \texttt{Control} \texttt{Set}\text{-up to Clock} (\texttt{K}, \overline{\texttt{K}}) \texttt{Rise}}{(\texttt{BWS}_0, \texttt{BWS}_1, \texttt{BWS}_2, \texttt{BWS}_3)}$ | 0.35 | _ | 0.4 | _ | 0.5 | _ | ns | | t <sub>SD</sub> | t <sub>SD</sub> | $D_{[X:0]}$ Set-up to Clock (K and $\overline{K}$ ) Rise | 0.35 | _ | 0.4 | - | 0.5 | _ | ns | | <b>Hold Times</b> | | | | | ı | | | | | | t <sub>HA</sub> | t <sub>HA</sub> | Address Hold after Clock (K and K) Rise | 0.5 | _ | 0.6 | _ | 0.7 | _ | ns | | t <sub>HC</sub> | t <sub>HC</sub> | Control Hold after Clock (K and K) Rise (LD, R/W) | 0.5 | - | 0.6 | - | 0.7 | _ | ns | | t <sub>HCDDR</sub> | t <sub>HC</sub> | $\begin{array}{c} \text{Doubl\underline{e} Data Rate Control Hold after Clock (K and \overline{K})} \\ \text{Rise (BWS}_0, \ \text{BWS}_1, \ \text{BWS}_2, \ \text{BWS}_3) \end{array}$ | 0.35 | _ | 0.4 | _ | 0.5 | _ | ns | | t <sub>HD</sub> | t <sub>HD</sub> | D <sub>[X:0]</sub> Hold after Clock (K and K) Rise | 0.35 | _ | 0.4 | _ | 0.5 | _ | ns | ## Notes: <sup>Notes: 17. All devices can operate at clock frequencies as low as 119 MHz. When a part with a maximum frequency above 133 MHz is operating at a lower clock frequency, it requires the input timings of the frequency range in which it is being operated and will output data with the output timings of that frequency range. 18. Unless otherwise noted, test conditions assume signal transition time of 2V/ns, timing reference levels of 0.75V, V<sub>REF</sub> = 0.75V, RQ = 250Ω, V<sub>DDQ</sub> = 1.5V, input pulse levels of 0.25V to 1.25V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and load capacitance shown in (a) of AC Test Loads. 19. t<sub>CHZ</sub>, t<sub>CLZ</sub>, are specified with a load capacitance of 5 pF as in (b) of AC Test Loads. Transition is measured ± 100 mV from steady-state voltage. 20. At any given voltage and temperature t<sub>CHZ</sub> is less than t<sub>CLZ</sub> and t<sub>CHZ</sub> less than t<sub>CO</sub>.</sup> # **Switching Characteristics** Over the Operating Range (continued)<sup>[17, 18]</sup> | Cypress | Consortium | 250 MHz 200 M | | MHz 167 MHz | | | | | | |-----------------------|-----------------------|-----------------------------------------------------------------|-------|-------------|-------|------|-------|------|-------------| | Parameter | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | <b>Output Tim</b> | es | | | | | | • | | • | | t <sub>CO</sub> | t <sub>CHQV</sub> | C/C Clock Rise (or K/K in single clock mode) to Data Valid | _ | 0.45 | _ | 0.45 | _ | 0.50 | ns | | t <sub>DOH</sub> | t <sub>CHQX</sub> | Data Output Hold after Output C/C Clock Rise (Active to Active) | -0.45 | - | -0.45 | _ | -0.50 | _ | ns | | t <sub>CCQO</sub> | t <sub>CHCQV</sub> | C/C Clock Rise to Echo Clock Valid | _ | 0.45 | _ | 0.45 | _ | 0.50 | ns | | t <sub>CQOH</sub> | t <sub>CHCQX</sub> | Echo Clock Hold after C/C Clock Rise | -0.45 | - | -0.45 | _ | -0.50 | _ | ns | | t <sub>CQD</sub> | t <sub>CQHQV</sub> | Echo Clock High to Data Valid | _ | 0.30 | _ | 0.35 | _ | 0.40 | ns | | t <sub>CQDOH</sub> | t <sub>CQHQX</sub> | Echo Clock High to Data Invalid | -0.30 | _ | -0.35 | _ | -0.40 | _ | ns | | t <sub>CHZ</sub> | t <sub>CHZ</sub> | Clock (C and C) Rise to High-Z (Active to High-Z)[19, 20] | _ | 0.45 | _ | 0.45 | _ | 0.50 | ns | | t <sub>CLZ</sub> | t <sub>CLZ</sub> | Clock (C and C) Rise to Low-Z <sup>[19, 20]</sup> | -0.45 | - | -0.45 | _ | -0.50 | _ | ns | | DLL Timing | ) | | | | | | | | | | t <sub>KC Var</sub> | t <sub>KC Var</sub> | Clock Phase Jitter | _ | 0.20 | _ | 0.20 | _ | 0.20 | ns | | t <sub>KC lock</sub> | t <sub>KC lock</sub> | DLL Lock Time (K, C) | 1024 | _ | 1024 | _ | 1024 | _ | Cy-<br>cles | | t <sub>KC Reset</sub> | t <sub>KC Reset</sub> | K Static to DLL Reset | 30 | | 30 | | 30 | | ns | # Switching Waveforms<sup>[21, 22, 23]</sup> #### Notes: - 21. Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, i.e., A0+1. - 22. Output are disabled (High-Z) one clock cycle after a NOP. - 23. In this example, if address A2 = A1, then data Q20 = D10 and Q21 = D11. Write data is forwarded immediately as read results. This note applies to the whole diagram. ## IEEE 1149.1 Serial Boundary Scan (JTAG) These SRAMs incorporate a serial boundary scan test access port (TAP) in the FBGA package. This part is fully compliant with IEEE Standard #1149.1-1900. The TAP operates using JEDEC standard 1.8V I/O logic levels. ### **Disabling the JTAG Feature** It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (V\_{SS}) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $V_{DD}$ through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device. #### Test Access Port—Test Clock The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. ### **Test Mode Select** The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this pin unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level. ### Test Data-In (TDI) The TDI pin is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) on any register. #### Test Data-Out (TDO) The TDO output pin is used to serially clock data-out from the registers. The output is active depending upon the current state of the TAP state machine (see Instruction codes). The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. ## **Performing a TAP Reset** A Reset is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a high-Z state. ## **TAP Registers** Registers are connected between the TDI and TDO pins and allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK. Data is output on the TDO pin on the falling edge of TCK. #### Instruction Register Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins as shown in TAP Controller Block Diagram. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the Capture IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board level serial test path. #### Bypass Register To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW $(V_{SS})$ when the BYPASS instruction is executed. #### Boundary Scan Register The boundary scan register is connected to all of the input and output pins on the SRAM. Several no connect (NC) pins are also included in the scan register to reserve pins for higher density devices. The boundary scan register is loaded with the contents of the RAM Input and Output ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the Input and Output ring. The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. ## Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table. #### **TAP Instruction Set** Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Code table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO pins. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO pins and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. #### SAMPLE Z The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO pins when the TAP controller is in a Shift-DR state. The SAMPLE Z command puts the output bus into a High-Z state until the next command is given during the "Update IR" state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When the SAMPLE/PRELOAD instructions are loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and output pins is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 10 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture set-up plus hold times ( $t_{CS}$ and $t_{CH}$ ). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture <u>all other signals and simply ignore the value of the CK and CK captured in the boundary scan register.</u> Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. PRELOAD allows an initial data pattern to be placed at the latched parallel outputs of the boundary scan register cells prior to the selection of another boundary scan test operation. The shifting of data for the SAMPLE and PRELOAD phases can occur concurrently when required—that is, while data captured is shifted out, the preloaded data can be shifted in. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. ## **EXTEST** The EXTEST instruction enables the preloaded data to be driven out through the system output pins. This instruction also selects the boundary scan register to be connected for serial access between the TDI and TDO in the shift-DR controller state. #### EXTEST Output Bus Three-State IEEE Standard 1149.1 mandates that the TAP controller be able to put the output bus into a three-state mode. The boundary scan register has a special bit located at bit #47. When this scan cell, called the "extest output bus three-state", is latched into the preload register during the "Update-DR" state in the TAP controller, it will directly control the state of the output (Q-bus) pins, when the EXTEST is entered as the current instruction. When HIGH, it will enable the output buffers to drive the output bus. When LOW, this bit will place the output bus into a High-Z condition. This bit can be set by entering the SAMPLE/PRELOAD or EXTEST command, and then shifting the desired bit into that cell, during the "Shift-DR" state. During "Update-DR", the value loaded into that shift-register cell will latch into the preload register. When the EXTEST instruction is entered, this bit will directly control the output Q-bus pins. Note that this bit is pre-set HIGH to enable the output when the device is powered-up, and also when the TAP controller is in the "Test-Logic-Reset" state. ## Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. ## TAP Controller State Diagram<sup>[24]</sup> #### Note: 24. The 0/1 next to each state represents the value at TMS at the rising edge of TCK. ## **TAP Controller Block Diagram** TAP Electrical Characteristics Over the Operating Range<sup>[11, 9, 25]</sup> | Parameter | Description | Test Conditions | Min. | Max. | Unit | |------------------|------------------------------|----------------------------|---------------------|-----------------------|------| | V <sub>OH1</sub> | Output HIGH Voltage | $I_{OH} = -2.0 \text{ mA}$ | 1.4 | | V | | V <sub>OH2</sub> | Output HIGH Voltage | $I_{OH} = -100 \mu A$ | 1.6 | | V | | V <sub>OL1</sub> | Output LOW Voltage | I <sub>OL</sub> = 2.0 mA | | 0.4 | V | | V <sub>OL2</sub> | Output LOW Voltage | I <sub>OL</sub> = 100 μA | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 0.65V <sub>DD</sub> | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage | | -0.3 | 0.35V <sub>DD</sub> | V | | I <sub>X</sub> | Input and OutputLoad Current | $GND \leq V_I \leq V_{DD}$ | -5 | 5 | μА | TAP AC Switching Characteristics Over the Operating Range [26, 27] | Parameter | Description | Min. | Max. | Unit | |-------------------|------------------------------|------|------|------| | t <sub>TCYC</sub> | TCK Clock Cycle Time | 100 | | ns | | t <sub>TF</sub> | TCK Clock Frequency | | 10 | MHz | | t <sub>TH</sub> | TCK Clock HIGH | 40 | | ns | | t <sub>TL</sub> | TCK Clock LOW | 40 | | ns | | Set-up Times | S | | | | | t <sub>TMSS</sub> | TMS Set-up to TCK Clock Rise | 10 | | ns | | t <sub>TDIS</sub> | TDI Set-up to TCK Clock Rise | 10 | | ns | | t <sub>CS</sub> | Capture Set-up to TCK Rise | 10 | | ns | <sup>25.</sup> These characteristics pertain to the TAP inputs (TMS, TCK, TDI and TDO). Parallel load levels are specified in the Electrical Characteristics table. <sup>26.</sup> $t_{CS}$ and $t_{CH}$ refer to the set-up and hold time requirements of latching data from the boundary scan register. 27. Test conditions are specified using the load in TAP AC test conditions. $t_R/t_F$ = 1 ns. # $\textbf{TAP AC Switching Characteristics} \ \ \text{Over the Operating Range } \ (\text{continued})^{[26,\ 27]}$ | Parameter | Description | Min. | Max. | Unit | |-------------------|-------------------------------|------|------|------| | Hold Times | | | | | | t <sub>TMSH</sub> | TMS Hold after TCK Clock Rise | 10 | | ns | | t <sub>TDIH</sub> | TDI Hold after Clock Rise | 10 | | ns | | t <sub>CH</sub> | Capture Hold after Clock Rise | 10 | | ns | | Output Times | 5 | | | | | t <sub>TDOV</sub> | TCK Clock LOW to TDO Valid | | 20 | ns | | t <sub>TDOX</sub> | TCK Clock LOW to TDO Invalid | 0 | | ns | # TAP Timing and Test Conditions<sup>[27]</sup> # **Identification Register Definitions** | | | Value | | | |---------------------------|-------------------|-------------------|-------------------|----------------------------------------------| | Instruction Field | CY7C1317AV18 | CY7C1319AV18 | CY7C1321AV18 | Description | | Revision Number (31:29) | 000 | 000 | 000 | Version number. | | Cypress Device ID (28:12) | 11010100011000101 | 11010100011010101 | 11010100011100101 | Defines the type of SRAM. | | Cypress JEDEC ID (11:1) | 00000110100 | 00000110100 | 00000110100 | Allows unique identification of SRAM vendor. | | ID Register Presence (0) | 1 | 1 | 1 | Indicate the presence of an ID register. | ## **Scan Register Sizes** | Register Name | Bit Size | |---------------|----------| | Instruction | 3 | | Bypass | 1 | | ID | 32 | | Boundary Scan | 107 | ## **Instruction Codes** | Instruction | Code | Description | |----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures the Input/Output ring contents. | | IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operation. | | SAMPLE Z | 010 | Captures the Input/Output contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a High-Z state. | | RESERVED | 011 | Do Not Use: This instruction is reserved for future use. | | SAMPLE/PRELOAD | 100 | Captures the Input/Output ring contents. Places the boundary scan register between TDI and TDO. Does not affect the SRAM operation. | | RESERVED | 101 | Do Not Use: This instruction is reserved for future use. | | RESERVED | 110 | Do Not Use: This instruction is reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operation. | # **Boundary Scan Order** | Bit # | Bump ID | | |-------|---------|--| | 0 | 6R | | | 1 | 6P | | | 2 | 6N | | | 3 | 7P | | | 4 | 7N | | | 5 | 7R | | | 6 | 8R | | | 7 | 8P | | | 8 | 9R | | | 9 | 11P | | | 10 | 10P | | | 11 | 10N | | | 12 | 9P | | | 13 | 10M | | | 14 | 11N | | # **Boundary Scan Order** (continued) | Bit # | Bump ID | | | |-------|---------|--|--| | 15 | 9M | | | | 16 | 9N | | | | 17 | 11L | | | | 18 | 11M | | | | 19 | 9L | | | | 20 | 10L | | | | 21 | 11K | | | | 22 | 10K | | | | 23 | 9J | | | | 24 | 9K | | | | 25 | 10J | | | | 26 | 11J | | | | 27 | 11H | | | | 28 | 10G | | | | 29 | 9G | | | # **Boundary Scan Order** (continued) | Bit # | Bump ID | | | |-------|----------|--|--| | 30 | 11F | | | | 31 | 11G | | | | 32 | 9F | | | | 33 | 10F | | | | 34 | 11E | | | | 35 | 10E | | | | 36 | 10D | | | | 37 | 9E | | | | 38 | 10C | | | | 39 | 11D | | | | 40 | 9C | | | | 41 | 9D | | | | 42 | 11B | | | | 43 | 11C | | | | 43 | 9B | | | | 45 | 10B | | | | | 11A | | | | 46 | | | | | 47 | Internal | | | | 48 | 9A | | | | 49 | 8B | | | | 50 | 7C | | | | 51 | 6C | | | | 52 | 8A | | | | 53 | 7A | | | | 54 | 7B | | | | 55 | 6B | | | | 56 | 6A | | | | 57 | 5B | | | | 58 | 5A | | | | 59 | 4A | | | | 60 | 5C | | | | 61 | 4B | | | | 62 | 3A | | | | 63 | 1H | | | | 64 | 1A | | | | 65 | 2B | | | | 66 | 3B | | | | 67 | 1C | | | | 68 | 1B | | | | 69 | 3D | | | | 70 | 3C | | | | 71 | 1D | | | | 72 | 2C | | | | 73 | 3E | | | # **Boundary Scan Order** (continued) | Bit # | Bump ID | | | |-------|---------|--|--| | 74 | 2D | | | | 75 | 2E | | | | 76 | 1E | | | | 77 | 2F | | | | 78 | 3F | | | | 79 | 1G | | | | 80 | 1F | | | | 81 | 3G | | | | 82 | 2G | | | | 83 | 1J | | | | 84 | 2J | | | | 85 | 3K | | | | 86 | 3J | | | | 87 | 2K | | | | 88 | 1K | | | | 89 | 2L | | | | 90 | 3L | | | | 91 | 1M | | | | 92 | 1L | | | | 93 | 3N | | | | 94 | 3M | | | | 95 | 1N | | | | 96 | 2M | | | | 97 | 3P | | | | 98 | 2N | | | | 99 | 2P | | | | 100 | 1P | | | | 101 | 3R | | | | 102 | 4R | | | | 103 | 4P | | | | 104 | 5P | | | | 105 | 5N | | | | 106 | 5R | | | ## **Ordering Information** | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|---------------------|-----------------|-----------------------|--------------------| | 250 | CY7C1317AV18-250BZC | BB165D | 13 x 15 x 1.4 mm FBGA | Commercial | | | CY7C1319AV18-250BZC | ] | | | | | CY7C1321AV18-250BZC | 1 | | | | 200 | CY7C1317AV18-200BZC | BB165D | 13 x 15 x 1.4 mm FBGA | Commercial | | | CY7C1319AV18-200BZC | ] | | | | | CY7C1321AV18-200BZC | 1 | | | | 167 | CY7C1317AV18-167BZC | BB165D | 13 x 15 x 1.4 mm FBGA | Commercial | | | CY7C1319AV18-167BZC | ] | | | | | CY7C1321AV18-167BZC | | | | ## **Package Diagram** #### 165 FBGA 13 x 15 x 1.40 mm BB165D QDR™ SRAMs and Quad Data Rate™ SRAMs comprise a new family of products developed by Cypress, Hitachi, IDT, Micron, NEC and Samsung technology. All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | Document Title: CY7C1317AV18/CY7C1319AV18/CY7C1321AV18 18-Mbit DDR™-II SRAM 4-Word Burst Architecture Document Number: 38-05500 | | | | | |---------------------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|-----------------------------------------| | Rev. | Ecn No. | Issue Date | Orig. of<br>Change | Description of Change | | ** | 208407 | see ECN | DIM | New Data Sheet | | *A | 230396 | see ECN | VBL | Upload datasheet to the internet | | *B | 253709 | see ECN | DIM | Corrected "Switching Waveforms" diagram |