

# 64K x 18 Synchronous Burst RAM **Pipelined Output**

#### **Features**

- Fast access times: 5, 6, 7, and 8 ns
- Fast clock speed: 100, 83, 66, and 50 MHz
- Provide high-performance 3-1-1-1 access rate
- · Fast OE access times: 5 and 6 ns
- · Optimal for performance (two cycle chip deselect, depth expansion without wait state)
- Single +3.3V –5 to +10% power supply
- 5V tolerant inputs except I/Os
- Clamp diodes to V<sub>SSQ</sub> at all inputs and outputs
- · Common data inputs and data outputs
- Byte Write Enable and Global Write control
- · Three chip enables for depth expansion and address pipeline
- · Address, control, input, and output pipeline registers
- Internally self-timed Write Cycle
- · Write pass-through capability
- Burst control pins (interleaved or linear burst sequence)
- Automatic power-down for portable applications
- · High-density, high-speed packages
- Low capacitive bus loading
- High 30-pF output drive capability at rated access time

#### **Functional Description**

The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced double-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high valued resistors.

The CY7C1298A/GVT7164C18 SRAM integrates 65536x18 SRAM cells with advanced synchronous peripheral circuitry and a 2-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE), depth-expansion Chip Enables (CE2 and CE2), burst control inputs (ADSC, ADSP, and ADV), Write Enables (WEL, WEH, and BWE), and Global Write (GW).

Asynchronous inputs include the Output Enable (OE) and Burst Mode Control (MODE). The data outputs (Q), enabled by OE, are also asynchronous.

Addresses and chip enables are registered with either Address Status Processor (ADSP) or Address Status Controller (ADSC) input pins. Subsequent burst addresses can be internally generated as controlled by the burst advance pin (ADV).

Address, data inputs, and write controls are registered on-chip to initiate self-timed Write cycle. Write cycles can be one to four bytes wide as controlled by the write control inputs. Individual byte write allows individual byte to be written. WEL controls DQ1-DQ8 and DQP1. WEH controls DQ9-DQ16 and DQP2. WEL and WEH can be active only with BWE being LOW. GW being LOW causes all bytes to be written. This device also incorporates Write pass-through capability and pipelined enable circuit for better system performance.

The CY7C1298A/GVT7164C18 operates from a +3.3V power supply. All inputs and outputs are TTL-compatible. The device is ideally suited for 486, Pentium®, 680x0, and PowerPC™ systems and for systems that are benefited from a wide synchronous data bus.

#### **Selection Guide**

|                                   | 7C1298A-100<br>7164C18-5 | 7C1298A-83<br>7164C18-6 | 7C1298A-66<br>7164C18-7 | 7C1298A-50<br>7164C18-8 |
|-----------------------------------|--------------------------|-------------------------|-------------------------|-------------------------|
| Maximum Access Time (ns)          | 5                        | 6                       | 7                       | 8                       |
| Maximum Operating Current (mA)    | 360                      | 315                     | 270                     | 225                     |
| Maximum CMOS Standby Current (mA) | 2                        | 2                       | 2                       | 2                       |

Pentium is a registered trademark of Intel Corporation.

PowerPC is a trademark of International Business Machines, Inc.





Note:

1. The Functional Block Diagram illustrates simplified device operation. See Truth Table, pin descriptions and timing diagrams for detailed information.



### **Pin Configuration**



### **Pin Descriptions**

| QFP Pins                                                              | Pin Name | Туре                  | Description                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------|----------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 37, 36, 35, 34, 33, 32,<br>100, 99, 82, 81, 80,<br>48, 47, 46, 45, 44 | A0–A15   | Input-<br>Synchronous | Addresses: These inputs are registered and must meet the set-up and hold times around the rising edge of CLK. The burst counter generates internal addresses associated with A0 and A1, during burst cycle and wait cycle.                              |
| 93, 94                                                                | WEL, WEH | Input-<br>Synchronous | Byte Write Enables: A byte write enable is LOW for a Write cycle and HIGH for a Read cycle. WEL controls DQ1–DQ8 and DQP1. WEH controls DQ9–DQ16 and DQP2. Data I/O are high-impedance if either of these inputs are LOW, conditioned by BWE being LOW. |
| 87                                                                    | BWE      | Input-<br>Synchronous | Write Enable: This active LOW input gates byte write operations and must meet the set-up and hold times around the rising edge of CLK.                                                                                                                  |
| 88                                                                    | GW       | Input-<br>Synchronous | Global Write: This active LOW input allows a full 18-bit Write to occur independent of the BWE and WEn lines and must meet the set-up and hold times around the rising edge of CLK.                                                                     |
| 89                                                                    | CLK      | Input-<br>Synchronous | Clock: This signal registers the addresses, data, chip enables, write control and burst control inputs on its rising edge. All synchronous inputs must meet set-up and hold times around the clock's rising edge.                                       |
| 98                                                                    | CE       | Input-<br>Synchronous | Chip Enable: This active LOW input is used to enable the device and to gate ADSP.                                                                                                                                                                       |
| 92                                                                    | CE2      | Input-<br>Synchronous | Chip Enable: This active LOW input is used to enable the device.                                                                                                                                                                                        |
| 97                                                                    | CE2      | Input-<br>Synchronous | Chip Enable: This active HIGH input is used to enable the device.                                                                                                                                                                                       |



## Pin Descriptions (continued)

| QFP Pins                                                                                | Pin Name         | Туре                  | Description                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------------|------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 86                                                                                      | ŌĒ               | Input                 | Output Enable: This active LOW asynchronous input enables the data output drivers.                                                                                                                                    |
| 83                                                                                      | ADV              | Input-<br>Synchronous | Address Advance: This active LOW input is used to control the internal burst counter. A HIGH on this pin generates wait cycle (no address advance).                                                                   |
| 84                                                                                      | ADSP             | Input-<br>Synchronous | Address Status Processor: This active LOW input, along with $\overline{\text{CE}}$ being LOW, causes a new external address to be registered and a Read cycle is initiated using the new address.                     |
| 85                                                                                      | ADSC             | Input-<br>Synchronous | Address Status Controller: This active LOW input causes device to be deselected or selected along with new external address to be registered. A Read or Write cycle is initiated depending upon write control inputs. |
| 31                                                                                      | MODE             | Input-<br>Static      | Mode: This input selects the burst sequence. A LOW on this pin selects Linear Burst. A NC or HIGH on this pin selects Interleaved Burst.                                                                              |
| 64                                                                                      | ZZ               | Input-<br>Static      | Snooze: LOW or NC for normal operation. HIGH for low-power standby.                                                                                                                                                   |
| 58, 59, 62, 63, 68, 69,<br>72, 73, 8, 9, 12, 13,<br>18, 19, 22, 23                      | DQ1-DQ16         | Input/<br>Output      | Data Inputs/Outputs: Low Byte is DQ1–DQ8. HIgh Byte is DQ9–DQ16. Input data must meet set-up and hold times around the rising edge of CLK.                                                                            |
| 74, 24                                                                                  | DQP1,<br>DQP2    | Input/<br>Output      | Parity Inputs/Outputs: DQP1 is parity bit for DQ1–DQ8 and DQP2 is parity bit for DQ9–DQ16.                                                                                                                            |
| 14, 15, 41, 65, 91                                                                      | V <sub>CC</sub>  | Supply                | Power Supply: +3.3V –5% and +10%.                                                                                                                                                                                     |
| 17, 40, 67, 90                                                                          | V <sub>SS</sub>  | Ground                | Ground: GND.                                                                                                                                                                                                          |
| 4, 11, 20, 27, 54, 61,<br>70, 77                                                        | V <sub>CCQ</sub> | I/O Supply            | Output Buffer Supply: +3.3V –5% and +10%.                                                                                                                                                                             |
| 5, 10, 21, 26, 55, 60,<br>71, 76                                                        | V <sub>SSQ</sub> | I/O Ground            | Output Buffer Ground: GND.                                                                                                                                                                                            |
| 1–3, 6, 7, 16, 25,<br>28–30, 38, 39, 42, 43,<br>49–53, 56, 57, 66, 75,<br>78–79, 95, 96 | NC               | -                     | No Connect: These signals are not internally connected.                                                                                                                                                               |

## Burst Address Table (MODE = $NC/V_{CC}$ )

| First<br>Address<br>(external) | Second<br>Address<br>(internal) | Third<br>Address<br>(internal) | Fourth<br>Address<br>(internal) |
|--------------------------------|---------------------------------|--------------------------------|---------------------------------|
| AA00                           | AA01                            | AA10                           | AA11                            |
| AA01                           | AA00                            | AA11                           | AA10                            |
| AA10                           | AA11                            | AA00                           | AA01                            |
| AA11                           | AA10                            | AA01                           | AA00                            |

## **Burst Address Table (MODE = GND)**

| First<br>Address<br>(external) | Second<br>Address<br>(internal) | Third<br>Address<br>(internal) | Fourth<br>Address<br>(internal) |
|--------------------------------|---------------------------------|--------------------------------|---------------------------------|
| AA00                           | AA01                            | AA10                           | AA11                            |
| AA01                           | AA10                            | AA11                           | AA00                            |
| AA10                           | AA11                            | AA00                           | AA01                            |
| AA11                           | AA00                            | AA01                           | AA10                            |

#### **Partial Truth Table for Read/Write**

| Function        | GW | BWE | WEH | WEL |
|-----------------|----|-----|-----|-----|
| READ            | Н  | Н   | Х   | Х   |
| READ            | Н  | L   | Н   | Н   |
| WRITE one byte  | Н  | L   | L   | Н   |
| WRITE all bytes | Н  | L   | L   | L   |
| WRITE all bytes | L  | X   | Х   | X   |



### **Truth Table**<sup>[2, 3, 4, 5, 6, 7, 8]</sup>

| Operation                    | Address<br>Used | CE | CE2 | CE2 | ADSP | ADSC | ADV | WRITE | ŌĒ | CLK | DQ     |
|------------------------------|-----------------|----|-----|-----|------|------|-----|-------|----|-----|--------|
| Deselected Cycle, Power Down | None            | Н  | Х   | Х   | Х    | L    | Х   | Х     | Х  | L-H | High-Z |
| Deselected Cycle, Power Down | None            | L  | Х   | L   | L    | Х    | Х   | Х     | Х  | L-H | High-Z |
| Deselected Cycle, Power Down | None            | L  | Н   | Χ   | L    | Х    | X   | Х     | Χ  | L-H | High-Z |
| Deselected Cycle, Power Down | None            | L  | Χ   | L   | Н    | L    | X   | Х     | Χ  | L-H | High-Z |
| Deselected Cycle, Power Down | None            | L  | Н   | Χ   | Н    | L    | X   | Х     | Χ  | L-H | High-Z |
| READ Cycle, Begin Burst      | External        | L  | L   | Н   | L    | Х    | X   | Х     | L  | L-H | Q      |
| READ Cycle, Begin Burst      | External        | L  | L   | Н   | L    | Х    | X   | Х     | Н  | L-H | High-Z |
| WRITE Cycle, Begin Burst     | External        | L  | L   | Н   | Н    | L    | X   | L     | Χ  | L-H | D      |
| READ Cycle, Begin Burst      | External        | L  | L   | Н   | Н    | L    | Х   | Н     | L  | L-H | Q      |
| READ Cycle, Begin Burst      | External        | L  | L   | Н   | Н    | L    | Х   | Н     | Н  | L-H | High-Z |
| READ Cycle, Continue Burst   | Next            | Х  | Х   | Х   | Н    | Н    | L   | Н     | L  | L-H | Q      |
| READ Cycle, Continue Burst   | Next            | Х  | Х   | Х   | Н    | Н    | L   | Н     | Н  | L-H | High-Z |
| READ Cycle, Continue Burst   | Next            | Н  | Х   | Х   | Х    | Н    | L   | Н     | L  | L-H | Q      |
| READ Cycle, Continue Burst   | Next            | Н  | Х   | Х   | Х    | Н    | L   | Н     | Н  | L-H | High-Z |
| WRITE Cycle, Continue Burst  | Next            | Х  | Х   | Х   | Н    | Н    | L   | L     | Χ  | L-H | D      |
| WRITE Cycle, Continue Burst  | Next            | Н  | Х   | Х   | Х    | Н    | L   | L     | Χ  | L-H | D      |
| READ Cycle, Suspend Burst    | Current         | Х  | Х   | Х   | Н    | Н    | Н   | Н     | L  | L-H | Q      |
| READ Cycle, Suspend Burst    | Current         | Х  | Х   | Х   | Н    | Н    | Н   | Н     | Н  | L-H | High-Z |
| READ Cycle, Suspend Burst    | Current         | Н  | Х   | Х   | Х    | Н    | Н   | Н     | L  | L-H | Q      |
| READ Cycle, Suspend Burst    | Current         | Н  | Х   | Х   | Х    | Н    | Н   | Н     | Н  | L-H | High-Z |
| WRITE Cycle, Suspend Burst   | Current         | Х  | Х   | Х   | Н    | Н    | Н   | L     | Х  | L-H | D      |
| WRITE Cycle, Suspend Burst   | Current         | Н  | Х   | Х   | Х    | Н    | Н   | L     | Х  | L-H | D      |

### **Pass-Through Truth Table**

| Previous Cycle <sup>[9]</sup>                                      | Present Cycle             |                                                  |    |     | Next Cycle |                                   |
|--------------------------------------------------------------------|---------------------------|--------------------------------------------------|----|-----|------------|-----------------------------------|
| Operation                                                          | BWn                       | Operation                                        | CE | BWn | OE         | Operation                         |
| Initiate WRITE cycle, all bytes<br>Address = A(n-1), data = D(n-1) | All L <sup>[10, 11]</sup> | Initiate READ cycle<br>Register A(n), Q = D(n-1) | L  | Н   | L          | Read D(n)                         |
| Initiate WRITE cycle, all bytes<br>Address = A(n-1), data = D(n-1) | All L <sup>[10, 11]</sup> | No new cycle<br>Q = D(n-1)                       | Н  | Н   | L          | No carry-over from previous cycle |
| Initiate WRITE cycle, all bytes<br>Address = A(n-1), data = D(n-1) | All L <sup>[10, 11]</sup> | No new cycle<br>Q = High-Z                       | Н  | Н   | Н          | No carry-over from previous cycle |
| Initiate WRITE cycle, one byte Address = A(n-1), data = D(n-1)     | One L <sup>[10]</sup>     | No new cycle<br>Q = D(n-1) for one byte          | Н  | Н   | L          | No carry-over from previous cycle |

#### Notes:

- X means "don't care." H means logic HIGH. L means logic LOW. WRITE = L means [BWE + WEL\*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL\*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL \*WEH]\*GW equals LOW. WRITE = H means [BW

- For a write operation following a read operation, OE must be HIGH before the input data required set-up time plus High-Z time for OE and staying HIGH throughout the input data hold time.

  This device contains circuitry that will ensure the outputs will be in High-Z during power-up.

  ADSP LOW along with chip being selected always initiates a READ cycle at the L-H edge of CLK. A WRITE cycle can be performed by setting WRITE LOW for the CLK L-H edge of the subsequent wait cycle. Refer to Write timing diagram for clarification.

  Previous cycle may be any cycle (non-burst, burst, or wait).

  BWF is LOW for individual byte WRITE.

  GW LOW yields the same result for all-byte WRITE operation.
- 8.



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Voltage on V <sub>CC</sub> Supply Relative to V <sub>SS</sub> 0.5V to +4.6V |
|-----------------------------------------------------------------------------|
| V <sub>IN</sub>                                                             |
| Storage Temperature (plastic)55°C to +150                                   |
| Junction Temperature+150                                                    |

### 

### **Operating Range**

| Range | Ambient<br>Temperature <sup>[12]</sup> | <b>V<sub>CC</sub></b> <sup>[13,14]</sup> |
|-------|----------------------------------------|------------------------------------------|
| Com'l | 0°C to +70°C                           | 3.3V -5%/+10%                            |

#### **Electrical Characteristics** Over the Operating Range

| Parameter       | Description                                      | Test Conditions                                 | Min. | Max.                   | Unit |
|-----------------|--------------------------------------------------|-------------------------------------------------|------|------------------------|------|
| V <sub>IH</sub> | Input High (Logic 1) Voltage <sup>[15, 16]</sup> |                                                 | 2.0  | V <sub>CCQ</sub> + 0.3 | V    |
| V <sub>II</sub> | Input Low (Logic 0) Voltage <sup>[15, 16]</sup>  |                                                 | -0.3 | 0.8                    | V    |
| ILI             | Input Leakage Current <sup>[17]</sup>            | $0V \le V_{IN} \le V_{CC}$                      | -2   | 2                      | μΑ   |
| ILO             | Output Leakage Current                           | Output(s) disabled, $0V \le V_{OUT} \le V_{CC}$ | -2   | 2                      | μΑ   |
| V <sub>OH</sub> | Output High Voltage <sup>[15, 18]</sup>          | $I_{OH} = -4.0 \text{ mA}$                      | 2.4  |                        | V    |
| V <sub>OL</sub> | Output Low Voltage <sup>[15, 18]</sup>           | I <sub>OL</sub> = 8.0 mA                        |      | 0.4                    | V    |
| V <sub>CC</sub> | Supply Voltage <sup>[15]</sup>                   |                                                 | 3.1  | 3.6                    | V    |

| Parameter        | Description                                                   | Conditions                                                                                                                                          | Тур. | 100<br>MHz<br>-5 | 83<br>MHz<br>-6 | 66<br>MHz<br>-7 | 50<br>MHz<br>-8 | Unit |
|------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|-----------------|-----------------|-----------------|------|
| I <sub>CC</sub>  | Power Supply<br>Current:<br>Operating <sup>[19, 20, 21]</sup> | Device selected; all inputs $\leq V_{IL}$ or $\geq V_{IH}$ ; cycle time $\geq$ t <sub>KC</sub> min.; $V_{CC}$ = Max.; outputs open                  | 180  | 360              | 315             | 270             | 225             | mA   |
| I <sub>SB1</sub> | Power Supply<br>Current: Idle <sup>[20, 21]</sup>             |                                                                                                                                                     | 30   | 60               | 55              | 50              | 45              | mA   |
| I <sub>SB2</sub> | CMOS Standby <sup>[20, 21]</sup>                              | Device deselected; $V_{CC} = Max.$ ; all inputs $\leq V_{SS} + 0.2$ or $\geq V_{CC} - 0.2$ ; all inputs static; CLK frequency = 0                   | 0.2  | 2                | 2               | 2               | 2               | mA   |
| I <sub>SB3</sub> | TTL Standby <sup>[20, 21]</sup>                               | Device deselected; all inputs $\leq V_{IL}$<br>or $\geq V_{IH}$ ; all inputs static;<br>$V_{CC} = Max.$ ; CLK frequency = 0                         | 8    | 18               | 18              | 18              | 18              | mA   |
| I <sub>SB4</sub> | Clock Running <sup>[20, 21]</sup>                             | Device deselected; all inputs $\leq$ V <sub>IL</sub> or $\geq$ V <sub>IH</sub> ; V <sub>CC</sub> = Max.; CLK cycle time $\geq$ t <sub>KC</sub> min. | 30   | 60               | 55              | 50              | 45              | mA   |

### Capacitance<sup>[22]</sup>

| Parameter      | Description                   | Test Conditions                         | Тур. | Max. | Unit |  |
|----------------|-------------------------------|-----------------------------------------|------|------|------|--|
| C <sub>I</sub> | Input Capacitance             | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 3    | 4    | pF   |  |
| Co             | Input/Output Capacitance (DQ) | $V_{CC} = 3.3V$                         | 6    | 7    | pF   |  |

#### Notes:



#### **Thermal Resistance**

| Description                              | Test Conditions                       | Symbol            | TQFP Typ. | Unit |
|------------------------------------------|---------------------------------------|-------------------|-----------|------|
| Thermal Resistance (Junction to Ambient) | , , , , , , , , , , , , , , , , , , , | $\Theta_{JA}$     | 20        | °C/W |
| Thermal Resistance (Junction to Case)    | 4-layer PCB                           | $\Theta_{\sf JC}$ | 1         | °C/W |

### AC Test Loads and Waveforms<sup>[23]</sup>



### Capacitance Derating<sup>[23]</sup>

| Description           | Symbol             | Тур.  | Max. | Unit    |
|-----------------------|--------------------|-------|------|---------|
| Clock to output valid | $\Delta$ $^{t}$ KQ | 0.016 |      | ns / pF |

### Switching Characteristics Over the Operating Range<sup>[25]</sup>

|                   |                                                | 100 MHz<br>-5 |      | 83 MHz<br>-6 |      | 66 MHz<br>-7 |      | 50 MHz<br>-8 |      |      |
|-------------------|------------------------------------------------|---------------|------|--------------|------|--------------|------|--------------|------|------|
| Parameter         | Description                                    | Min.          | Max. | Min.         | Max. | Min.         | Max. | Min.         | Max. | Unit |
| Clock             |                                                |               | •    | •            |      | •            |      | •            | •    | •    |
| t <sub>KC</sub>   | Clock Cycle Time                               | 10            |      | 12           |      | 15           |      | 20           |      | ns   |
| t <sub>KH</sub>   | Clock HIGH Time                                | 4             |      | 4            |      | 5            |      | 6            |      | ns   |
| t <sub>KL</sub>   | Clock LOW Time                                 | 4             |      | 4            |      | 5            |      | 6            |      | ns   |
| Output Time       | s                                              |               |      |              |      |              |      |              |      |      |
| t <sub>KQ</sub>   | Clock to Output Valid                          |               | 5    |              | 6    |              | 7    |              | 8    | ns   |
| t <sub>KQX</sub>  | Clock to Output Invalid                        | 2             |      | 2            |      | 2            |      | 2            |      | ns   |
| t <sub>KQLZ</sub> | Clock to Output in Low-Z <sup>[26, 27]</sup>   | 3             |      | 3            |      | 3            |      | 3            |      | ns   |
| t <sub>KQHZ</sub> | Clock to Output in High-Z <sup>[26, 27]</sup>  |               | 5    |              | 5    |              | 6    |              | 6    | ns   |
| t <sub>OEQ</sub>  | OE to Output Valid <sup>[28]</sup>             |               | 5    |              | 5    |              | 5    |              | 6    | ns   |
| t <sub>OELZ</sub> | OE to Output in Low-Z <sup>[26, 27]</sup>      | 0             |      | 0            |      | 0            |      | 0            |      | ns   |
| t <sub>OEHZ</sub> | OE to Output in High-Z <sup>[26, 27]</sup>     |               | 4    |              | 5    |              | 6    |              | 6    | ns   |
| Set-up Time       | s                                              |               | •    | •            |      | •            | •    | •            | •    | •    |
| t <sub>S</sub>    | Address, Controls, and Data In <sup>[29]</sup> | 2.5           |      | 2.5          |      | 2.5          |      | 3            |      | ns   |
| Hold Times        |                                                | •             |      |              | •    |              | •    | •            | •    |      |
| t <sub>H</sub>    | Address, Controls, and Data In <sup>[29]</sup> | 0.5           |      | 0.5          |      | 0.5          |      | 0.5          |      | ns   |

#### Notes:

- Overshoot: VIH(AC) < VDD + 1.5V for t <tTCYC/2; undershoot: VIL(AC) < 0.5V for t <tTCYC/2; power-up: VIH < 2.6V and VDD < 2.4V and VDDQ < 1.4V for 23.
- Capacitance derating applies to capacitance different from the load capacitance shown in part (a) of AC Test Loads. Test conditions as specified with the output loading as shown in part (a) of AC Test Loads unless otherwise noted. Output loading is specified with  $C_L = 5 \text{ pF}$  as in AC Test Loads.

- At any given temperature and voltage condition, t<sub>KQHZ</sub> is less than t<sub>KQLZ</sub> and t<sub>OEHZ</sub> is less than t<sub>OELZ</sub>.

  OE is a "don't care" when a byte write enable is sampled LOW.

  This is a synchronous device. All synchronous inputs must meet specified set-up and hold time, except for "don't care" as defined in the truth table.



## **Timing Diagrams**

Read Timing<sup>[30]</sup>



#### Notes:

30.  $\overline{\text{CE}}$  active in this timing diagram means that all chip enables  $\overline{\text{CE}}$ , CE2, and  $\overline{\text{CE2}}$  are active.



## Timing Diagrams (continued)

Write Timing<sup>[30]</sup>





## Timing Diagrams (continued)

Read/Write Timing<sup>[30]</sup>



## **Ordering Information**

| Speed<br>(MHz) | Ordering Code                     | Package<br>Name | Package Type                   | Operating<br>Range |
|----------------|-----------------------------------|-----------------|--------------------------------|--------------------|
| 100            | CY7C1298A-100NC/<br>GVT7164C18Q-5 | N100            | 100-Lead Plastic Quad Flatpack | Commercial         |
| 83             | CY7C1298A-83NC/<br>GVT7164C18Q-6  | N100            | 100-Lead Plastic Quad Flatpack | Commercial         |
| 66             | CY7C1298A-66NC/<br>GVT7164C18Q-7  | N100            | 100-Lead Plastic Quad Flatpack | Commercial         |
| 50             | CY7C1298A-50NC/<br>GVT7164C18Q-8  | N100            | 100-Lead Plastic Quad Flatpack | Commercial         |



### **Package Diagram**

#### 100-Lead Plastic Quad Flatpack N100





## **Revision History**

| Document Title: CY7C1298A/GVT7164C18 64K x 18 Synchronous Burst RAM Pipelined Output Document Number: 38-05194 |         |               |                    |                                                                                       |  |
|----------------------------------------------------------------------------------------------------------------|---------|---------------|--------------------|---------------------------------------------------------------------------------------|--|
| REV.                                                                                                           | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                                                 |  |
| **                                                                                                             | 111323  | 02/22/02      | CJM                | Converted from Galvantech format<br>Change CY part number from CY7C1315A to CY7C1298A |  |
| *A                                                                                                             | 123140  | 01/19/03      | RBI                | Add power up requirments to operating conditions information.                         |  |