## GENERAL DESCRIPTION

## FUNCTIONAL DESCRIPTION

XRK32308 is a 3.3 V Zero Delay Buffer designed to distribute high-speed clocks in PC, workstation, datacom, telecom, and other high-performance applications.
The part has an on-chip PLL which locks to an input clock presented on the REF pin. The PLL feedback is required to be driven into the FB pin, and can be obtained from one of the outputs. The input-to-output skew is guaranteed to be less than 350 ps, and output-to-output skew is guaranteed to be less than 200 ps.
XRK32308 has two banks of four outputs each. These can be controlled by the Select inputs as shown in Table 2, "Select Input Decoding," on page 2. If all output clocks are not required, Bank $B$ can be three-stated. The select inputs also allow the input clock to be directly applied to the output for chip and system testing purposes.
Multiple XRK32308 devices can accept the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is guaranteed to be less than 700 ps .
XRK32308 devices are available in five different configurations, as shown in Table 3, "Available XRK32308 Configurations," on page 3.
The XRK32308-1 is the base part, where the output frequencies equal the reference if there is no counter in the feedback path.

The XRK32308-1H is the high-drive version of the 1. Rise and fall times on this device are faster.

The XRK32308-2 allows the user to obtain 1X, and 2 X or $\mathrm{X} / 2$ depending on which Bank sources the FB signal.
The XRK32308-3 allows the user to obtain 4X and 2 X frequencies or 1X and 2X.
The XRK32308-4 enables the user to obtain 2X clocks on all outputs.
The XRK32308-5H is a high-drive version with REF/ 2 on both banks.

## FEATURES

- Zero input-output propagation delay, adjustable by capacitive load on FB input
- Multiple configurations, see "Available XRK32308 Configurations" table
- Multiple low-skew outputs
- Two banks of four outputs, three-stateable by two select inputs
- $10-\mathrm{MHz}$ to $120-\mathrm{MHz}$ operating range
- 75ps typical cycle-to-cycle jitter (15pF, 66MHz)
- Space-saving 16-pin 150-mil SOIC package, 16-pin TSSOP or 16-pin QFN
-3.3V operation
- Industrial and commercial temperature available

Figure 1. Block Diagram and Pin Configuration of the XRK32308


Table 1: Pin Description

| PIN |  | Signal | Description |
| :---: | :---: | :---: | :---: |
| SOIC/TSSOP | QFN |  |  |
| 1 | 15 | $R E F^{[1]}$ | Input reference frequency |
| 2 | 16 | QAO ${ }^{[2]}$ | Clock output, Bank A |
| 3 | 1 | QA1 ${ }^{[2]}$ | Clock output, Bank A |
| 4 | 2 | $V_{D D}$ | 3.3V supply |
| 5 | 3 | GND | Ground |
| 6 | 4 | QB0 ${ }^{[2]}$ | Clock output, Bank B |
| 7 | 5 | QB1 ${ }^{[2]}$ | Clock output, Bank B |
| 8 | 6 | $\mathrm{S} 2{ }^{[3]}$ | Select input, bit 2 |
| 9 | 7 | S1 ${ }^{[3]}$ | Select input, bit 1 |
| 10 | 8 | QB2 ${ }^{[2]}$ | Clock output, Bank B |
| 11 | 9 | QB3 ${ }^{[2]}$ | Clock output, Bank B |
| 12 | 10 | GND | Ground |
| 13 | 11 | $V_{\text {DD }}$ | 3.3V supply |
| 14 | 12 | QA2 ${ }^{[2]}$ | Clock output, Bank A |
| 15 | 13 | QA3 ${ }^{[2]}$ | Clock output, Bank A |
| 16 | 14 | FB | PLL feedback input |

Table 2: Select Input Decoding

| S2 | S1 | QA0-QA3 | QB0-QB3 | OUTPUT SOURCE |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Three-State | Three-State | PLL |
| 0 | 1 | Driven | Three-State | PLL |
| 1 | 0 | Driven $^{[4]}$ | Driven $^{[4]}$ | Reference |
| 1 | 1 | Driven | Driven | PLL |

## Notes:

1. Weak pull-down.
2. Weak pull-down on all outputs.
3. Weak pull-ups on these inputs.
4. Outputs inverted on XRK32308-2 and XRK32308-3 in bypass mode, S2 = 1 and S1 $=0$.

Table 3: Available XRK32308 Configurations

| Device | Feedback From | BANK A FREQUENCY | BANK B FREQUENCY |
| :--- | :--- | :--- | :--- |
| XRK32308-1 | Bank A or Bank B | Reference | Reference |
| XRK32308-1H | Bank A or Bank B | Reference | Reference |
| XRK32308-2 | Bank A | Reference | Reference/2 |
| XRK32308-2 | Bank B | 2 X Reference | Reference |
| XRK32308-3 | Bank A | $2 \times$ Reference | 2 X Reference |
| XRK32308-3 | Bank B | 4 X Reference | 2 X Reference |
| XRK32308-4 | Bank A or Bank B | 2 X Reference | Reference/2 |
| XRK32308-5H | Bank A or Bank B | Reference/2 |  |

Notes:
5. Output phase is indeterminant ( $0^{\circ}$ or $180^{\circ}$ from input clock). If phase integrity is required, use the XRK32308-2.

## ZERO DELAY AND SKEW CONTROL

Figure 2. REF Input to QAx/QBx Delay vs Difference in Loading between FB and QAx/QBx Pins


Output Load Difference: FB Load - QAx/QBx Load (pF)

Note: Target only, actual characterization curve may be slightly different.

To close the feedback loop of the XRK32308, the FB pin can be driven from any of the eight available output pins. The output driving the FB pin will be driving a total load of 7 pF plus any additional load that it drives. The relative loading of this output (with respect to the remaining outputs) can adjust the input-output delay. This is shown in the graph above.
For applications requiring zero input-output delay, all outputs including the one providing feedback should be equally loaded. If input-output delay adjustments are required, use the above graph to calculate loading differences between the feedback output and remaining outputs.
For zero output-output skew, be sure to load outputs equally.

Table 4: Absolute Maximum Ratings

| Supply Voltage to Ground Potential | -0.5 V to +7.0 V |
| :--- | :---: |
| DC Input Voltage (Except Ref) | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |
| DC Input Voltage REF | -0.5 to 7 V |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Static Discharge Voltage (per MIL-STD-883, Method 3015) | $>2000 \mathrm{~V}$ |

Table 5: Operating Conditions for XRK32308 Commercial Temperature Devices

| PARAMETER | DESCRIPTION | Min | MAX | UNIT |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply Voltage | 3.0 | 3.6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature (Ambient Temperature) | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{C}_{\mathrm{L}}$ | Load Capacitance, below 100 MHz | - | 30 | pF |
|  | Load Capacitance, from 100 MHz to 120 MHz | - | 15 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance ${ }^{[6]}$ | - | 7 | pF |
| $\mathrm{t}_{\mathrm{PU}}$ | Power-up time for all $\mathrm{V}_{\mathrm{DD}}$ s to reach minimum <br> specified voltage (power ramps must be monotonic) | 0.05 | 50 | ms |

Notes:
6. Applies to both Ref Clock and FB.

Table 6: Electrical Characteristics for XRK32308 Commercial Temperature Devices

| Parameter | Description | Test Conditions | Min | Max | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | - | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 | - | V |
| IIL | Input Low Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | - | 50.0 | $\mu \mathrm{A}$ |
| ${ }_{1} \mathrm{H}$ | Input High Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}$ | - | 100.0 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage ${ }^{[7]}$ | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}(-1,-2,-3,-4) \\ & \mathrm{l}_{\mathrm{OL}}=12 \mathrm{~mA}(-1 \mathrm{H},-5 \mathrm{H}) \end{aligned}$ | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage ${ }^{[7]}$ | $\begin{aligned} & \mathrm{l}_{\mathrm{OH}}=-8 \mathrm{~mA}(-1,-2,-3,-4) \\ & \mathrm{l}_{\mathrm{OH}}=-12 \mathrm{~mA}(-1 \mathrm{H},-5 \mathrm{H}) \end{aligned}$ | 2.4 | - | V |

Experience Our Connectivity-

Table 6: Electrical Characteristics for XRK32308 Commercial Temperature Devices

| Parameter | Description | Test Conditions | Min | MaX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IDD | Supply Current | Unloaded outputs, $100-\mathrm{MHz}$ REF, Select inputs at $\mathrm{V}_{\mathrm{DD}}$ or GND | - | 45.0 | mA |
|  |  |  | - | $\begin{gathered} 70 \\ (-1 \mathrm{H},-5 \mathrm{H}) \end{gathered}$ | mA |
|  |  | Unloaded outputs, $66-\mathrm{MHz}$ REF $(-1,-2,-3,-4)$ | - | 32.0 | mA |
|  |  | Unloaded outputs, 33-MHz REF $(-1,-2,-3,-4)$ | - | 18.0 | mA |

## Notes:

7. Parameter is guaranteed by design and characterization. Not $100 \%$ tested in production.

Table 7: Switching Characteristics for XrK32308 Commercial Temperature Devices ${ }^{[8]}$

| Parameter | Name | Test Conditions | Min | TYp | Max | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | Output Frequency | 30-pF load, All devices | 10 | - | 100 | MHz |
|  |  | 20-pF load, $-1 \mathrm{H},-5 \mathrm{H}$ devices ${ }^{[9]}$ | 10 | - | 120 | MHz |
|  |  | 15-pF load, -1, -2, -3, -4 devices | 10 | - | 120 | MHz |
| DC | $\begin{aligned} & \text { Duty Cycle }{ }^{[7]}=\mathrm{t}_{2} \div \mathrm{t}_{1} \\ & (-1,-2,-3,-4,-1 \mathrm{H},-5 \mathrm{H}) \end{aligned}$ | Measured at 1.4 V , $\mathrm{F}_{\text {OUT }}=66.66 \mathrm{MHz}$ 30-pF load | 40.0 | 50.0 | 60.0 | \% |
|  |  | Measured at 1.4 V , $\mathrm{F}_{\text {Out }}<50.0 \mathrm{MHz}$ 15-pF load | 45.0 | 50.0 | 55.0 | \% |
| $t_{3}$ | $\begin{aligned} & \text { Rise Time }{ }^{[7]} \\ & (-1,-2,-3,-4) \end{aligned}$ | Measured between 0.8 V and 2.0 V , 30-pF load | - | - | 2.20 | ns |
|  |  | Measured between 0.8 V and 2.0 V , 15-pF load | - | - | 1.50 | ns |
|  | $\begin{aligned} & \text { Rise Time }{ }^{[7]} \\ & (-1 \mathrm{H},-5 \mathrm{H}) \end{aligned}$ | Measured between 0.8 V and 2.0 V , 30-pF load | - | - | 1.50 | ns |
| $\mathrm{t}_{4}$ | $\begin{aligned} & \text { Fall Time }{ }^{[7]} \\ & (-1,-2,-3,-4) \end{aligned}$ | Measured between 0.8 V and 2.0 V , 30-pF load | - | - | 2.20 | ns |
|  |  | Measured between 0.8 V and 2.0 V , 15-pF load | - | - | 1.50 | ns |
|  | Fall Time ${ }^{[7]}$ $(-1 \mathrm{H},-5 \mathrm{H})$ | Measured between 0.8 V and 2.0 V , 30-pF load | - | - | 1.25 | ns |

Table 7: Switching Characteristics for XRK32308 Commercial Temperature Devices ${ }^{[8]}$

| Parameter | NAmE | Test Conditions | MIN | TYP | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{5}$ | Output to Output Skew on same Bank $(-1,-2,-3,-4)^{[7]}$ | All outputs equally loaded | - | - | 200 | ps |
|  | Output to Output Skew $(-1 \mathrm{H},-5 \mathrm{H})^{[7]}$ | All outputs equally loaded | - | - | 200 | ps |
|  | Output Bank A to Output Bank B Skew (-1, -4, -5H) | All outputs equally loaded | - | - | 200 | ps |
|  | Output Bank A to Output Bank B Skew $(-2,-3)$ | All outputs equally loaded | - | - | 400 | ps |
| $t_{6}$ | Delay, REF Rising Edge to FB Rising Edge ${ }^{[7]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ | - | 0 | $\pm 250$ | ps |
| $\mathrm{t}_{7}$ | Device to Device Skew ${ }^{[7]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ on the FB pins of devices | - | 0 | 700 | ps |
| $t_{8}$ | Output Slew Rate ${ }^{[7]}$ | Measured between 0.8 V and 2.0 V on $-1 \mathrm{H},-5 \mathrm{H}$ device using Test Circuit \#2 | 1 | - |  | V/ns |
| $t_{J}$ | Cycle to Cycle Jitter ${ }^{[7]}$ (-1, -1H, -4, -5H) | Measured at 66.67 MHz , loaded outputs, 15-pF load | - | 75 | 200 | ps |
|  |  | Measured at 66.67 MHz , loaded outputs, 30-pF load | - | - | 200 | ps |
|  |  | Measured at 120 MHz , loaded outputs, 15-pF load | - | - | 100 | ps |
|  | Cycle to Cycle Jitter ${ }^{[7]}$$(-2,-3)$ | Measured at 66.67 MHz , loaded outputs, 30-pF load | - | - | 400 | ps |
|  |  | Measured at 66.67 MHz , loaded outputs, 15-pF load | - | - | 400 | ps |
| t LOCK | PLL Lock Time ${ }^{[7]}$ | Stable power suppy, valid clock presented on REF and FB pins | - | - | 1.0 | ms |

## Notes:

8. All parameters are specified with loaded outputs.
9. XRK32308 has maximum input frequency of 120 MHz and maximum output of 66.67 MHz .

Table 8: Operating Conditions for XRK32308 Industrial Temperature Devices

| Parameter | Description | Min | MAX | UNIT |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply Voltage | 3.0 | 3.6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature (Ambient Temperature) | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{C}_{\mathrm{L}}$ | Load Capacitance, below 100 MHz | - | 30 | pF |
|  | Load Capacitance, from 100 MHz to 120 MHz | - | 15 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance ${ }^{[6]}$ | - | 7 | pF |
| $\mathrm{t}_{\mathrm{PU}}$ | Power-up time for all $\mathrm{V}_{\mathrm{DD}}$ S to reach minimum <br> specified voltage (power ramps must be monotonic) | 0.05 | 50 | ms |

Table 9: Electrical Characteristics for XRK32308 Industrial Temperature Devices

| Parameter | Description | Test Conditions | Min | Max | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | - | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 | - | V |
| ${ }_{\text {IL }}$ | Input Low Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | - | 50.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}$ | - | 100.0 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage ${ }^{[7]}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}(-1,-2,-3,-4) \\ & \mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}(-1 \mathrm{H},-5 \mathrm{H}) \end{aligned}$ | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage ${ }^{[7]}$ | $\begin{aligned} & \mathrm{l}_{\mathrm{OH}}=-8 \mathrm{~mA}(-1,-2,-3,-4) \\ & \mathrm{l}_{\mathrm{OH}}=-12 \mathrm{~mA}(-1 \mathrm{H},-5 \mathrm{H}) \end{aligned}$ | 2.4 | - | V |
| IDD | Supply Current | Unloaded outputs, 100 MHz REF, Select inputs at $\mathrm{V}_{\mathrm{DD}}$ or GND | - | 45.0 | mA |
|  |  |  | - | $\begin{gathered} 70 \\ (-1 \mathrm{H},-5 \mathrm{H}) \end{gathered}$ | mA |
|  |  | Unloaded outputs, 66-MHz REF $(-1,-2,-3,-4)$ | - | 35.0 | mA |
|  |  | Unloaded outputs, 33-MHz REF $(-1,-2,-3,-4)$ | - | 20.0 | mA |

Table 10: Switching Characteristics for XRK32308 Industrial Temperature Devices ${ }^{[8]}$

| Parameter | Name | Test Conditions | Min | TYP | Max | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{1}$ | Output Frequency | 30-pF load, All devices | 10 | - | 100 | MHz |
|  |  | 20-pF load, -1H, -5H devices ${ }^{[9]}$ | 10 | - | 120 | MHz |
|  |  | 15-pF load, 01, 02, 03, 04 devices | 10 | - | 120 | MHz |
| DC | $\left\lvert\, \begin{aligned} & \text { Duty Cycle }{ }^{[7]}=\mathrm{t}_{2} \div \mathrm{t}_{1} \\ & (-1,-2,-3,-4,-1 \mathrm{H},-5 \mathrm{H}) \end{aligned}\right.$ | Measured at $1.4 \mathrm{~V}, \mathrm{~F}_{\text {OUT }}=66.66 \mathrm{MHz}$ 30-pF load | 40.0 | 50.0 | 60.0 | \% |
|  |  | Measured at $1.4 \mathrm{~V}, \mathrm{~F}_{\text {OUT }}<50.0 \mathrm{MHz}$ 15-pF load | 45.0 | 50.0 | 55.0 | \% |
| $t_{3}$ | Rise Time ${ }^{[7]}$$(-1,-2,-3,-4)$ | Measured between 0.8 V and 2.0 V , 30-pF load | - | - | 2.5 | ns |
|  |  | Measured between 0.8 V and 2.0 V , 15-pF load | - | - | 1.50 | ns |
|  | $\begin{aligned} & \text { Rise Time }{ }^{[7]} \\ & (-1 \mathrm{H},-5 \mathrm{H}) \end{aligned}$ | Measured between 0.8 V and 2.0 V , 30-pF load | - | - | 1.50 | ns |
| $\mathrm{t}_{4}$ | Fall Time ${ }^{[7]}$$(-1,-2,-3,-4)$ | Measured between 0.8 V and 2.0 V , 30-pF load | - | - | 2.50 | ns |
|  |  | Measured between 0.8 V and 2.0 V , 15-pF load | - | - | 1.50 | ns |
|  | Fall Time ${ }^{[7]}$ $(-1 \mathrm{H},-5 \mathrm{H})$ | Measured between 0.8 V and 2.0 V , 30-pF load | - | - | 1.25 | ns |
| $t_{5}$ | Output to Output Skew on same Bank $(-1,-2,-3,-4)^{[7]}$ | All outputs equally loaded | - | - | 200 | ps |
|  | Output to Output Skew $(-1 \mathrm{H},-5 \mathrm{H})$ | All outputs equally loaded | - | - | 200 | ps |
|  | Output Bank A to Output Bank B Skew $(-1,-4,-5 \mathrm{H})$ | All outputs equally loaded | - | - | 200 | ps |
|  | Output Bank A to Output Bank B Skew $(-2,-3)$ | All outputs equally loaded | - | - | 400 | ps |
| $t_{6}$ | Delay, REF Rising Edge to FB Rising Edge ${ }^{[7]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ | - | 0 | $\pm 250$ | ps |
| $\mathrm{t}_{7}$ | Device to Device Skew ${ }^{[7]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ on the FB pins of devices | - | 0 | 700 | ps |
| $\mathrm{t}_{8}$ | Output Slew Rate ${ }^{[7]}$ | Measured between 0.8 V and 2.0 V on $-1 \mathrm{H},-5 \mathrm{H}$ device using Test Circuit \#2 | 1 | - |  | V/ns |

Table 10: Switching Characteristics for XRK32308 Industrial Temperature Devices ${ }^{[8]}$

| Parameter | Name | Test Conditions | Min | TYP | Max | UnIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{J}$ | Cycle to Cycle Jitter ${ }^{[7]}$$(-1,-1 \mathrm{H},-4,-5 \mathrm{H})$ | Measured at 66.67 MHz , loaded outputs, 15-pF load | - | 75 | 200 | ps |
|  |  | Measured at 66.67 MHz , loaded outputs, 30-pF load | - | - | 200 | ps |
|  |  | Measured at 120 MHz , loaded outputs, 15-pF load | - | - | 100 | ps |
|  | Cycle to Cycle Jitter ${ }^{[7]}$$(-2,-3)$ | Measured at 66.67 MHz , loaded outputs, 30-pF load | - | - | 400 | ps |
|  |  | Measured at 66.67 MHz , loaded outputs, 15 pF load | - | - | 400 | ps |
| t LOCK | PLL Lock Time ${ }^{[7]}$ | Stable power suppy, valid clocks presented on REF and FB pins | - | - | 1.0 | ms |

Figure 3. Switching Waveforms


Figure 4. Test Circuit


Table 11: Ordering Information

| Part Ordering Number | Package Type | Operating Temperature Range |
| :---: | :---: | :---: |
| XRK32308CD-1 | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308CDTR-1 | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308ID-1 | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308IDTR-1 | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CL-1 | 16 Pin QFN | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32398IL-1 | 16 Pin QFN | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CD-1H | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308CDTR-1H | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308ID-1H | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308IDTR-1H | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CG-1H | 16 Pin TSSOP | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308CGTR-1H | 16 Pin TSSOP | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308IG-1H | 16 Pin TSSOP | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308IGTR-1H | 16 Pin TSSOP | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CL-1H | 16 Pin QFN | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308IL-1H | 16 Pin QFN | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CD-2 | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308CDTR-2 | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308ID-2 | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308IDTR-2 | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CL-2 | 16 Pin QFN | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308IL-2 | 16 Pin QFN | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CD-3 | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308CDTR-3 | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308ID-3 | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308IDTR-3 | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CL-3 | 16 Pin QFN | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308IL-3 | 16 Pin QFN | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CD-4 | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308CDTR-4 | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308ID-4 | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308IDTR-4 | 16 Pin SOIC | $-40^{\circ}$ to $+85^{\circ}$ |

Table 11: Ordering Information

| Part Ordering Number | Package Type | Operating Temperature Range |
| :---: | :---: | :---: |
| XRK32308CL-4 | 16 Pin QFN | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308IL-4 | 16 Pin QFN | $-40^{\circ}$ to $+85^{\circ}$ |
| XRK32308CD-5H | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308CDTR-5H | 16 Pin SOIC | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308CL-5H | 16 Pin QFN | $0^{\circ}$ to $+70^{\circ}$ |
| XRK32308IL-5H | 16 Pin QFN | $-40^{\circ}$ to $+85^{\circ}$ |

## PACKAGE DRAWINGS AND DIMENSIONS

## 16 LEAD SMALL OUTLINE <br> (150 MIL JEDEC SOIC) <br> rev. 1.00



Note: The control dimension is the millimeter column

| SYMBOL | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | 0.053 | 0.069 | 1.35 | 1.75 |
| $\mathrm{~A}_{1}$ | 0.004 | 0.010 | 0.10 | 0.25 |
| B | 0.013 | 0.020 | 0.33 | 0.51 |
| C | 0.007 | 0.010 | 0.19 | 0.25 |
| D | 0.386 | 0.394 | 9.80 | 10.00 |
| E | 0.150 | 0.157 | 3.80 | 4.00 |
| e | 0.050 BSC |  | 1.27 |  |
| HSC |  |  |  |  |
| L | 0.228 | 0.244 | 5.80 | 6.20 |
| $\alpha$ | 0.016 | 0.050 | 0.40 | 1.27 |
| $0^{\circ}$ |  | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |



|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| SYMBOL | MIN | MAX | MIN | MAX |
| A | 0.031 | 0.043 | 0.80 | 1.10 |
| A1 | 0.002 | 0.006 | 0.05 | 0.15 |
| A2 | 0.031 | 0.037 | 0.80 | 0.95 |
| B | 0.007 | 0.012 | 0.19 | 0.30 |
| C | 0.004 | 0.008 | 0.09 | 0.20 |
| D | 0.193 | 0.201 | 4.90 | 5.10 |
| E | 0.248 | 0.260 | 6.30 | 6.60 |
| E1 | 0.169 | 0.177 | 4.30 |  |
| e | 0.0256 BSC | 0.65 BSC |  |  |
| L | 0.018 | 0.030 | 0.45 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | 0.75 |  |
|  | $0^{\circ}$ | $8^{\circ}$ |  |  |



Note: The control dimension is in millimeter.

| SYMBOL | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | 0.031 | 0.039 | 0.80 | 1.00 |
| A1 | 0.000 | 0.002 | 0.00 | 0.05 |
| A3 | 0.000 | 0.008 | 0.00 | 0.20 |
| D | 0.154 | 0.161 | 3.90 | 4.10 |
| D2 | 0.087 | 0.102 | 2.20 | 2.60 |
| b | 0.010 | 0.014 | 0.25 | 0.35 |
| e | 0.0256 BSC |  | 0.65 BSC |  |
| L | 0.018 | 0.026 | 0.45 | 0.65 |

## REVISIONS

| Rev. \# | DATE | DESCRIPTION OF CHANGES |
| :---: | :---: | :--- |
| P1.0.0 | $04 / 05 / 06$ | Initial release. |
| P1.0.1 | $04 / 21 / 06$ | Ordering information edit: Added "H" to last two product numbers. |
| P1.0.2 | $05 / 12 / 06$ | Operating range changed to 10 MHz to 120 MHz - edit all references of this. |
| P1.0.3 | $02 / 01 / 07$ | Add QFN package. |
|  |  |  |

## NOTICE

EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies.

EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.
Copyright 2007 EXAR Corporation
Datasheet February 2007.
Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.

