## Quad 10-Bit Nonvolatile DACPOT<sup>TM</sup> Preliminary Information 1 see last page # **FEATURES** - Four Programmable 10-Bit Nonvolatile DACs - INL ±1LSB, DNL ±1LSB, 1024 Steps Each - Power on Recall at any Value - Parallel or Independent Operation of DACs - Excellent Temperature Stability ±15ppm/<sup>0</sup>C - Industrial Temperature range - 1.25V Precision Voltage Reference - I<sup>2</sup>C Serial Bus Interface - Very Small QFN package 5mm square APPLICATIONS - Laser bias/modulation current adjustment - Power supply trimming/margining - Potentiometer replacement ## INTRODUCTION The SMP9410 is a quad 10 bit (1024 steps) Non Volatile D-to-A converter or DACPOT<sup>TM</sup>. The device will recall any analog voltage on power up, making it ideal for high accuracy and temperature stable calibration purposes and can operate from a single +2.7V to +5.5V supply. Internal precision buffers swing rail-to-rail with an input voltage range from ground to the positive supply. The part integrates four 10-bit DACs and associated circuits: an enhanced unity gain operational amplifier output, a 10-bit volatile data latch, a 10-bit nonvolatile data register, and I<sup>2</sup>C bus industry standard 2-wire serial interface. The SMP9410 is available in a very small 5mm square Quad Flat package with No leads (QFN) for small form factor designs. Programming of configuration, control and calibration values by the user can be simplified with the interface adapter and Windows GUI software obtainable from Summit Microelectronics. # **FUNCTIONAL BLOCK DIAGRAM** Note: Pin numbers are for the QFN. @SUMMIT MICROELECTRONICS, Inc., 2002 • 300 Orchard City Dr., #131 • Campbell, CA 95008 • Phone 408-378-6461 • FAX 408-378-6586 • www.summitmicro.com # **DEVICE OPERATION** #### INTRODUCTION The device has four 10-Bit digital to analog converters that are comprised of a resistor network that converts a digital input into an equivalent analog output voltage in proportion to the applied reference voltages. The voltage differential between each $V_{\text{REFL}}$ and $V_{\text{REFH}}$ input pair sets the range and full-scale output voltage for their respective DAC. Each DAC has a 10-Bit nonvolatile register that can hold a 'set-and-forget' value that can be recalled whenever the device is powered-on. Each DAC has a 10-Bit volatile register that holds the current digital value. The register can be set to any value by the serial interface; commanded to load the zero scale value, full scale value or mid-scale value; or can recall a preset value stored in a nonvolatile register. The device also has a nonvolatile configuration register that is accessible over the 2-wire bus. The configuration register is used to select the device type identifier and the DAC power-on state. The device uses the industry standard I<sup>2</sup>C 2-wire serial protocol. The bus is designed for two-way, two-line serial communication between different integrated circuits. The two lines are the SCL (serial clock) and SDA (serial data). Both lines should be pulled up to the positive supply through a resistor. The protocol defines devices as being either Masters or Slaves. The SMP9410 will always be a Slave because it does not initiate any communications or provide a clock output. ### **PIN CONFIGURATION** | PIN DESC | RIPT | IONS | | | | | | | | |---------------|------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Pin # | Туре | Pin Name | Pin Description Note: Pin numbers are from LPCC. | | | | | | | | 1,18,21,26,27 | NC | NC | No Connect. NC pins are not connected | | | | | | | | 3,2,28 | I | A0, A1, A2 | The address inputs for the serial interface logic. Setting them high or low will determine the device's bus address that is contained within the serial us data stream. These pins have internal 100K $\Omega$ pull-up resistors to $V_{DD}$ | | | | | | | | 4 | VO | SDA | he bidirectional pin used to transfer data in and out of the device. | | | | | | | | 5 | I | SCL | the serial interface clock. It is used to clock the data in and out. This pin as an internal 100K $\Omega$ pull-up resistor to $V_{DD}$ | | | | | | | | 6 | I | CS | Chip Select input (VIH = selected) This pin has an internal 100KK $\Omega$ pull-up resistor to $V_{\text{DD}}$ | | | | | | | | 13,11,9,7 | I | $V_{REF}H0, V_{REF}H1, V_{REF}H3$ | The higher of the voltage reference inputs. $V_{\rm REF}H$ must be equal to or less than $V_{\rm DD}$ and greater than $V_{\rm REF}L$ . | | | | | | | | 14,12,10, 8 | ı | $V_{REF}L0, V_{REF}L1, V_{REF}L3$ | The lower of the voltage reference inputs. $V_{\text{REF}}L$ must be equal to or greater than ground and less than $V_{\text{REF}}H$ . | | | | | | | | 19,17,15,16 | 0 | $V_{\text{OUT}}0, V_{\text{OUT}}1, \ V_{\text{OUT}}2, V_{\text{OUT}}3$ | The voltage output of the DACs. It is buffered by a unity-gain follower that can slew up to $1V/\mu s$ . | | | | | | | | 20 | 0 | 1.25V <sub>REF</sub> | A 1.25V output reference voltage. | | | | | | | | 22 | I | MUTE#_CH | The MUTE#_CHoice input sets the $V_{OUT}$ levels when MUTE# is asserted low (MUTE_CH# high = $V_{REF}$ H, MUTE_CH# low = $V_{REF}$ L). This pin has an internal 100K $\Omega$ pull-up resistor to $V_{DD}$ | | | | | | | | 23 | I | MUTE# | Forces the VOUT levels to be equal to either the VREFH or VREFL level, according to the value of MUTE#_CH (VIL = mute). This pin has an internal $100 K\Omega$ pull-up resistor to $V_{\tiny DD}$ | | | | | | | | 24 | PWR | V <sub>DD</sub> | Power supply input. | | | | | | | | 25 | PWR | GND | Power supply return. | | | | | | | # **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias | –55°C to 125°C | |--------------------------------------|----------------| | Storage Temperature | –65°C to 150°C | | Terminal Voltage with Respect to GND | •<br>• | | V <sub>DD</sub> | 0.3V to 6.0V | | All Others | 0.3V to 6.0V | | Output Short Circuit Current | 100mA | | Lead Solder Temperature (10 secs) | 300 °C | | Junction Temperature | 150°C | | ESD Rating per JEDEC | 2000V | | Latch-Up testing per JEDEC | | Note \* - The device is not guaranteed to function outside its operating rating. Stresses listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. ### **RECOMMENDED OPERATING CONDITIONS** | Temperature | –40°C to 85°C | |-------------|---------------| | Voltage | 2.7V to 5.5V | ### Package Thermal Resistance $\theta$ J<sub>A</sub> 48 Pin TQFP = 80°C/W, 28 Pin QFN= 80°C/W $\theta$ J<sub>C</sub> 48 Pin TQFP = 40°C/W, 28 Pin QFN= 32°C/W Moisture Classification Level 1 (MSL 1) per J-STD- 020 #### **RELIABILITY CHARACTERISTICS** | Data Retention | 100 Years | |----------------|----------------| | Endurance | 100,000 Cycles | ## **DC OPERATING CHARACTERISTICS** (Over Recommended Operating Conditions; Voltages are relative to GND) | I <sub>DD</sub> Sta | ower supply current tandby or quiescent | NV write $V_{DD} = 5.5V$ NV write $V_{DD} = 2.7V$ $V_{DD} = 5.5V$ ; Excluding current through DACs | | | 3 | mA | |---------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|-----------| | I <sub>DD</sub> Sta | , | NV write $V_{DD} = 2.7V$<br>$V_{DD} = 5.5V$ ; Excluding current through DACs | | | | _ | | I <sub>DD</sub> Sta | , | V <sub>DD</sub> = 5.5V; Excluding current through DACs | | | 3 | ١ . | | I <sub>DD</sub> | tandby or quiescent | through DACs | | | I | mA | | I <sub>DD</sub> | landby or quiescent | V 0.7V. Evaluation a surrant | | | 1 | mA | | Ро | | $V_{DD} = 2.7V$ ; Excluding current through DACs | | | 1 | mA | | | ower down | V <sub>DD</sub> = 5.5V; Total current including DACs | | | 1 | mA | | | ower down | V <sub>DD</sub> = 2.7V; Total current including DACs | | | 1 | mA | | V <sub>DD</sub> Su | upply voltage | | 2.7 | | 5.5 | V | | V <sub>IH</sub> SE | DA, SCL, CS, MUTE#, | | $0.7 \times V_{DD}$ | | | ٧ | | V <sub>IL</sub> MU | IUTE#_CH, A0, A1, A2 | | | | $0.3 \times V_{DD}$ | V | | V <sub>OL</sub> SE | DA | I <sub>OL</sub> = 3mA | | | 0.4 | V | | I <sub>LI</sub> Inp | nput leakage | $V_{IN} = 0$ to $V_{DD}$ | | 100 | | μA | | I <sub>LO</sub> Ou | Output leakage | V <sub>OUT</sub> powered down in high impedance mode | | | 10 | μΑ | | W <sub>END</sub> Wr | /rite endurance | Number of NV store operations | 1 × 10 <sup>6</sup> | | | NV stores | | t <sub>DR</sub> Da | ata retention | NV data retention | 100 | | | Years | # DC OPERATING CHARACTERISTICS (CONTINUED) (Over Recommended Operating Conditions; Voltages are relative to GND) | Symbol | Parameter | Min. | Тур. | Max. | Units | | |----------------------|------------------------------------|-----------------------------------------------------------------------------|-------|------|-----------------------------|------| | Static | Performance | • | • | | • | | | N | Resolution | | 10 | | | Bits | | INL | Relative Accuracy | $V_{REF}H = 5V, V_{REF}L = 0V$ | -2 | ±1 | 2 | LSB | | DNL | Differential nonlinearity | V <sub>REF</sub> H = 5V, V <sub>REF</sub> L = 0V<br>Guaranteed monotonic | -1 | ±0.5 | 1 | LSB | | VZSE | Zero scale error | Data = 000 <sub>HEX</sub> | 0 | | 15 | mV | | VFS | Full scale voltage | Data = 3FF <sub>HEX</sub> | | | V <sub>REF</sub> H<br>–1LSB | V | | TCV | Full scale temperature coefficient | | | ±15 | | ppm | | | Offset error | | -0.2 | | +0.2 | %VFS | | | Gain error | | -0.5 | | +0.5 | % | | Match | ing Performance | | | | • | | | | Linearity matching error | | | ±1 | | LSB | | Analo | g Output | | | | - | | | I <sub>OUT</sub> | Output current@Half Scale | Data = $200_{HEX}$ , $\Delta V_{OUT}$ = $\pm 3LSB$ , $V_{REF}H_X=V_{DD}=5V$ | -0.25 | | +0.25 | mA | | LDREG | Load regulation @ halfscale | Data = $200_{HEX}$ , RL = $1k\Omega$ to $\infty$ | | 1 | 3 | LSB | | C <sub>L</sub> | Capacitive load | No oscillation | | 500 | | pF | | Dynar | nic Characteristics | | | | | | | BW | –3dB bandwidth | R = 10kΩ | | 100 | | kHz | | THD | Total harmonic distortion | $VA = 1V_{RMS}$ , $f = 1kHz$ | | 0.08 | | % | | | Channel-to-channel isolation | $f = 1kHz$ , $V_{IN} = 100mV_{PP}$<br>on $V_{REF}H$ | | -60 | | dB | | | Digital cross-talk | | | -60 | | dB | | Refere | ence Voltages | | | | | | | $V_{REF}H$ | | $V_{REF}H > V_{REF}L$ | | | V <sub>DD</sub> | V | | V <sub>REF</sub> L | | $V_{REF}L < V_{REF}H$ | GND | | | V | | 1.25V <sub>REF</sub> | | | 1.2 | 1.25 | 1.3 | V | 2056 Elect TableB # **AC OPERATING CHARACTERISTICS** # (Over Recommended Operating Conditions) | Symbol | Parameter | Conditions | Min. | Max. | Units | |---------------------|------------------------------|-----------------------------------|------|------|-------| | f <sub>SCL</sub> | SCL clock frequency | | 0 | 100 | kHz | | t <sub>LOW</sub> | Clock low period | | 4.7 | | μs | | t <sub>HIGH</sub> | Clock high period | | 4.0 | | μs | | t <sub>BUF</sub> | Bus free time (1) | Before new transmission | 4.7 | | μs | | t <sub>su:sta</sub> | Start condition setup time | | 4.7 | | μs | | t <sub>HD:STA</sub> | Start condition hold time | | 4.0 | | μs | | t <sub>su:sto</sub> | Stop condition setup time | | 4.7 | | μs | | t <sub>AA</sub> | Clock edge to valid output | SCL low to valid SDA (cycle n) | 0.3 | 3.5 | μs | | t <sub>DH</sub> | Data Out hold time | SCL low (cycle n+1) to SDA change | 0.3 | | μs | | t <sub>R</sub> | SCL and SDA rise time (1) | | | 1000 | ns | | t <sub>F</sub> | SCL and SDA fall time (1) | | | 300 | ns | | t <sub>su:DAT</sub> | Data In setup time | | 250 | | ns | | t <sub>HD:DAT</sub> | Data In hold time | | 0 | | ns | | П | Noise filter SCL and SDA (1) | Noise suppression | | 100 | ns | | $t_{WR}$ | Write cycle time | | | 5 | ms | Note (1) These values are guaranteed by design. Refer to the timing diagram in Figure 4. 2056 Table01 Table 1. Data/Clock Timing ## **DEVELOPMENT HARDWARE & SOFTWARE** #### PROGRAMMING CONNECTION The end user can obtain the Summit SMX3200 programming system for device prototype development. The SMX3200 system consists of a programming Dongle, cable and Windows GUI software. It can be ordered on the website or from a local representative. The latest revisions of all software and an application brief describing the SMX3200 is available from the website (www.summitmicro.com). The SMX3200 programming Dongle/cable interfaces directly between a PC's parallel port and the target application. The device is then configured on-screen via an intuitive graphical user interface employing drop-down menus. The Windows GUI software will generate the data and send it in I2C serial bus format so that it can be directly downloaded to the SMP9410 via the programming Dongle and cable. An example of the connection interface is shown in Figure 1. When design prototyping is complete, the software can generate a HEX data file that should be transmitted to Summit for approval. Summit will then assign a unique customer ID to the HEX code and program production devices before the final electrical test operations. This will ensure proper device operation in the end application. Top view of straight 0.1" × 0.1" closed side connector SMX3200 interface **Figure 1.** SMX3200 Programmer connections for the SMP9410. #### **APPLICATIONS INFORMATION** Figure 2. Applications Schematic. Additional bypass capacitors may be needed in noisy environments. The $V_{REF}H$ and $V_{REF}L$ pins can be tied to $V_{DD}$ or GND or as specified in the pin descriptions. For optimum performance, all capacitors should be placed as close as possible to the SMP9410 Pins # **APPLICATIONS INFORMATION (CONTINUED)** #### **ACCESSING THE DACS** Data transfers are initiated when a Master issues a Start condition, which is a high to low transition on SDA while SCL is high (see Figure 3). The Start is immediately followed by an eight bit transmission: bits 7 through 1 comprise the device type identifier and device bus address; bit 0 is the Read/Write bit indicating the action to follow. If the intended device receives the byte and recognizes its address it will return an Acknowledge during the 9<sup>th</sup> clock cycle. Some data transfers will be concluded with a Stop condition, which is a low to high transition on SDA while SCL is high. Note: a Stop condition must be performed for all nonvolatile Write operations. Timing for all I<sup>2</sup>C operations are summarized in Figure 4 and Table 1. The default device type identifier for addressing DACs is 0101<sub>BIN</sub>. In order to accommodate more than eight devices on a single bus the device type identifier can be modified by the end user by writing to the configuration registers. (See Table 2). A0, A1 and A2 are the address inputs. When addressing the nonvolatile or configuration registers, theaddress inputs distinguish which one of eight possible devices sharing the common bus is being addressed. Setting them high or low will determine the device's bus address that is contained within the serial bus data stream. #### **Command Structure** The command structure is illustrated in Table 2. Of special note is the ability to write individually to any of the four DACs, or to all of them. The first five commands are three bytes in length and can either be volatile or nonvolatile DAC writes. Figure 3. START and STOP Timing Figure 4. I<sup>2</sup>C Data/Clock Timing # **APPLICATIONS INFORMATION (CONTINUED)** #### **ACK and NACK** A device that is receiving data will respond with an Acknowledge by pulling the SDA line low (ACK) after each byte is transmitted. The transmitting device will recognize this and continue to transmit. When the Master has received the data it expects it will hold the SDA line high (NACK) and the transmitting device will end transmission. #### Sequence The sequence is to issue a Start, followed by the device type and bus address with the Read/Write bit set to zero. The device will respond with an Acknowledge and the Master will then issue the command and follow-on data. In Figure 5 the Write is to DAC1 where the command = $1001_{BIN}$ ; D9 and D8 are the MSBs of the DAC value being written. The device will then respond with an Acknowledge followed by the Master writing the last eight bits. If no Stop is generated after the device Acknowledge the Write is only to the register. If the device Acknowledge is followed by a Stop the data is written to both the DAC register and to the nonvolatile register. ### **Reading the Device** Reading the DACs requires setting the R/W bit to one. Then the host supplies clocks and the device will output data as shown in Figure 6. #### **Configuration Register** The SMP9410 can be configured by the end user or by Summit prior to shipment (see Programming Information). Reading the configuration register can also be performed if it has not already been locked. See Figure 7. There is one configuration register and it is accessed through the serial interface using $1001_{BIN}$ as the device type address, consequently the DAC address should never be set to $1001_{BIN}$ . The register is shown in Table 3. Figure 5. DAC1 Write Operation (see Table 2) Figure 7. Configuration Register (see Table 3) # **APPLICATIONS INFORMATION (CONTINUED)** | MSB<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | LSB<br>D0 | Command | Function | | | |-----------|----|----|----|----|----|-----|-----------|-------------------------------|----------------------------------------------|--|--| | 1 | 0 | 0 | 0 | Х | Х | D9 | D8 | Write DAC0 | | | | | 1 | 0 | 0 | 1 | Х | Х | D9 | D8 | Write DAC1 | | | | | 1 | 0 | 1 | 0 | Х | х | D9 | D8 | Write DAC2 | Volatile with no stop, nonvolatile with stop | | | | 1 | 0 | 1 | 1 | х | х | D9 | D8 | Write DAC3 | | | | | 1 | 1 | 1 | 0 | Х | х | D9 | D8 | Write all DACs | | | | | 1 | 1 | 1 | 1 | Х | 0 | 0 | 0 | Recall E <sup>2</sup> to DAC0 | | | | | 1 | 1 | 1 | 1 | х | 0 | 0 1 | | Recall E <sup>2</sup> to DAC1 | | | | | 1 | 1 | 1 | 1 | х | 0 | 1 | 0 | Recall E <sup>2</sup> to DAC2 | Recall E <sup>2</sup> to DACs | | | | 1 | 1 | 1 | 1 | Х | 0 | 1 1 | | Recall E <sup>2</sup> to DAC3 | | | | | 1 | 1 | 1 | 1 | Х | 1 | Х | х | Recall E2 to all DACs | | | | | 1 | 1 | 0 | 1 | х | 0 | 0 | 0 | PD DAC0 | | | | | 1 | 1 | 0 | 1 | х | 0 | 0 | 1 | PD DAC1 | D 1 D10 | | | | 1 | 1 | 0 | 1 | х | 0 | 1 | 0 | PD DAC2 | Power down DACs<br>(see Table 3) | | | | 1 | 1 | 0 | 1 | Х | 0 | 1 | 1 | PD DAC3 | ( | | | | 1 | 1 | 0 | 1 | Х | 1 | Х | Х | PD all DACs | | | | | 1 | 1 | 0 | 0 | х | х | Х | х | PU all DACs | Power up all DACs | | | 2056 Table02 **Table 2. Command Structure** | MSB<br>C7 | C6 | C5 | C4 | C3 | C2 | C1 | LSB<br>C0 | Function | |-----------|-------|-------|-------|----|----|-------------------------------------|-------------------------------------------------|--------------------------------------------------------| | | | | | | х | х | 0 | Configuration register accessible | | | | | | | х | х | 1 | Configuration register locked | | | | | | v | 0 | 0 | | Power on recall: DACs set to all 0s | | | x | x | X | 0 | 1 | Power on recall: DACs set to all 1s | | | | Х | | | | 1 | 0 | | Power on recall: DACs set to mid scale | | | | | | | | 1 | 1 | х | Power on recall: DACs set to NV register | | | | | | 0 | | | | At power down V <sub>OUT</sub> = low impedance | | | | | | 1 | x | | At power down V <sub>OUT</sub> = high impedance | | | PDA3* | PDA2* | PDA1* | PDA0* | х | | | | Programmable Device Type Identifier for DAC addressing | 2056 Table03 **Table 3. Configuration Register** <sup>\*</sup> Note: Never set the Programmable Device Type Identifier for DAC addressing to 1001<sub>BIN</sub>. The Slave address for the configuration register is 1001<sub>BIN</sub>, and a collision will occur on the I<sup>2</sup>C bus. Note: All parts are normally shipped with the Configuration Register locked with setting 5Fh (010111111). Unlocked user configurable parts are available on a special order basis. Contact Summit. # **PACKAGES** ### **48 PIN TQFP PACKAGE** # **PACKAGES (CONTINUED)** #### 28 PIN QFN PACKAGE REFERENCE JEDEC MD-220 ## SIDE VIEW Inches Max [mm Max] Inches Min [mm Min] ## **ORDERING INFORMATION** Note 1 - This is a Preliminary Information data sheet that describes a Summit product currently in pre-production with limited characterization.. SUMMIT Microelectronics, Inc. reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. SUMMIT Microelectronics, Inc. assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein reflect representative operating parameters, and may vary depending upon a user's specific application. While the information in this publication has been carefully checked, SUMMIT Microelectronics, Inc. shall not be liable for any damages arising as a result of any error or omission. SUMMIT Microelectronics, Inc. does not recommend the use of any of its products in life support or aviation applications where the failure or malfunction of the product can reasonably be expected to cause any failure of either system or to significantly affect their safety or effectiveness. Products are not authorized for use in such applications unless SUMMIT Microelectronics, Inc. receives written assurances, to its satisfaction, that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; and (c) potential liability of SUMMIT Microelectronics, Inc. is adequately protected under the circumstances. © Copyright 2002 SUMMIT Microelectronics, Inc. Power Management for Communications™ Revision 2.0 - This Document supersedes all previous versions. I<sup>2</sup>C is a trademark of Philips Corporation.