

# Product Brief PE42693 DIE

SP9T UltraCMOS<sup>™</sup> 2.75 V Switch 100 – 3000 MHz, +68 dBm IIP3

Figure 1. Functional Diagram



Figure 2. Die Top View



Note: Redundant antenna pads for flexible impedance matching

Figure 3. Package Type: Wirebond Die



#### **Features**

- Two GSM/PCS/EDGE compliant TX ports, three TRX ports (WCDMA band or receive), and four RX ports
- Four pin CMOS logic control with integral decoder/driver
- Exceptional harmonic performance:
   2f<sub>o</sub> = -87 dBc and 3f<sub>o</sub> = -76 dBc
- Low TRX insertion loss: 0.7 dB at 900 MHz, 0.9 dB at 1900 MHz
- TX RX Isolation of 51 dB at 900 MHz, 45 dB at 1900 MHz
- 1500 V HBM ESD tolerance all ports
- +68 dBm IIP3 @ 50  $\Omega$
- -110 dBm IMD3
- No blocking capacitors required

## **Product Description**

The PE42693 is a HaRP™-enhanced SP9T RF Switch developed on the UltraCMOS™ process technology. It addresses the specific design needs of the Quad-Band GSM Handset Antenna Switch Module Market for use in GSM/ PCS/EDGE/DCS/WCDMA handsets. The switch is comprised of two transmit ports that can be used for GSM/PCS/EDGE, three transmit/receive ports (TRX1, TRX2 and TRX3) that can be used for either WCDMA or as receive ports, and four symmetric receive ports. An on-chip CMOS decode logic facilitates fourpin low voltage CMOS control. High ESD tolerance of 1500 V at all ports, no blocking capacitor requirements, and on-chip SAW filter over-voltage protection devices make this the ultimate in integration and ruggedness.

Peregrine's HaRP™ technology enhancements deliver high linearity and exceptional harmonics performance. It is an innovative feature of the UltraCMOS™ process, providing performance superior to GaAs with the economy and integration of conventional CMOS.



Table 1. Target Electrical Specifications @ +25 °C,  $V_{DD}$  = 2.75 V ( $Z_{S}$  =  $Z_{L}$  = 50  $\Omega$ )

| Parameter                   | Condition                                                                                                                                                                             | Тур                                            | Units                            |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------|
| Insertion Loss <sup>1</sup> | TRX - Ant (850 WCDMA) TRX - Ant (1950 / 2140 WCDMA) TX - Ant (850 / 900) TX - Ant (1800 / 1900) RX - Ant (850 / 900) RX - Ant (1800 / 1900)                                           | 0.7<br>0.8 / 0.9<br>0.7<br>0.85<br>1.1<br>1.25 | 8 8 8 8 8 8 8                    |
| Return Loss                 | All Ports in On State                                                                                                                                                                 | 20                                             | dB                               |
| Isolation                   | TX - RX (850 / 900) TX - RX (1800 / 1900) TRX - RX (850 / 900) TRX - RX (2200) TX - TRX (850 / 900) TX - TRX (2200) TX - TRX (2200) TX - TX (850 / 900) TX - TX (1800 / 1900)         | 51<br>45<br>43<br>34<br>34<br>28<br>31<br>26   | dB<br>dB<br>dB<br>dB<br>dB<br>dB |
| 2nd Harmonic <sup>2</sup>   | TX 850/900 MHz, +35 dBm output power, 50 $\Omega$ TX 1800/1900 MHz, +33 dBm output power, 50 $\Omega$                                                                                 | -87<br>-86                                     | dBc<br>dBc                       |
| 3rd Harmonic <sup>2</sup>   | TX 850/900 MHz, +35 dBm output power, 50 $\Omega$ TX 1800/1900 MHz, +33 dBm output power, 50 $\Omega$                                                                                 | -76<br>-77                                     | dBc<br>dBc                       |
| WCDMA Band I IMD3           | TRX – Measured in a 50 $\Omega$ system at 2.14 GHz at the TX1 port. Input signals are referenced to the ANT port with +20 dBm CW signal at 1.95 GHz and -15 dBm CW signal at 1.76 GHz | -110                                           | dBm                              |
| WCDMA Band I IIP3           | TRX – Measured in a 50 $\Omega$ system at 2.14 GHz at the TX1 port. Input signals are referenced to the ANT port with +20 dBm CW signal at 1.95 GHz and -15 dBm CW signal at 1.76 GHz | +68                                            | dBm                              |
| Switching time              | 50% of control to (10/90%) RF                                                                                                                                                         | 2                                              | μs                               |

Notes: 1. Insertion loss specified with optimal ANT impedance matching with the outermost ANT bondpad.

Note: All datasheet parameters are tested and specified using only the antenna pad connection closest to edge of the die. Additional antenna pad connections have been added to allow customers to select different wirebond lengths which can be used to optimize performance.

**Table 2. Operating Ranges** 

| <u> </u>                                                      |                 |      |      |     |       |
|---------------------------------------------------------------|-----------------|------|------|-----|-------|
| Parameter                                                     | Symbol          | Min  | Тур  | Max | Units |
| Temperature range                                             | T <sub>OP</sub> | -40  |      | +85 | °C    |
| V <sub>DD</sub> Supply Voltage                                | V <sub>DD</sub> | 2.65 | 2.75 | 3.2 | V     |
| I <sub>DD</sub> Power Supply Current (V <sub>DD</sub> = 2.6V) | I <sub>DD</sub> |      | 13   | 20  | μΑ    |
| TX input power³ (VSWR 3:1)                                    | P <sub>IN</sub> |      |      | +35 | dBm   |
| RX input power³ (VSWR 3:1)                                    | P <sub>IN</sub> |      |      | +20 | dBm   |
| Control Voltage High                                          | V <sub>IH</sub> | 1.4  |      |     | V     |
| Control Voltage Low                                           | V <sub>IL</sub> |      |      | 0.4 | V     |

Note: 3. Pulsed RF input duty cycle of 50% and 4620  $\mu$ s, measured per 3GPP TS 45.005.

Part performance is not guaranteed under these conditions. Exposure to absolute maximum conditions for extended periods of time may adversely affect reliability. Stresses in excess of absolute maximum ratings may cause permanent damage.

**Table 3. Absolute Maximum Ratings** 

| Symbol                 | Parameter/Conditions                            | Min  | Max                   | Units |  |
|------------------------|-------------------------------------------------|------|-----------------------|-------|--|
| $V_{DD}$               | Power supply voltage                            | -0.3 | 4.0                   | V     |  |
| Vı                     | Voltage on any DC input                         | -0.3 | V <sub>DD</sub> + 0.3 | V     |  |
| T <sub>ST</sub>        | Storage temperature range                       | -65  | +150                  | °C    |  |
| T <sub>OP</sub>        | Operating temperature range                     | -40  | +85                   | °C    |  |
|                        | TX input power (50 $\Omega$ ) <sup>4,5</sup>    |      | +38                   |       |  |
| P <sub>IN</sub> (50 Ω) | TRX input power (50 $\Omega$ ) <sup>4,5</sup>   |      | +35                   | dBm   |  |
|                        | RX input power (50 Ω) 4,5                       |      | +23                   |       |  |
| P <sub>IN</sub> (∞ :1) | TX input power (VSWR ∞ :1) 4,5                  |      | +35                   | dBm   |  |
| P <sub>IN</sub> (∞ .1) | TRX input power (VSWR ∞ :1) <sup>4,5</sup>      |      | +32                   |       |  |
| $V_{ESD}$              | ESD Voltage (HBM, MIL_STD<br>883 Method 3015.7) |      | 1500                  | ٧     |  |
| ▼ ESD                  | ESD Voltage (MM, JEDEC,<br>JESD22-A114-B)       |      | 100                   | V     |  |

Notes: 4. Pulsed RF input duty cycle of 50% and 4620 µs, measured per 3GPP TS 45.005.

©2007 Peregrine Semiconductor Corp. All rights reserved.

<sup>2.</sup> Pulsed RF input duty cycle of 50% and 4620 µs, measured per 3GPP TS 45.005.

<sup>5.</sup>  $V_{\text{DD}}$  within operating range specified in Table 2.



**Table 4. Pin Descriptions** 

| Pad # | Pad Name          | Description                            |  |  |
|-------|-------------------|----------------------------------------|--|--|
| 1     | TRX3 <sup>7</sup> | RF I/O – TRX3                          |  |  |
| 2     | GND <sup>6</sup>  | Ground                                 |  |  |
| 3     | RX1 <sup>7</sup>  | RF I/O – RX1                           |  |  |
| 4     | GND <sup>6</sup>  | Ground                                 |  |  |
| 5     | RX2 <sup>7</sup>  | RF I/O – RX2                           |  |  |
| 6     | GND <sup>6</sup>  | Ground                                 |  |  |
| 7     | RX3 <sup>7</sup>  | RF I/O – RX3                           |  |  |
| 8     | GND <sup>6</sup>  | Ground                                 |  |  |
| 9     | RX4 <sup>7</sup>  | RF I/O – RX4                           |  |  |
| 10    | GND <sup>6</sup>  | Ground                                 |  |  |
| 11    | V1 <sup>8</sup>   | Switch control input, CMOS logic level |  |  |
| 12    | GND <sup>6</sup>  | Ground                                 |  |  |
| 13    | V2 <sup>8</sup>   | Switch control input, CMOS logic level |  |  |
| 14    | V3 <sup>8</sup>   | Switch control input, CMOS logic level |  |  |
| 15    | GND <sup>6</sup>  | Ground                                 |  |  |
| 16    | V4 <sup>8</sup>   | Switch control input, CMOS logic level |  |  |
| 17    | VDD8              | Supply                                 |  |  |
| 18    | GND <sup>6</sup>  | Ground                                 |  |  |
| 19    | GND <sup>6</sup>  | Ground                                 |  |  |
| 20    | TX2 <sup>7</sup>  | RF I/O – TX2                           |  |  |
| 21    | GND <sup>6</sup>  | Ground                                 |  |  |
| 22    | TX1 <sup>7</sup>  | RF I/O – TX1                           |  |  |
| 23    | GND <sup>6</sup>  | Ground                                 |  |  |
| 24    | TRX2 <sup>7</sup> | RF I/O – TRX2                          |  |  |
| 25    | GND <sup>6</sup>  | Ground                                 |  |  |
| 26    | TRX1 <sup>7</sup> | RF I/O – TRX1                          |  |  |
| 27    | ANT <sup>9</sup>  | RF Common – Antenna                    |  |  |
| 28    | ANT <sup>9</sup>  | RF Common – Antenna                    |  |  |
| 29    | ANT <sup>9</sup>  | RF Common – Antenna                    |  |  |
| 30    | ANT <sup>9</sup>  | RF Common – Antenna                    |  |  |
| 31    | ANT <sup>9</sup>  | RF Common – Antenna                    |  |  |

Notes: 6. GND traces should be physically short and connected to ground plane for best performance.

- Blocking capacitors needed only when non-zero DC voltage present.
- 8. Application must ensure at least 40 dB of voltage isolation from the RF signal.
- 9. Redundant antenna pads for flexible impedance matching.

Figure 4. Pad Configuration (Top View)



Table 5. Truth Table

| Path     | V4   | V3   | V2   | V1   |
|----------|------|------|------|------|
| RX1-ANT  | 0    | 0    | 0    | 0    |
| RX2-ANT  | 0    | 0    | 0    | 1    |
| RX3-ANT  | 0    | 0    | 1    | 0    |
| RX4-ANT  | 0    | 0    | 1    | 1    |
| TX1-ANT  | 0    | 1    | 0    | 1    |
| TX2-ANT  | 0    | 1    | 1    | 0    |
| TRX1-ANT | 1    | 1    | 0    | 0    |
| TRX2-ANT | 0    | 1    | 0    | 0    |
| TRX3-ANT | 1    | 0    | 0    | 1    |
| ALL Off  | Note | Note | Note | Note |

Note: All unused logic states will turn all RF ports off.

## **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS™ device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating.

#### **Latch-Up Avoidance**

Unlike conventional CMOS devices, UltraCMOS™ devices are immune to latch-up.

**Table 6. Ordering Information** 

| Order Code  | Package             | Shipping Method                    |  |  |
|-------------|---------------------|------------------------------------|--|--|
| PE42693DTI  | Wafer on Film Frame | Wafer (Gross Die / Wafer Quantity) |  |  |
| PE42693DBI  | Die in Waffle Pack  | 238 Dice / Waffle Pack             |  |  |
| EK-42693-01 | Evaluation Kit      | 1/ box                             |  |  |



#### Sales Offices

#### The Americas

#### **Peregrine Semiconductor Corporation**

9380 Carroll Park Drive San Diego, CA 92121 Tel: 858-731-9400 Fax: 858-731-9499

#### Europe

## Peregrine Semiconductor Europe

Bâtiment Maine 13-15 rue des Quatre Vents F-92380 Garches, France Tel: +33-1-4741-9173 Fax: +33-1-4741-9173

## **Space and Defense Products**

#### Americas:

Tel: 858-731-9453 Europe, Asia Pacific: 180 Rue Jean de Guiramand 13852 Aix-En-Provence Cedex 3, France Tel: +33-4-4239-3361

#### Peregrine Semiconductor, Asia Pacific (APAC)

Shanghai, 200040, P.R. China Tel: +86-21-5836-8276 Fax: +86-21-5836-7652

#### Peregrine Semiconductor, Korea

#B-2607, Kolon Tripolis, 210 Geumaok-dong, Bundang-gu, Seongnam-si Gyeonggi-do, 463-943 South Korea Tel: +82-31-728-3939

Fax: +82-31-728-3940

#### Peregrine Semiconductor K.K., Japan

Teikoku Hotel Tower 10B-6 1-1-1 Uchisaiwai-cho, Chiyoda-ku Tokyo 100-0011 Japan

Tel: +81-3-3502-5211 Fax: +81-3-3502-5213

For a list of representatives in your area, please refer to our Web site at: www.psemi.com

#### Data Sheet Identification

## Advance Information

Fax: +33-4-4239-7227

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

## **Preliminary Specification**

The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.

#### Product Specification

The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a DCN (Document Change Notice).

The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party.

Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS and HaRP are trademarks of Peregrine Semiconductor Corp.